]>
Commit | Line | Data |
---|---|---|
f6ad2e32 AG |
1 | /* |
2 | * QEMU AHCI Emulation | |
3 | * | |
4 | * Copyright (c) 2010 [email protected] | |
5 | * Copyright (c) 2010 Roland Elek <[email protected]> | |
6 | * Copyright (c) 2010 Sebastian Herbszt <[email protected]> | |
7 | * Copyright (c) 2010 Alexander Graf <[email protected]> | |
8 | * | |
9 | * This library is free software; you can redistribute it and/or | |
10 | * modify it under the terms of the GNU Lesser General Public | |
11 | * License as published by the Free Software Foundation; either | |
12 | * version 2 of the License, or (at your option) any later version. | |
13 | * | |
14 | * This library is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * Lesser General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU Lesser General Public | |
20 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
21 | * | |
f6ad2e32 AG |
22 | */ |
23 | ||
24 | #include <hw/hw.h> | |
a2cb15b0 | 25 | #include <hw/pci/msi.h> |
0d09e41a | 26 | #include <hw/i386/pc.h> |
a2cb15b0 | 27 | #include <hw/pci/pci.h> |
d9fa31a3 | 28 | #include <hw/sysbus.h> |
f6ad2e32 | 29 | |
d49b6836 | 30 | #include "qemu/error-report.h" |
4be74634 | 31 | #include "sysemu/block-backend.h" |
9c17d615 | 32 | #include "sysemu/dma.h" |
f6ad2e32 AG |
33 | #include "internal.h" |
34 | #include <hw/ide/pci.h> | |
03c7a6a8 | 35 | #include <hw/ide/ahci.h> |
f6ad2e32 | 36 | |
192cf55c | 37 | #define DEBUG_AHCI 0 |
f6ad2e32 | 38 | |
f6ad2e32 | 39 | #define DPRINTF(port, fmt, ...) \ |
192cf55c SH |
40 | do { \ |
41 | if (DEBUG_AHCI) { \ | |
42 | fprintf(stderr, "ahci: %s: [%d] ", __func__, port); \ | |
43 | fprintf(stderr, fmt, ## __VA_ARGS__); \ | |
44 | } \ | |
45 | } while (0) | |
f6ad2e32 | 46 | |
f6ad2e32 | 47 | static void check_cmd(AHCIState *s, int port); |
9364384d | 48 | static int handle_cmd(AHCIState *s, int port, uint8_t slot); |
f6ad2e32 AG |
49 | static void ahci_reset_port(AHCIState *s, int port); |
50 | static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis); | |
87e62065 | 51 | static void ahci_init_d2h(AHCIDevice *ad); |
a718978e | 52 | static int ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit); |
659142ec | 53 | static void ahci_commit_buf(IDEDMA *dma, uint32_t tx_bytes); |
a13ab5a3 JS |
54 | static bool ahci_map_clb_address(AHCIDevice *ad); |
55 | static bool ahci_map_fis_address(AHCIDevice *ad); | |
fc3d8e11 JS |
56 | static void ahci_unmap_clb_address(AHCIDevice *ad); |
57 | static void ahci_unmap_fis_address(AHCIDevice *ad); | |
659142ec | 58 | |
f6ad2e32 AG |
59 | |
60 | static uint32_t ahci_port_read(AHCIState *s, int port, int offset) | |
61 | { | |
62 | uint32_t val; | |
63 | AHCIPortRegs *pr; | |
64 | pr = &s->dev[port].port_regs; | |
65 | ||
66 | switch (offset) { | |
67 | case PORT_LST_ADDR: | |
68 | val = pr->lst_addr; | |
69 | break; | |
70 | case PORT_LST_ADDR_HI: | |
71 | val = pr->lst_addr_hi; | |
72 | break; | |
73 | case PORT_FIS_ADDR: | |
74 | val = pr->fis_addr; | |
75 | break; | |
76 | case PORT_FIS_ADDR_HI: | |
77 | val = pr->fis_addr_hi; | |
78 | break; | |
79 | case PORT_IRQ_STAT: | |
80 | val = pr->irq_stat; | |
81 | break; | |
82 | case PORT_IRQ_MASK: | |
83 | val = pr->irq_mask; | |
84 | break; | |
85 | case PORT_CMD: | |
86 | val = pr->cmd; | |
87 | break; | |
88 | case PORT_TFDATA: | |
fac7aa7f | 89 | val = pr->tfdata; |
f6ad2e32 AG |
90 | break; |
91 | case PORT_SIG: | |
92 | val = pr->sig; | |
93 | break; | |
94 | case PORT_SCR_STAT: | |
4be74634 | 95 | if (s->dev[port].port.ifs[0].blk) { |
f6ad2e32 AG |
96 | val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP | |
97 | SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE; | |
98 | } else { | |
99 | val = SATA_SCR_SSTATUS_DET_NODEV; | |
100 | } | |
101 | break; | |
102 | case PORT_SCR_CTL: | |
103 | val = pr->scr_ctl; | |
104 | break; | |
105 | case PORT_SCR_ERR: | |
106 | val = pr->scr_err; | |
107 | break; | |
108 | case PORT_SCR_ACT: | |
109 | pr->scr_act &= ~s->dev[port].finished; | |
110 | s->dev[port].finished = 0; | |
111 | val = pr->scr_act; | |
112 | break; | |
113 | case PORT_CMD_ISSUE: | |
114 | val = pr->cmd_issue; | |
115 | break; | |
116 | case PORT_RESERVED: | |
117 | default: | |
118 | val = 0; | |
119 | } | |
120 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
121 | return val; | |
122 | ||
123 | } | |
124 | ||
125 | static void ahci_irq_raise(AHCIState *s, AHCIDevice *dev) | |
126 | { | |
0d3aea56 | 127 | AHCIPCIState *d = container_of(s, AHCIPCIState, ahci); |
bd164307 RH |
128 | PCIDevice *pci_dev = |
129 | (PCIDevice *)object_dynamic_cast(OBJECT(d), TYPE_PCI_DEVICE); | |
f6ad2e32 AG |
130 | |
131 | DPRINTF(0, "raise irq\n"); | |
132 | ||
bd164307 | 133 | if (pci_dev && msi_enabled(pci_dev)) { |
0d3aea56 | 134 | msi_notify(pci_dev, 0); |
f6ad2e32 AG |
135 | } else { |
136 | qemu_irq_raise(s->irq); | |
137 | } | |
138 | } | |
139 | ||
140 | static void ahci_irq_lower(AHCIState *s, AHCIDevice *dev) | |
141 | { | |
0d3aea56 | 142 | AHCIPCIState *d = container_of(s, AHCIPCIState, ahci); |
bd164307 RH |
143 | PCIDevice *pci_dev = |
144 | (PCIDevice *)object_dynamic_cast(OBJECT(d), TYPE_PCI_DEVICE); | |
f6ad2e32 AG |
145 | |
146 | DPRINTF(0, "lower irq\n"); | |
147 | ||
bd164307 | 148 | if (!pci_dev || !msi_enabled(pci_dev)) { |
f6ad2e32 AG |
149 | qemu_irq_lower(s->irq); |
150 | } | |
151 | } | |
152 | ||
153 | static void ahci_check_irq(AHCIState *s) | |
154 | { | |
155 | int i; | |
156 | ||
157 | DPRINTF(-1, "check irq %#x\n", s->control_regs.irqstatus); | |
158 | ||
b8676728 | 159 | s->control_regs.irqstatus = 0; |
2c4b9d0e | 160 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
161 | AHCIPortRegs *pr = &s->dev[i].port_regs; |
162 | if (pr->irq_stat & pr->irq_mask) { | |
163 | s->control_regs.irqstatus |= (1 << i); | |
164 | } | |
165 | } | |
166 | ||
167 | if (s->control_regs.irqstatus && | |
168 | (s->control_regs.ghc & HOST_CTL_IRQ_EN)) { | |
169 | ahci_irq_raise(s, NULL); | |
170 | } else { | |
171 | ahci_irq_lower(s, NULL); | |
172 | } | |
173 | } | |
174 | ||
175 | static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d, | |
176 | int irq_type) | |
177 | { | |
178 | DPRINTF(d->port_no, "trigger irq %#x -> %x\n", | |
179 | irq_type, d->port_regs.irq_mask & irq_type); | |
180 | ||
181 | d->port_regs.irq_stat |= irq_type; | |
182 | ahci_check_irq(s); | |
183 | } | |
184 | ||
5a18e67d LT |
185 | static void map_page(AddressSpace *as, uint8_t **ptr, uint64_t addr, |
186 | uint32_t wanted) | |
f6ad2e32 | 187 | { |
a8170e5e | 188 | hwaddr len = wanted; |
f6ad2e32 AG |
189 | |
190 | if (*ptr) { | |
5a18e67d | 191 | dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len); |
f6ad2e32 AG |
192 | } |
193 | ||
5a18e67d | 194 | *ptr = dma_memory_map(as, addr, &len, DMA_DIRECTION_FROM_DEVICE); |
f6ad2e32 | 195 | if (len < wanted) { |
5a18e67d | 196 | dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len); |
f6ad2e32 AG |
197 | *ptr = NULL; |
198 | } | |
199 | } | |
200 | ||
cd6cb73b JS |
201 | /** |
202 | * Check the cmd register to see if we should start or stop | |
203 | * the DMA or FIS RX engines. | |
204 | * | |
205 | * @ad: Device to engage. | |
206 | * @allow_stop: Allow device to transition from started to stopped? | |
207 | * 'no' is useful for migration post_load, which does not expect a transition. | |
208 | * | |
209 | * @return 0 on success, -1 on error. | |
210 | */ | |
211 | static int ahci_cond_start_engines(AHCIDevice *ad, bool allow_stop) | |
212 | { | |
213 | AHCIPortRegs *pr = &ad->port_regs; | |
214 | ||
215 | if (pr->cmd & PORT_CMD_START) { | |
216 | if (ahci_map_clb_address(ad)) { | |
217 | pr->cmd |= PORT_CMD_LIST_ON; | |
218 | } else { | |
219 | error_report("AHCI: Failed to start DMA engine: " | |
220 | "bad command list buffer address"); | |
221 | return -1; | |
222 | } | |
223 | } else if (pr->cmd & PORT_CMD_LIST_ON) { | |
224 | if (allow_stop) { | |
225 | ahci_unmap_clb_address(ad); | |
226 | pr->cmd = pr->cmd & ~(PORT_CMD_LIST_ON); | |
227 | } else { | |
228 | error_report("AHCI: DMA engine should be off, " | |
229 | "but appears to still be running"); | |
230 | return -1; | |
231 | } | |
232 | } | |
233 | ||
234 | if (pr->cmd & PORT_CMD_FIS_RX) { | |
235 | if (ahci_map_fis_address(ad)) { | |
236 | pr->cmd |= PORT_CMD_FIS_ON; | |
237 | } else { | |
238 | error_report("AHCI: Failed to start FIS receive engine: " | |
239 | "bad FIS receive buffer address"); | |
240 | return -1; | |
241 | } | |
242 | } else if (pr->cmd & PORT_CMD_FIS_ON) { | |
243 | if (allow_stop) { | |
244 | ahci_unmap_fis_address(ad); | |
245 | pr->cmd = pr->cmd & ~(PORT_CMD_FIS_ON); | |
246 | } else { | |
247 | error_report("AHCI: FIS receive engine should be off, " | |
248 | "but appears to still be running"); | |
249 | return -1; | |
250 | } | |
251 | } | |
252 | ||
253 | return 0; | |
254 | } | |
255 | ||
f6ad2e32 AG |
256 | static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val) |
257 | { | |
258 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
259 | ||
260 | DPRINTF(port, "offset: 0x%x val: 0x%x\n", offset, val); | |
261 | switch (offset) { | |
262 | case PORT_LST_ADDR: | |
263 | pr->lst_addr = val; | |
f6ad2e32 AG |
264 | break; |
265 | case PORT_LST_ADDR_HI: | |
266 | pr->lst_addr_hi = val; | |
f6ad2e32 AG |
267 | break; |
268 | case PORT_FIS_ADDR: | |
269 | pr->fis_addr = val; | |
f6ad2e32 AG |
270 | break; |
271 | case PORT_FIS_ADDR_HI: | |
272 | pr->fis_addr_hi = val; | |
f6ad2e32 AG |
273 | break; |
274 | case PORT_IRQ_STAT: | |
275 | pr->irq_stat &= ~val; | |
b8676728 | 276 | ahci_check_irq(s); |
f6ad2e32 AG |
277 | break; |
278 | case PORT_IRQ_MASK: | |
279 | pr->irq_mask = val & 0xfdc000ff; | |
280 | ahci_check_irq(s); | |
281 | break; | |
282 | case PORT_CMD: | |
fc3d8e11 JS |
283 | /* Block any Read-only fields from being set; |
284 | * including LIST_ON and FIS_ON. */ | |
285 | pr->cmd = (pr->cmd & PORT_CMD_RO_MASK) | (val & ~PORT_CMD_RO_MASK); | |
f6ad2e32 | 286 | |
cd6cb73b JS |
287 | /* Check FIS RX and CLB engines, allow transition to false: */ |
288 | ahci_cond_start_engines(&s->dev[port], true); | |
f6ad2e32 | 289 | |
87e62065 AG |
290 | /* XXX usually the FIS would be pending on the bus here and |
291 | issuing deferred until the OS enables FIS receival. | |
292 | Instead, we only submit it once - which works in most | |
293 | cases, but is a hack. */ | |
294 | if ((pr->cmd & PORT_CMD_FIS_ON) && | |
295 | !s->dev[port].init_d2h_sent) { | |
296 | ahci_init_d2h(&s->dev[port]); | |
4ac557c8 | 297 | s->dev[port].init_d2h_sent = true; |
87e62065 AG |
298 | } |
299 | ||
f6ad2e32 AG |
300 | check_cmd(s, port); |
301 | break; | |
302 | case PORT_TFDATA: | |
fac7aa7f | 303 | /* Read Only. */ |
f6ad2e32 AG |
304 | break; |
305 | case PORT_SIG: | |
fac7aa7f | 306 | /* Read Only */ |
f6ad2e32 AG |
307 | break; |
308 | case PORT_SCR_STAT: | |
fac7aa7f | 309 | /* Read Only */ |
f6ad2e32 AG |
310 | break; |
311 | case PORT_SCR_CTL: | |
312 | if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) && | |
313 | ((val & AHCI_SCR_SCTL_DET) == 0)) { | |
314 | ahci_reset_port(s, port); | |
315 | } | |
316 | pr->scr_ctl = val; | |
317 | break; | |
318 | case PORT_SCR_ERR: | |
319 | pr->scr_err &= ~val; | |
320 | break; | |
321 | case PORT_SCR_ACT: | |
322 | /* RW1 */ | |
323 | pr->scr_act |= val; | |
324 | break; | |
325 | case PORT_CMD_ISSUE: | |
326 | pr->cmd_issue |= val; | |
327 | check_cmd(s, port); | |
328 | break; | |
329 | default: | |
330 | break; | |
331 | } | |
332 | } | |
333 | ||
e9ebb2f7 | 334 | static uint64_t ahci_mem_read_32(void *opaque, hwaddr addr) |
f6ad2e32 | 335 | { |
67e576c2 | 336 | AHCIState *s = opaque; |
f6ad2e32 AG |
337 | uint32_t val = 0; |
338 | ||
f6ad2e32 AG |
339 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { |
340 | switch (addr) { | |
341 | case HOST_CAP: | |
342 | val = s->control_regs.cap; | |
343 | break; | |
344 | case HOST_CTL: | |
345 | val = s->control_regs.ghc; | |
346 | break; | |
347 | case HOST_IRQ_STAT: | |
348 | val = s->control_regs.irqstatus; | |
349 | break; | |
350 | case HOST_PORTS_IMPL: | |
351 | val = s->control_regs.impl; | |
352 | break; | |
353 | case HOST_VERSION: | |
354 | val = s->control_regs.version; | |
355 | break; | |
356 | } | |
357 | ||
358 | DPRINTF(-1, "(addr 0x%08X), val 0x%08X\n", (unsigned) addr, val); | |
359 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
360 | (addr < (AHCI_PORT_REGS_START_ADDR + |
361 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
362 | val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
363 | addr & AHCI_PORT_ADDR_OFFSET_MASK); | |
364 | } | |
365 | ||
366 | return val; | |
367 | } | |
368 | ||
369 | ||
e9ebb2f7 JS |
370 | /** |
371 | * AHCI 1.3 section 3 ("HBA Memory Registers") | |
372 | * Support unaligned 8/16/32 bit reads, and 64 bit aligned reads. | |
373 | * Caller is responsible for masking unwanted higher order bytes. | |
374 | */ | |
375 | static uint64_t ahci_mem_read(void *opaque, hwaddr addr, unsigned size) | |
376 | { | |
377 | hwaddr aligned = addr & ~0x3; | |
378 | int ofst = addr - aligned; | |
379 | uint64_t lo = ahci_mem_read_32(opaque, aligned); | |
380 | uint64_t hi; | |
381 | ||
382 | /* if < 8 byte read does not cross 4 byte boundary */ | |
383 | if (ofst + size <= 4) { | |
384 | return lo >> (ofst * 8); | |
385 | } | |
386 | g_assert_cmpint(size, >, 1); | |
387 | ||
388 | /* If the 64bit read is unaligned, we will produce undefined | |
389 | * results. AHCI does not support unaligned 64bit reads. */ | |
390 | hi = ahci_mem_read_32(opaque, aligned + 4); | |
391 | return (hi << 32 | lo) >> (ofst * 8); | |
392 | } | |
393 | ||
f6ad2e32 | 394 | |
a8170e5e | 395 | static void ahci_mem_write(void *opaque, hwaddr addr, |
67e576c2 | 396 | uint64_t val, unsigned size) |
f6ad2e32 | 397 | { |
67e576c2 | 398 | AHCIState *s = opaque; |
f6ad2e32 AG |
399 | |
400 | /* Only aligned reads are allowed on AHCI */ | |
401 | if (addr & 3) { | |
402 | fprintf(stderr, "ahci: Mis-aligned write to addr 0x" | |
403 | TARGET_FMT_plx "\n", addr); | |
404 | return; | |
405 | } | |
406 | ||
407 | if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) { | |
3899edf7 | 408 | DPRINTF(-1, "(addr 0x%08X), val 0x%08"PRIX64"\n", (unsigned) addr, val); |
f6ad2e32 AG |
409 | |
410 | switch (addr) { | |
411 | case HOST_CAP: /* R/WO, RO */ | |
412 | /* FIXME handle R/WO */ | |
413 | break; | |
414 | case HOST_CTL: /* R/W */ | |
415 | if (val & HOST_CTL_RESET) { | |
416 | DPRINTF(-1, "HBA Reset\n"); | |
8ab60a07 | 417 | ahci_reset(s); |
f6ad2e32 AG |
418 | } else { |
419 | s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN; | |
420 | ahci_check_irq(s); | |
421 | } | |
422 | break; | |
423 | case HOST_IRQ_STAT: /* R/WC, RO */ | |
424 | s->control_regs.irqstatus &= ~val; | |
425 | ahci_check_irq(s); | |
426 | break; | |
427 | case HOST_PORTS_IMPL: /* R/WO, RO */ | |
428 | /* FIXME handle R/WO */ | |
429 | break; | |
430 | case HOST_VERSION: /* RO */ | |
431 | /* FIXME report write? */ | |
432 | break; | |
433 | default: | |
434 | DPRINTF(-1, "write to unknown register 0x%x\n", (unsigned)addr); | |
435 | } | |
436 | } else if ((addr >= AHCI_PORT_REGS_START_ADDR) && | |
2c4b9d0e AG |
437 | (addr < (AHCI_PORT_REGS_START_ADDR + |
438 | (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) { | |
f6ad2e32 AG |
439 | ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7, |
440 | addr & AHCI_PORT_ADDR_OFFSET_MASK, val); | |
441 | } | |
442 | ||
443 | } | |
444 | ||
a348f108 | 445 | static const MemoryRegionOps ahci_mem_ops = { |
67e576c2 AK |
446 | .read = ahci_mem_read, |
447 | .write = ahci_mem_write, | |
448 | .endianness = DEVICE_LITTLE_ENDIAN, | |
f6ad2e32 AG |
449 | }; |
450 | ||
a8170e5e | 451 | static uint64_t ahci_idp_read(void *opaque, hwaddr addr, |
465f1ab1 DV |
452 | unsigned size) |
453 | { | |
454 | AHCIState *s = opaque; | |
455 | ||
456 | if (addr == s->idp_offset) { | |
457 | /* index register */ | |
458 | return s->idp_index; | |
459 | } else if (addr == s->idp_offset + 4) { | |
460 | /* data register - do memory read at location selected by index */ | |
461 | return ahci_mem_read(opaque, s->idp_index, size); | |
462 | } else { | |
463 | return 0; | |
464 | } | |
465 | } | |
466 | ||
a8170e5e | 467 | static void ahci_idp_write(void *opaque, hwaddr addr, |
465f1ab1 DV |
468 | uint64_t val, unsigned size) |
469 | { | |
470 | AHCIState *s = opaque; | |
471 | ||
472 | if (addr == s->idp_offset) { | |
473 | /* index register - mask off reserved bits */ | |
474 | s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3); | |
475 | } else if (addr == s->idp_offset + 4) { | |
476 | /* data register - do memory write at location selected by index */ | |
477 | ahci_mem_write(opaque, s->idp_index, val, size); | |
478 | } | |
479 | } | |
480 | ||
a348f108 | 481 | static const MemoryRegionOps ahci_idp_ops = { |
465f1ab1 DV |
482 | .read = ahci_idp_read, |
483 | .write = ahci_idp_write, | |
484 | .endianness = DEVICE_LITTLE_ENDIAN, | |
485 | }; | |
486 | ||
487 | ||
f6ad2e32 AG |
488 | static void ahci_reg_init(AHCIState *s) |
489 | { | |
490 | int i; | |
491 | ||
2c4b9d0e | 492 | s->control_regs.cap = (s->ports - 1) | |
f6ad2e32 AG |
493 | (AHCI_NUM_COMMAND_SLOTS << 8) | |
494 | (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) | | |
495 | HOST_CAP_NCQ | HOST_CAP_AHCI; | |
496 | ||
2c4b9d0e | 497 | s->control_regs.impl = (1 << s->ports) - 1; |
f6ad2e32 AG |
498 | |
499 | s->control_regs.version = AHCI_VERSION_1_0; | |
500 | ||
2c4b9d0e | 501 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
502 | s->dev[i].port_state = STATE_RUN; |
503 | } | |
504 | } | |
505 | ||
f6ad2e32 AG |
506 | static void check_cmd(AHCIState *s, int port) |
507 | { | |
508 | AHCIPortRegs *pr = &s->dev[port].port_regs; | |
9364384d | 509 | uint8_t slot; |
f6ad2e32 AG |
510 | |
511 | if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) { | |
512 | for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) { | |
ee25595f | 513 | if ((pr->cmd_issue & (1U << slot)) && |
f6ad2e32 | 514 | !handle_cmd(s, port, slot)) { |
ee25595f | 515 | pr->cmd_issue &= ~(1U << slot); |
f6ad2e32 AG |
516 | } |
517 | } | |
518 | } | |
519 | } | |
520 | ||
521 | static void ahci_check_cmd_bh(void *opaque) | |
522 | { | |
523 | AHCIDevice *ad = opaque; | |
524 | ||
525 | qemu_bh_delete(ad->check_bh); | |
526 | ad->check_bh = NULL; | |
527 | ||
528 | if ((ad->busy_slot != -1) && | |
529 | !(ad->port.ifs[0].status & (BUSY_STAT|DRQ_STAT))) { | |
530 | /* no longer busy */ | |
531 | ad->port_regs.cmd_issue &= ~(1 << ad->busy_slot); | |
532 | ad->busy_slot = -1; | |
533 | } | |
534 | ||
535 | check_cmd(ad->hba, ad->port_no); | |
536 | } | |
537 | ||
87e62065 AG |
538 | static void ahci_init_d2h(AHCIDevice *ad) |
539 | { | |
4bb9c939 | 540 | uint8_t init_fis[20]; |
87e62065 AG |
541 | IDEState *ide_state = &ad->port.ifs[0]; |
542 | ||
543 | memset(init_fis, 0, sizeof(init_fis)); | |
544 | ||
545 | init_fis[4] = 1; | |
546 | init_fis[12] = 1; | |
547 | ||
548 | if (ide_state->drive_kind == IDE_CD) { | |
549 | init_fis[5] = ide_state->lcyl; | |
550 | init_fis[6] = ide_state->hcyl; | |
551 | } | |
552 | ||
553 | ahci_write_fis_d2h(ad, init_fis); | |
554 | } | |
555 | ||
f6ad2e32 AG |
556 | static void ahci_reset_port(AHCIState *s, int port) |
557 | { | |
558 | AHCIDevice *d = &s->dev[port]; | |
559 | AHCIPortRegs *pr = &d->port_regs; | |
560 | IDEState *ide_state = &d->port.ifs[0]; | |
f6ad2e32 AG |
561 | int i; |
562 | ||
563 | DPRINTF(port, "reset port\n"); | |
564 | ||
565 | ide_bus_reset(&d->port); | |
566 | ide_state->ncq_queues = AHCI_MAX_CMDS; | |
567 | ||
f6ad2e32 | 568 | pr->scr_stat = 0; |
f6ad2e32 AG |
569 | pr->scr_err = 0; |
570 | pr->scr_act = 0; | |
fac7aa7f JS |
571 | pr->tfdata = 0x7F; |
572 | pr->sig = 0xFFFFFFFF; | |
f6ad2e32 | 573 | d->busy_slot = -1; |
4ac557c8 | 574 | d->init_d2h_sent = false; |
f6ad2e32 AG |
575 | |
576 | ide_state = &s->dev[port].port.ifs[0]; | |
4be74634 | 577 | if (!ide_state->blk) { |
f6ad2e32 AG |
578 | return; |
579 | } | |
580 | ||
581 | /* reset ncq queue */ | |
582 | for (i = 0; i < AHCI_MAX_CMDS; i++) { | |
583 | NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i]; | |
7c03a691 | 584 | ncq_tfs->halt = false; |
f6ad2e32 AG |
585 | if (!ncq_tfs->used) { |
586 | continue; | |
587 | } | |
588 | ||
589 | if (ncq_tfs->aiocb) { | |
4be74634 | 590 | blk_aio_cancel(ncq_tfs->aiocb); |
f6ad2e32 AG |
591 | ncq_tfs->aiocb = NULL; |
592 | } | |
593 | ||
4be74634 | 594 | /* Maybe we just finished the request thanks to blk_aio_cancel() */ |
c9b308d2 AG |
595 | if (!ncq_tfs->used) { |
596 | continue; | |
597 | } | |
598 | ||
f6ad2e32 AG |
599 | qemu_sglist_destroy(&ncq_tfs->sglist); |
600 | ncq_tfs->used = 0; | |
601 | } | |
602 | ||
f6ad2e32 | 603 | s->dev[port].port_state = STATE_RUN; |
4be74634 | 604 | if (!ide_state->blk) { |
fac7aa7f | 605 | pr->sig = 0; |
cdfe17df | 606 | ide_state->status = SEEK_STAT | WRERR_STAT; |
f6ad2e32 | 607 | } else if (ide_state->drive_kind == IDE_CD) { |
fac7aa7f | 608 | pr->sig = SATA_SIGNATURE_CDROM; |
f6ad2e32 AG |
609 | ide_state->lcyl = 0x14; |
610 | ide_state->hcyl = 0xeb; | |
611 | DPRINTF(port, "set lcyl = %d\n", ide_state->lcyl); | |
f6ad2e32 AG |
612 | ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT; |
613 | } else { | |
fac7aa7f | 614 | pr->sig = SATA_SIGNATURE_DISK; |
f6ad2e32 AG |
615 | ide_state->status = SEEK_STAT | WRERR_STAT; |
616 | } | |
617 | ||
618 | ide_state->error = 1; | |
87e62065 | 619 | ahci_init_d2h(d); |
f6ad2e32 AG |
620 | } |
621 | ||
622 | static void debug_print_fis(uint8_t *fis, int cmd_len) | |
623 | { | |
192cf55c | 624 | #if DEBUG_AHCI |
f6ad2e32 AG |
625 | int i; |
626 | ||
627 | fprintf(stderr, "fis:"); | |
628 | for (i = 0; i < cmd_len; i++) { | |
629 | if ((i & 0xf) == 0) { | |
630 | fprintf(stderr, "\n%02x:",i); | |
631 | } | |
632 | fprintf(stderr, "%02x ",fis[i]); | |
633 | } | |
634 | fprintf(stderr, "\n"); | |
635 | #endif | |
636 | } | |
637 | ||
a13ab5a3 JS |
638 | static bool ahci_map_fis_address(AHCIDevice *ad) |
639 | { | |
640 | AHCIPortRegs *pr = &ad->port_regs; | |
641 | map_page(ad->hba->as, &ad->res_fis, | |
642 | ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256); | |
643 | return ad->res_fis != NULL; | |
644 | } | |
645 | ||
fc3d8e11 JS |
646 | static void ahci_unmap_fis_address(AHCIDevice *ad) |
647 | { | |
648 | dma_memory_unmap(ad->hba->as, ad->res_fis, 256, | |
649 | DMA_DIRECTION_FROM_DEVICE, 256); | |
650 | ad->res_fis = NULL; | |
651 | } | |
652 | ||
a13ab5a3 JS |
653 | static bool ahci_map_clb_address(AHCIDevice *ad) |
654 | { | |
655 | AHCIPortRegs *pr = &ad->port_regs; | |
656 | ad->cur_cmd = NULL; | |
657 | map_page(ad->hba->as, &ad->lst, | |
658 | ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024); | |
659 | return ad->lst != NULL; | |
660 | } | |
661 | ||
fc3d8e11 JS |
662 | static void ahci_unmap_clb_address(AHCIDevice *ad) |
663 | { | |
664 | dma_memory_unmap(ad->hba->as, ad->lst, 1024, | |
665 | DMA_DIRECTION_FROM_DEVICE, 1024); | |
666 | ad->lst = NULL; | |
667 | } | |
668 | ||
f6ad2e32 AG |
669 | static void ahci_write_fis_sdb(AHCIState *s, int port, uint32_t finished) |
670 | { | |
fac7aa7f JS |
671 | AHCIDevice *ad = &s->dev[port]; |
672 | AHCIPortRegs *pr = &ad->port_regs; | |
f6ad2e32 | 673 | IDEState *ide_state; |
54a7f8f3 | 674 | SDBFIS *sdb_fis; |
f6ad2e32 AG |
675 | |
676 | if (!s->dev[port].res_fis || | |
677 | !(pr->cmd & PORT_CMD_FIS_RX)) { | |
678 | return; | |
679 | } | |
680 | ||
54a7f8f3 | 681 | sdb_fis = (SDBFIS *)&ad->res_fis[RES_FIS_SDBFIS]; |
fac7aa7f | 682 | ide_state = &ad->port.ifs[0]; |
f6ad2e32 | 683 | |
17fcb74a | 684 | sdb_fis->type = SATA_FIS_TYPE_SDB; |
54a7f8f3 JS |
685 | /* Interrupt pending & Notification bit */ |
686 | sdb_fis->flags = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); | |
687 | sdb_fis->status = ide_state->status & 0x77; | |
688 | sdb_fis->error = ide_state->error; | |
689 | /* update SAct field in SDB_FIS */ | |
f6ad2e32 | 690 | s->dev[port].finished |= finished; |
54a7f8f3 | 691 | sdb_fis->payload = cpu_to_le32(ad->finished); |
f6ad2e32 | 692 | |
fac7aa7f JS |
693 | /* Update shadow registers (except BSY 0x80 and DRQ 0x08) */ |
694 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
695 | (ad->port.ifs[0].status & 0x77) | | |
696 | (pr->tfdata & 0x88); | |
697 | ||
698 | ahci_trigger_irq(s, ad, PORT_IRQ_SDB_FIS); | |
f6ad2e32 AG |
699 | } |
700 | ||
08841520 PB |
701 | static void ahci_write_fis_pio(AHCIDevice *ad, uint16_t len) |
702 | { | |
703 | AHCIPortRegs *pr = &ad->port_regs; | |
704 | uint8_t *pio_fis, *cmd_fis; | |
705 | uint64_t tbl_addr; | |
706 | dma_addr_t cmd_len = 0x80; | |
7b8bad1b | 707 | IDEState *s = &ad->port.ifs[0]; |
08841520 PB |
708 | |
709 | if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) { | |
710 | return; | |
711 | } | |
712 | ||
713 | /* map cmd_fis */ | |
714 | tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr); | |
715 | cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len, | |
716 | DMA_DIRECTION_TO_DEVICE); | |
717 | ||
718 | if (cmd_fis == NULL) { | |
719 | DPRINTF(ad->port_no, "dma_memory_map failed in ahci_write_fis_pio"); | |
720 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_HBUS_ERR); | |
721 | return; | |
722 | } | |
723 | ||
724 | if (cmd_len != 0x80) { | |
725 | DPRINTF(ad->port_no, | |
726 | "dma_memory_map mapped too few bytes in ahci_write_fis_pio"); | |
727 | dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len, | |
728 | DMA_DIRECTION_TO_DEVICE, cmd_len); | |
729 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_HBUS_ERR); | |
730 | return; | |
731 | } | |
732 | ||
733 | pio_fis = &ad->res_fis[RES_FIS_PSFIS]; | |
734 | ||
17fcb74a | 735 | pio_fis[0] = SATA_FIS_TYPE_PIO_SETUP; |
08841520 | 736 | pio_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); |
7b8bad1b JS |
737 | pio_fis[2] = s->status; |
738 | pio_fis[3] = s->error; | |
739 | ||
740 | pio_fis[4] = s->sector; | |
741 | pio_fis[5] = s->lcyl; | |
742 | pio_fis[6] = s->hcyl; | |
743 | pio_fis[7] = s->select; | |
744 | pio_fis[8] = s->hob_sector; | |
745 | pio_fis[9] = s->hob_lcyl; | |
746 | pio_fis[10] = s->hob_hcyl; | |
747 | pio_fis[11] = 0; | |
08841520 PB |
748 | pio_fis[12] = cmd_fis[12]; |
749 | pio_fis[13] = cmd_fis[13]; | |
750 | pio_fis[14] = 0; | |
7b8bad1b | 751 | pio_fis[15] = s->status; |
08841520 PB |
752 | pio_fis[16] = len & 255; |
753 | pio_fis[17] = len >> 8; | |
754 | pio_fis[18] = 0; | |
755 | pio_fis[19] = 0; | |
756 | ||
fac7aa7f JS |
757 | /* Update shadow registers: */ |
758 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
759 | ad->port.ifs[0].status; | |
760 | ||
08841520 PB |
761 | if (pio_fis[2] & ERR_STAT) { |
762 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR); | |
763 | } | |
764 | ||
765 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_PIOS_FIS); | |
766 | ||
767 | dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len, | |
768 | DMA_DIRECTION_TO_DEVICE, cmd_len); | |
769 | } | |
770 | ||
f6ad2e32 AG |
771 | static void ahci_write_fis_d2h(AHCIDevice *ad, uint8_t *cmd_fis) |
772 | { | |
773 | AHCIPortRegs *pr = &ad->port_regs; | |
774 | uint8_t *d2h_fis; | |
775 | int i; | |
10ca2943 | 776 | dma_addr_t cmd_len = 0x80; |
f6ad2e32 | 777 | int cmd_mapped = 0; |
7b8bad1b | 778 | IDEState *s = &ad->port.ifs[0]; |
f6ad2e32 AG |
779 | |
780 | if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) { | |
781 | return; | |
782 | } | |
783 | ||
784 | if (!cmd_fis) { | |
785 | /* map cmd_fis */ | |
786 | uint64_t tbl_addr = le64_to_cpu(ad->cur_cmd->tbl_addr); | |
df32fd1c | 787 | cmd_fis = dma_memory_map(ad->hba->as, tbl_addr, &cmd_len, |
10ca2943 | 788 | DMA_DIRECTION_TO_DEVICE); |
f6ad2e32 AG |
789 | cmd_mapped = 1; |
790 | } | |
791 | ||
792 | d2h_fis = &ad->res_fis[RES_FIS_RFIS]; | |
793 | ||
17fcb74a | 794 | d2h_fis[0] = SATA_FIS_TYPE_REGISTER_D2H; |
f6ad2e32 | 795 | d2h_fis[1] = (ad->hba->control_regs.irqstatus ? (1 << 6) : 0); |
7b8bad1b JS |
796 | d2h_fis[2] = s->status; |
797 | d2h_fis[3] = s->error; | |
798 | ||
799 | d2h_fis[4] = s->sector; | |
800 | d2h_fis[5] = s->lcyl; | |
801 | d2h_fis[6] = s->hcyl; | |
802 | d2h_fis[7] = s->select; | |
803 | d2h_fis[8] = s->hob_sector; | |
804 | d2h_fis[9] = s->hob_lcyl; | |
805 | d2h_fis[10] = s->hob_hcyl; | |
806 | d2h_fis[11] = 0; | |
f6ad2e32 AG |
807 | d2h_fis[12] = cmd_fis[12]; |
808 | d2h_fis[13] = cmd_fis[13]; | |
4bb9c939 | 809 | for (i = 14; i < 20; i++) { |
f6ad2e32 AG |
810 | d2h_fis[i] = 0; |
811 | } | |
812 | ||
fac7aa7f JS |
813 | /* Update shadow registers: */ |
814 | pr->tfdata = (ad->port.ifs[0].error << 8) | | |
815 | ad->port.ifs[0].status; | |
816 | ||
f6ad2e32 | 817 | if (d2h_fis[2] & ERR_STAT) { |
1f88f773 | 818 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_TF_ERR); |
f6ad2e32 AG |
819 | } |
820 | ||
821 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_D2H_REG_FIS); | |
822 | ||
823 | if (cmd_mapped) { | |
df32fd1c | 824 | dma_memory_unmap(ad->hba->as, cmd_fis, cmd_len, |
10ca2943 | 825 | DMA_DIRECTION_TO_DEVICE, cmd_len); |
f6ad2e32 AG |
826 | } |
827 | } | |
828 | ||
d02f8adc RJ |
829 | static int prdt_tbl_entry_size(const AHCI_SG *tbl) |
830 | { | |
a718978e | 831 | /* flags_size is zero-based */ |
d02f8adc RJ |
832 | return (le32_to_cpu(tbl->flags_size) & AHCI_PRDT_SIZE_MASK) + 1; |
833 | } | |
834 | ||
3251bdcf | 835 | static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist, |
c82bd3c8 | 836 | AHCICmdHdr *cmd, int64_t limit, int32_t offset) |
f6ad2e32 | 837 | { |
d56f4d69 JS |
838 | uint16_t opts = le16_to_cpu(cmd->opts); |
839 | uint16_t prdtl = le16_to_cpu(cmd->prdtl); | |
840 | uint64_t cfis_addr = le64_to_cpu(cmd->tbl_addr); | |
841 | uint64_t prdt_addr = cfis_addr + 0x80; | |
842 | dma_addr_t prdt_len = (prdtl * sizeof(AHCI_SG)); | |
10ca2943 | 843 | dma_addr_t real_prdt_len = prdt_len; |
f6ad2e32 AG |
844 | uint8_t *prdt; |
845 | int i; | |
846 | int r = 0; | |
3251bdcf | 847 | uint64_t sum = 0; |
61f52e06 | 848 | int off_idx = -1; |
3251bdcf | 849 | int64_t off_pos = -1; |
61f52e06 | 850 | int tbl_entry_size; |
f487b677 PB |
851 | IDEBus *bus = &ad->port; |
852 | BusState *qbus = BUS(bus); | |
f6ad2e32 | 853 | |
3251bdcf JS |
854 | /* |
855 | * Note: AHCI PRDT can describe up to 256GiB. SATA/ATA only support | |
856 | * transactions of up to 32MiB as of ATA8-ACS3 rev 1b, assuming a | |
857 | * 512 byte sector size. We limit the PRDT in this implementation to | |
858 | * a reasonably large 2GiB, which can accommodate the maximum transfer | |
859 | * request for sector sizes up to 32K. | |
860 | */ | |
861 | ||
d56f4d69 | 862 | if (!prdtl) { |
f6ad2e32 AG |
863 | DPRINTF(ad->port_no, "no sg list given by guest: 0x%08x\n", opts); |
864 | return -1; | |
865 | } | |
866 | ||
867 | /* map PRDT */ | |
df32fd1c | 868 | if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len, |
10ca2943 | 869 | DMA_DIRECTION_TO_DEVICE))){ |
f6ad2e32 AG |
870 | DPRINTF(ad->port_no, "map failed\n"); |
871 | return -1; | |
872 | } | |
873 | ||
874 | if (prdt_len < real_prdt_len) { | |
875 | DPRINTF(ad->port_no, "mapped less than expected\n"); | |
876 | r = -1; | |
877 | goto out; | |
878 | } | |
879 | ||
880 | /* Get entries in the PRDT, init a qemu sglist accordingly */ | |
d56f4d69 | 881 | if (prdtl > 0) { |
f6ad2e32 | 882 | AHCI_SG *tbl = (AHCI_SG *)prdt; |
61f52e06 | 883 | sum = 0; |
d56f4d69 | 884 | for (i = 0; i < prdtl; i++) { |
d02f8adc | 885 | tbl_entry_size = prdt_tbl_entry_size(&tbl[i]); |
a718978e | 886 | if (offset < (sum + tbl_entry_size)) { |
61f52e06 JB |
887 | off_idx = i; |
888 | off_pos = offset - sum; | |
889 | break; | |
890 | } | |
891 | sum += tbl_entry_size; | |
892 | } | |
893 | if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) { | |
894 | DPRINTF(ad->port_no, "%s: Incorrect offset! " | |
3251bdcf | 895 | "off_idx: %d, off_pos: %"PRId64"\n", |
61f52e06 JB |
896 | __func__, off_idx, off_pos); |
897 | r = -1; | |
898 | goto out; | |
899 | } | |
900 | ||
d56f4d69 | 901 | qemu_sglist_init(sglist, qbus->parent, (prdtl - off_idx), |
f487b677 | 902 | ad->hba->as); |
ac381236 | 903 | qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr) + off_pos, |
a718978e JS |
904 | MIN(prdt_tbl_entry_size(&tbl[off_idx]) - off_pos, |
905 | limit)); | |
61f52e06 | 906 | |
a718978e | 907 | for (i = off_idx + 1; i < prdtl && sglist->size < limit; i++) { |
f6ad2e32 | 908 | qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr), |
a718978e JS |
909 | MIN(prdt_tbl_entry_size(&tbl[i]), |
910 | limit - sglist->size)); | |
3251bdcf JS |
911 | if (sglist->size > INT32_MAX) { |
912 | error_report("AHCI Physical Region Descriptor Table describes " | |
913 | "more than 2 GiB.\n"); | |
914 | qemu_sglist_destroy(sglist); | |
915 | r = -1; | |
916 | goto out; | |
917 | } | |
f6ad2e32 AG |
918 | } |
919 | } | |
920 | ||
921 | out: | |
df32fd1c | 922 | dma_memory_unmap(ad->hba->as, prdt, prdt_len, |
10ca2943 | 923 | DMA_DIRECTION_TO_DEVICE, prdt_len); |
f6ad2e32 AG |
924 | return r; |
925 | } | |
926 | ||
a55c8231 JS |
927 | static void ncq_err(NCQTransferState *ncq_tfs) |
928 | { | |
929 | IDEState *ide_state = &ncq_tfs->drive->port.ifs[0]; | |
930 | ||
931 | ide_state->error = ABRT_ERR; | |
932 | ide_state->status = READY_STAT | ERR_STAT; | |
933 | ncq_tfs->drive->port_regs.scr_err |= (1 << ncq_tfs->tag); | |
934 | } | |
935 | ||
54f32237 JS |
936 | static void ncq_finish(NCQTransferState *ncq_tfs) |
937 | { | |
938 | /* Clear bit for this tag in SActive */ | |
939 | ncq_tfs->drive->port_regs.scr_act &= ~(1 << ncq_tfs->tag); | |
940 | ||
941 | ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs->drive->port_no, | |
942 | (1 << ncq_tfs->tag)); | |
943 | ||
944 | DPRINTF(ncq_tfs->drive->port_no, "NCQ transfer tag %d finished\n", | |
945 | ncq_tfs->tag); | |
946 | ||
947 | block_acct_done(blk_get_stats(ncq_tfs->drive->port.ifs[0].blk), | |
948 | &ncq_tfs->acct); | |
949 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
950 | ncq_tfs->used = 0; | |
951 | } | |
952 | ||
f6ad2e32 AG |
953 | static void ncq_cb(void *opaque, int ret) |
954 | { | |
955 | NCQTransferState *ncq_tfs = (NCQTransferState *)opaque; | |
956 | IDEState *ide_state = &ncq_tfs->drive->port.ifs[0]; | |
957 | ||
0d910cfe FZ |
958 | if (ret == -ECANCELED) { |
959 | return; | |
960 | } | |
f6ad2e32 AG |
961 | |
962 | if (ret < 0) { | |
7c03a691 JS |
963 | bool is_read = ncq_tfs->cmd == READ_FPDMA_QUEUED; |
964 | BlockErrorAction action = blk_get_error_action(ide_state->blk, | |
965 | is_read, -ret); | |
966 | if (action == BLOCK_ERROR_ACTION_STOP) { | |
967 | ncq_tfs->halt = true; | |
968 | ide_state->bus->error_status = IDE_RETRY_HBA; | |
969 | } else if (action == BLOCK_ERROR_ACTION_REPORT) { | |
970 | ncq_err(ncq_tfs); | |
971 | } | |
972 | blk_error_action(ide_state->blk, action, is_read, -ret); | |
f6ad2e32 AG |
973 | } else { |
974 | ide_state->status = READY_STAT | SEEK_STAT; | |
975 | } | |
976 | ||
7c03a691 JS |
977 | if (!ncq_tfs->halt) { |
978 | ncq_finish(ncq_tfs); | |
979 | } | |
f6ad2e32 AG |
980 | } |
981 | ||
72a065db JS |
982 | static int is_ncq(uint8_t ata_cmd) |
983 | { | |
984 | /* Based on SATA 3.2 section 13.6.3.2 */ | |
985 | switch (ata_cmd) { | |
986 | case READ_FPDMA_QUEUED: | |
987 | case WRITE_FPDMA_QUEUED: | |
988 | case NCQ_NON_DATA: | |
989 | case RECEIVE_FPDMA_QUEUED: | |
990 | case SEND_FPDMA_QUEUED: | |
991 | return 1; | |
992 | default: | |
993 | return 0; | |
994 | } | |
995 | } | |
996 | ||
631ddc22 JS |
997 | static void execute_ncq_command(NCQTransferState *ncq_tfs) |
998 | { | |
999 | AHCIDevice *ad = ncq_tfs->drive; | |
1000 | IDEState *ide_state = &ad->port.ifs[0]; | |
1001 | int port = ad->port_no; | |
7c03a691 | 1002 | |
631ddc22 | 1003 | g_assert(is_ncq(ncq_tfs->cmd)); |
7c03a691 | 1004 | ncq_tfs->halt = false; |
631ddc22 JS |
1005 | |
1006 | switch (ncq_tfs->cmd) { | |
1007 | case READ_FPDMA_QUEUED: | |
1008 | DPRINTF(port, "NCQ reading %d sectors from LBA %"PRId64", tag %d\n", | |
1009 | ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag); | |
1010 | ||
1011 | DPRINTF(port, "tag %d aio read %"PRId64"\n", | |
1012 | ncq_tfs->tag, ncq_tfs->lba); | |
1013 | ||
1014 | dma_acct_start(ide_state->blk, &ncq_tfs->acct, | |
1015 | &ncq_tfs->sglist, BLOCK_ACCT_READ); | |
1016 | ncq_tfs->aiocb = dma_blk_read(ide_state->blk, &ncq_tfs->sglist, | |
1017 | ncq_tfs->lba, ncq_cb, ncq_tfs); | |
1018 | break; | |
1019 | case WRITE_FPDMA_QUEUED: | |
1020 | DPRINTF(port, "NCQ writing %d sectors to LBA %"PRId64", tag %d\n", | |
1021 | ncq_tfs->sector_count, ncq_tfs->lba, ncq_tfs->tag); | |
1022 | ||
1023 | DPRINTF(port, "tag %d aio write %"PRId64"\n", | |
1024 | ncq_tfs->tag, ncq_tfs->lba); | |
1025 | ||
1026 | dma_acct_start(ide_state->blk, &ncq_tfs->acct, | |
1027 | &ncq_tfs->sglist, BLOCK_ACCT_WRITE); | |
1028 | ncq_tfs->aiocb = dma_blk_write(ide_state->blk, &ncq_tfs->sglist, | |
1029 | ncq_tfs->lba, ncq_cb, ncq_tfs); | |
1030 | break; | |
1031 | default: | |
1032 | DPRINTF(port, "error: unsupported NCQ command (0x%02x) received\n", | |
1033 | ncq_tfs->cmd); | |
1034 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
1035 | ncq_err(ncq_tfs); | |
1036 | } | |
1037 | } | |
1038 | ||
1039 | ||
f6ad2e32 | 1040 | static void process_ncq_command(AHCIState *s, int port, uint8_t *cmd_fis, |
9364384d | 1041 | uint8_t slot) |
f6ad2e32 | 1042 | { |
b6fe41fa JS |
1043 | AHCIDevice *ad = &s->dev[port]; |
1044 | IDEState *ide_state = &ad->port.ifs[0]; | |
f6ad2e32 AG |
1045 | NCQFrame *ncq_fis = (NCQFrame*)cmd_fis; |
1046 | uint8_t tag = ncq_fis->tag >> 3; | |
b6fe41fa | 1047 | NCQTransferState *ncq_tfs = &ad->ncq_tfs[tag]; |
3bcbe4aa | 1048 | size_t size; |
f6ad2e32 | 1049 | |
922f893e | 1050 | g_assert(is_ncq(ncq_fis->command)); |
f6ad2e32 AG |
1051 | if (ncq_tfs->used) { |
1052 | /* error - already in use */ | |
1053 | fprintf(stderr, "%s: tag %d already used\n", __FUNCTION__, tag); | |
1054 | return; | |
1055 | } | |
1056 | ||
1057 | ncq_tfs->used = 1; | |
b6fe41fa | 1058 | ncq_tfs->drive = ad; |
f6ad2e32 | 1059 | ncq_tfs->slot = slot; |
c82bd3c8 | 1060 | ncq_tfs->cmdh = &((AHCICmdHdr *)ad->lst)[slot]; |
4614619e | 1061 | ncq_tfs->cmd = ncq_fis->command; |
f6ad2e32 AG |
1062 | ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) | |
1063 | ((uint64_t)ncq_fis->lba4 << 32) | | |
1064 | ((uint64_t)ncq_fis->lba3 << 24) | | |
1065 | ((uint64_t)ncq_fis->lba2 << 16) | | |
1066 | ((uint64_t)ncq_fis->lba1 << 8) | | |
1067 | (uint64_t)ncq_fis->lba0; | |
3bcbe4aa | 1068 | ncq_tfs->tag = tag; |
f6ad2e32 | 1069 | |
5d5f8921 JS |
1070 | /* Sanity-check the NCQ packet */ |
1071 | if (tag != slot) { | |
1072 | DPRINTF(port, "Warn: NCQ slot (%d) did not match the given tag (%d)\n", | |
1073 | slot, tag); | |
1074 | } | |
1075 | ||
1076 | if (ncq_fis->aux0 || ncq_fis->aux1 || ncq_fis->aux2 || ncq_fis->aux3) { | |
1077 | DPRINTF(port, "Warn: Attempt to use NCQ auxiliary fields.\n"); | |
1078 | } | |
1079 | if (ncq_fis->prio || ncq_fis->icc) { | |
1080 | DPRINTF(port, "Warn: Unsupported attempt to use PRIO/ICC fields\n"); | |
1081 | } | |
1082 | if (ncq_fis->fua & NCQ_FIS_FUA_MASK) { | |
1083 | DPRINTF(port, "Warn: Unsupported attempt to use Force Unit Access\n"); | |
1084 | } | |
1085 | if (ncq_fis->tag & NCQ_FIS_RARC_MASK) { | |
1086 | DPRINTF(port, "Warn: Unsupported attempt to use Rebuild Assist\n"); | |
1087 | } | |
1088 | ||
e08a9835 JS |
1089 | ncq_tfs->sector_count = ((ncq_fis->sector_count_high << 8) | |
1090 | ncq_fis->sector_count_low); | |
1091 | if (!ncq_tfs->sector_count) { | |
1092 | ncq_tfs->sector_count = 0x10000; | |
1093 | } | |
3bcbe4aa | 1094 | size = ncq_tfs->sector_count * 512; |
c82bd3c8 | 1095 | ahci_populate_sglist(ad, &ncq_tfs->sglist, ncq_tfs->cmdh, size, 0); |
3bcbe4aa JS |
1096 | |
1097 | if (ncq_tfs->sglist.size < size) { | |
1098 | error_report("ahci: PRDT length for NCQ command (0x%zx) " | |
1099 | "is smaller than the requested size (0x%zx)", | |
1100 | ncq_tfs->sglist.size, size); | |
1101 | qemu_sglist_destroy(&ncq_tfs->sglist); | |
1102 | ncq_err(ncq_tfs); | |
1103 | ahci_trigger_irq(ad->hba, ad, PORT_IRQ_OVERFLOW); | |
1104 | return; | |
5d5f8921 JS |
1105 | } else if (ncq_tfs->sglist.size != size) { |
1106 | DPRINTF(port, "Warn: PRDTL (0x%zx)" | |
1107 | " does not match requested size (0x%zx)", | |
1108 | ncq_tfs->sglist.size, size); | |
3bcbe4aa | 1109 | } |
f6ad2e32 | 1110 | |
3899edf7 MF |
1111 | DPRINTF(port, "NCQ transfer LBA from %"PRId64" to %"PRId64", " |
1112 | "drive max %"PRId64"\n", | |
0437d32a | 1113 | ncq_tfs->lba, ncq_tfs->lba + ncq_tfs->sector_count - 1, |
b6fe41fa | 1114 | ide_state->nb_sectors - 1); |
f6ad2e32 | 1115 | |
631ddc22 | 1116 | execute_ncq_command(ncq_tfs); |
f6ad2e32 AG |
1117 | } |
1118 | ||
107f0d46 | 1119 | static void handle_reg_h2d_fis(AHCIState *s, int port, |
9364384d | 1120 | uint8_t slot, uint8_t *cmd_fis) |
107f0d46 JS |
1121 | { |
1122 | IDEState *ide_state = &s->dev[port].port.ifs[0]; | |
1123 | AHCICmdHdr *cmd = s->dev[port].cur_cmd; | |
d56f4d69 | 1124 | uint16_t opts = le16_to_cpu(cmd->opts); |
107f0d46 JS |
1125 | |
1126 | if (cmd_fis[1] & 0x0F) { | |
1127 | DPRINTF(port, "Port Multiplier not supported." | |
1128 | " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n", | |
1129 | cmd_fis[0], cmd_fis[1], cmd_fis[2]); | |
1130 | return; | |
1131 | } | |
1132 | ||
1133 | if (cmd_fis[1] & 0x70) { | |
1134 | DPRINTF(port, "Reserved flags set in H2D Register FIS." | |
1135 | " cmd_fis[0]=%02x cmd_fis[1]=%02x cmd_fis[2]=%02x\n", | |
1136 | cmd_fis[0], cmd_fis[1], cmd_fis[2]); | |
1137 | return; | |
1138 | } | |
1139 | ||
1140 | if (!(cmd_fis[1] & SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER)) { | |
1141 | switch (s->dev[port].port_state) { | |
1142 | case STATE_RUN: | |
1143 | if (cmd_fis[15] & ATA_SRST) { | |
1144 | s->dev[port].port_state = STATE_RESET; | |
1145 | } | |
1146 | break; | |
1147 | case STATE_RESET: | |
1148 | if (!(cmd_fis[15] & ATA_SRST)) { | |
1149 | ahci_reset_port(s, port); | |
1150 | } | |
1151 | break; | |
1152 | } | |
1153 | return; | |
1154 | } | |
1155 | ||
1156 | /* Check for NCQ command */ | |
1157 | if (is_ncq(cmd_fis[2])) { | |
1158 | process_ncq_command(s, port, cmd_fis, slot); | |
1159 | return; | |
1160 | } | |
1161 | ||
1162 | /* Decompose the FIS: | |
1163 | * AHCI does not interpret FIS packets, it only forwards them. | |
1164 | * SATA 1.0 describes how to decode LBA28 and CHS FIS packets. | |
1165 | * Later specifications, e.g, SATA 3.2, describe LBA48 FIS packets. | |
1166 | * | |
1167 | * ATA4 describes sector number for LBA28/CHS commands. | |
1168 | * ATA6 describes sector number for LBA48 commands. | |
1169 | * ATA8 deprecates CHS fully, describing only LBA28/48. | |
1170 | * | |
1171 | * We dutifully convert the FIS into IDE registers, and allow the | |
1172 | * core layer to interpret them as needed. */ | |
1173 | ide_state->feature = cmd_fis[3]; | |
1174 | ide_state->sector = cmd_fis[4]; /* LBA 7:0 */ | |
1175 | ide_state->lcyl = cmd_fis[5]; /* LBA 15:8 */ | |
1176 | ide_state->hcyl = cmd_fis[6]; /* LBA 23:16 */ | |
1177 | ide_state->select = cmd_fis[7]; /* LBA 27:24 (LBA28) */ | |
1178 | ide_state->hob_sector = cmd_fis[8]; /* LBA 31:24 */ | |
1179 | ide_state->hob_lcyl = cmd_fis[9]; /* LBA 39:32 */ | |
1180 | ide_state->hob_hcyl = cmd_fis[10]; /* LBA 47:40 */ | |
1181 | ide_state->hob_feature = cmd_fis[11]; | |
1182 | ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]); | |
1183 | /* 14, 16, 17, 18, 19: Reserved (SATA 1.0) */ | |
1184 | /* 15: Only valid when UPDATE_COMMAND not set. */ | |
1185 | ||
1186 | /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command | |
1187 | * table to ide_state->io_buffer */ | |
1188 | if (opts & AHCI_CMD_ATAPI) { | |
1189 | memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10); | |
1190 | debug_print_fis(ide_state->io_buffer, 0x10); | |
1191 | s->dev[port].done_atapi_packet = false; | |
1192 | /* XXX send PIO setup FIS */ | |
1193 | } | |
1194 | ||
1195 | ide_state->error = 0; | |
1196 | ||
1197 | /* Reset transferred byte counter */ | |
1198 | cmd->status = 0; | |
1199 | ||
1200 | /* We're ready to process the command in FIS byte 2. */ | |
1201 | ide_exec_cmd(&s->dev[port].port, cmd_fis[2]); | |
1202 | } | |
1203 | ||
9364384d | 1204 | static int handle_cmd(AHCIState *s, int port, uint8_t slot) |
f6ad2e32 AG |
1205 | { |
1206 | IDEState *ide_state; | |
f6ad2e32 AG |
1207 | uint64_t tbl_addr; |
1208 | AHCICmdHdr *cmd; | |
1209 | uint8_t *cmd_fis; | |
10ca2943 | 1210 | dma_addr_t cmd_len; |
f6ad2e32 AG |
1211 | |
1212 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
1213 | /* Engine currently busy, try again later */ | |
1214 | DPRINTF(port, "engine busy\n"); | |
1215 | return -1; | |
1216 | } | |
1217 | ||
f6ad2e32 AG |
1218 | if (!s->dev[port].lst) { |
1219 | DPRINTF(port, "error: lst not given but cmd handled"); | |
1220 | return -1; | |
1221 | } | |
36ab3c34 | 1222 | cmd = &((AHCICmdHdr *)s->dev[port].lst)[slot]; |
f6ad2e32 AG |
1223 | /* remember current slot handle for later */ |
1224 | s->dev[port].cur_cmd = cmd; | |
1225 | ||
36ab3c34 JS |
1226 | /* The device we are working for */ |
1227 | ide_state = &s->dev[port].port.ifs[0]; | |
1228 | if (!ide_state->blk) { | |
1229 | DPRINTF(port, "error: guest accessed unused port"); | |
1230 | return -1; | |
1231 | } | |
1232 | ||
f6ad2e32 | 1233 | tbl_addr = le64_to_cpu(cmd->tbl_addr); |
f6ad2e32 | 1234 | cmd_len = 0x80; |
df32fd1c | 1235 | cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len, |
10ca2943 | 1236 | DMA_DIRECTION_FROM_DEVICE); |
f6ad2e32 AG |
1237 | if (!cmd_fis) { |
1238 | DPRINTF(port, "error: guest passed us an invalid cmd fis\n"); | |
1239 | return -1; | |
36ab3c34 JS |
1240 | } else if (cmd_len != 0x80) { |
1241 | ahci_trigger_irq(s, &s->dev[port], PORT_IRQ_HBUS_ERR); | |
1242 | DPRINTF(port, "error: dma_memory_map failed: " | |
1243 | "(len(%02"PRIx64") != 0x80)\n", | |
1244 | cmd_len); | |
f6ad2e32 AG |
1245 | goto out; |
1246 | } | |
36ab3c34 | 1247 | debug_print_fis(cmd_fis, 0x80); |
f6ad2e32 AG |
1248 | |
1249 | switch (cmd_fis[0]) { | |
1250 | case SATA_FIS_TYPE_REGISTER_H2D: | |
107f0d46 | 1251 | handle_reg_h2d_fis(s, port, slot, cmd_fis); |
f6ad2e32 AG |
1252 | break; |
1253 | default: | |
1254 | DPRINTF(port, "unknown command cmd_fis[0]=%02x cmd_fis[1]=%02x " | |
1255 | "cmd_fis[2]=%02x\n", cmd_fis[0], cmd_fis[1], | |
1256 | cmd_fis[2]); | |
f6ad2e32 AG |
1257 | break; |
1258 | } | |
1259 | ||
f6ad2e32 | 1260 | out: |
df32fd1c | 1261 | dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_FROM_DEVICE, |
10ca2943 | 1262 | cmd_len); |
f6ad2e32 AG |
1263 | |
1264 | if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) { | |
1265 | /* async command, complete later */ | |
1266 | s->dev[port].busy_slot = slot; | |
1267 | return -1; | |
1268 | } | |
1269 | ||
1270 | /* done handling the command */ | |
1271 | return 0; | |
1272 | } | |
1273 | ||
1274 | /* DMA dev <-> ram */ | |
44635123 | 1275 | static void ahci_start_transfer(IDEDMA *dma) |
f6ad2e32 AG |
1276 | { |
1277 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1278 | IDEState *s = &ad->port.ifs[0]; | |
1279 | uint32_t size = (uint32_t)(s->data_end - s->data_ptr); | |
1280 | /* write == ram -> device */ | |
d56f4d69 | 1281 | uint16_t opts = le16_to_cpu(ad->cur_cmd->opts); |
f6ad2e32 AG |
1282 | int is_write = opts & AHCI_CMD_WRITE; |
1283 | int is_atapi = opts & AHCI_CMD_ATAPI; | |
1284 | int has_sglist = 0; | |
1285 | ||
1286 | if (is_atapi && !ad->done_atapi_packet) { | |
1287 | /* already prepopulated iobuffer */ | |
4ac557c8 | 1288 | ad->done_atapi_packet = true; |
a395f3fa | 1289 | size = 0; |
f6ad2e32 AG |
1290 | goto out; |
1291 | } | |
1292 | ||
a718978e | 1293 | if (ahci_dma_prepare_buf(dma, size)) { |
f6ad2e32 AG |
1294 | has_sglist = 1; |
1295 | } | |
1296 | ||
1297 | DPRINTF(ad->port_no, "%sing %d bytes on %s w/%s sglist\n", | |
1298 | is_write ? "writ" : "read", size, is_atapi ? "atapi" : "ata", | |
1299 | has_sglist ? "" : "o"); | |
1300 | ||
da221327 PB |
1301 | if (has_sglist && size) { |
1302 | if (is_write) { | |
1303 | dma_buf_write(s->data_ptr, size, &s->sg); | |
1304 | } else { | |
1305 | dma_buf_read(s->data_ptr, size, &s->sg); | |
1306 | } | |
f6ad2e32 AG |
1307 | } |
1308 | ||
f6ad2e32 AG |
1309 | out: |
1310 | /* declare that we processed everything */ | |
1311 | s->data_ptr = s->data_end; | |
1312 | ||
659142ec JS |
1313 | /* Update number of transferred bytes, destroy sglist */ |
1314 | ahci_commit_buf(dma, size); | |
f6ad2e32 AG |
1315 | |
1316 | s->end_transfer_func(s); | |
08841520 PB |
1317 | |
1318 | if (!(s->status & DRQ_STAT)) { | |
1319 | /* done with PIO send/receive */ | |
1320 | ahci_write_fis_pio(ad, le32_to_cpu(ad->cur_cmd->status)); | |
1321 | } | |
f6ad2e32 AG |
1322 | } |
1323 | ||
1324 | static void ahci_start_dma(IDEDMA *dma, IDEState *s, | |
097310b5 | 1325 | BlockCompletionFunc *dma_cb) |
f6ad2e32 AG |
1326 | { |
1327 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
f6ad2e32 | 1328 | DPRINTF(ad->port_no, "\n"); |
61f52e06 | 1329 | s->io_buffer_offset = 0; |
f6ad2e32 AG |
1330 | dma_cb(s, 0); |
1331 | } | |
1332 | ||
e8ef8743 PB |
1333 | static void ahci_restart_dma(IDEDMA *dma) |
1334 | { | |
1335 | /* Nothing to do, ahci_start_dma already resets s->io_buffer_offset. */ | |
1336 | } | |
1337 | ||
7c03a691 JS |
1338 | /** |
1339 | * IDE/PIO restarts are handled by the core layer, but NCQ commands | |
1340 | * need an extra kick from the AHCI HBA. | |
1341 | */ | |
1342 | static void ahci_restart(IDEDMA *dma) | |
1343 | { | |
1344 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1345 | int i; | |
1346 | ||
1347 | for (i = 0; i < AHCI_MAX_CMDS; i++) { | |
1348 | NCQTransferState *ncq_tfs = &ad->ncq_tfs[i]; | |
1349 | if (ncq_tfs->halt) { | |
1350 | execute_ncq_command(ncq_tfs); | |
1351 | } | |
1352 | } | |
1353 | } | |
1354 | ||
659142ec JS |
1355 | /** |
1356 | * Called in DMA R/W chains to read the PRDT, utilizing ahci_populate_sglist. | |
1357 | * Not currently invoked by PIO R/W chains, | |
1358 | * which invoke ahci_populate_sglist via ahci_start_transfer. | |
1359 | */ | |
a718978e | 1360 | static int32_t ahci_dma_prepare_buf(IDEDMA *dma, int32_t limit) |
f6ad2e32 AG |
1361 | { |
1362 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1363 | IDEState *s = &ad->port.ifs[0]; | |
f6ad2e32 | 1364 | |
c82bd3c8 JS |
1365 | if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, |
1366 | limit, s->io_buffer_offset) == -1) { | |
3251bdcf JS |
1367 | DPRINTF(ad->port_no, "ahci_dma_prepare_buf failed.\n"); |
1368 | return -1; | |
1369 | } | |
da221327 | 1370 | s->io_buffer_size = s->sg.size; |
f6ad2e32 AG |
1371 | |
1372 | DPRINTF(ad->port_no, "len=%#x\n", s->io_buffer_size); | |
3251bdcf | 1373 | return s->io_buffer_size; |
f6ad2e32 AG |
1374 | } |
1375 | ||
659142ec JS |
1376 | /** |
1377 | * Destroys the scatter-gather list, | |
1378 | * and updates the command header with a bytes-read value. | |
1379 | * called explicitly via ahci_dma_rw_buf (ATAPI DMA), | |
1380 | * and ahci_start_transfer (PIO R/W), | |
1381 | * and called via callback from ide_dma_cb for DMA R/W paths. | |
1382 | */ | |
1383 | static void ahci_commit_buf(IDEDMA *dma, uint32_t tx_bytes) | |
1384 | { | |
1385 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1386 | IDEState *s = &ad->port.ifs[0]; | |
1387 | ||
1388 | tx_bytes += le32_to_cpu(ad->cur_cmd->status); | |
1389 | ad->cur_cmd->status = cpu_to_le32(tx_bytes); | |
1390 | ||
1391 | qemu_sglist_destroy(&s->sg); | |
1392 | } | |
1393 | ||
f6ad2e32 AG |
1394 | static int ahci_dma_rw_buf(IDEDMA *dma, int is_write) |
1395 | { | |
1396 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1397 | IDEState *s = &ad->port.ifs[0]; | |
1398 | uint8_t *p = s->io_buffer + s->io_buffer_index; | |
1399 | int l = s->io_buffer_size - s->io_buffer_index; | |
1400 | ||
c82bd3c8 | 1401 | if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, l, s->io_buffer_offset)) { |
f6ad2e32 AG |
1402 | return 0; |
1403 | } | |
1404 | ||
1405 | if (is_write) { | |
da221327 | 1406 | dma_buf_read(p, l, &s->sg); |
f6ad2e32 | 1407 | } else { |
da221327 | 1408 | dma_buf_write(p, l, &s->sg); |
f6ad2e32 AG |
1409 | } |
1410 | ||
659142ec JS |
1411 | /* free sglist, update byte count */ |
1412 | ahci_commit_buf(dma, l); | |
ea8d82a1 | 1413 | |
f6ad2e32 | 1414 | s->io_buffer_index += l; |
61f52e06 | 1415 | s->io_buffer_offset += l; |
f6ad2e32 AG |
1416 | |
1417 | DPRINTF(ad->port_no, "len=%#x\n", l); | |
1418 | ||
1419 | return 1; | |
1420 | } | |
1421 | ||
c7e73adb | 1422 | static void ahci_cmd_done(IDEDMA *dma) |
f6ad2e32 AG |
1423 | { |
1424 | AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma); | |
1425 | ||
c7e73adb | 1426 | DPRINTF(ad->port_no, "cmd done\n"); |
f6ad2e32 AG |
1427 | |
1428 | /* update d2h status */ | |
1429 | ahci_write_fis_d2h(ad, NULL); | |
1430 | ||
4d29b50a JK |
1431 | if (!ad->check_bh) { |
1432 | /* maybe we still have something to process, check later */ | |
1433 | ad->check_bh = qemu_bh_new(ahci_check_cmd_bh, ad); | |
1434 | qemu_bh_schedule(ad->check_bh); | |
1435 | } | |
f6ad2e32 AG |
1436 | } |
1437 | ||
1438 | static void ahci_irq_set(void *opaque, int n, int level) | |
1439 | { | |
1440 | } | |
1441 | ||
f6ad2e32 AG |
1442 | static const IDEDMAOps ahci_dma_ops = { |
1443 | .start_dma = ahci_start_dma, | |
7c03a691 | 1444 | .restart = ahci_restart, |
e8ef8743 | 1445 | .restart_dma = ahci_restart_dma, |
f6ad2e32 AG |
1446 | .start_transfer = ahci_start_transfer, |
1447 | .prepare_buf = ahci_dma_prepare_buf, | |
659142ec | 1448 | .commit_buf = ahci_commit_buf, |
f6ad2e32 | 1449 | .rw_buf = ahci_dma_rw_buf, |
c7e73adb | 1450 | .cmd_done = ahci_cmd_done, |
f6ad2e32 AG |
1451 | }; |
1452 | ||
df32fd1c | 1453 | void ahci_init(AHCIState *s, DeviceState *qdev, AddressSpace *as, int ports) |
f6ad2e32 AG |
1454 | { |
1455 | qemu_irq *irqs; | |
1456 | int i; | |
1457 | ||
df32fd1c | 1458 | s->as = as; |
2c4b9d0e | 1459 | s->ports = ports; |
5839e53b | 1460 | s->dev = g_new0(AHCIDevice, ports); |
f6ad2e32 | 1461 | ahci_reg_init(s); |
67e576c2 | 1462 | /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */ |
1437c94b PB |
1463 | memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s, |
1464 | "ahci", AHCI_MEM_BAR_SIZE); | |
1465 | memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s, | |
1466 | "ahci-idp", 32); | |
465f1ab1 | 1467 | |
2c4b9d0e | 1468 | irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports); |
f6ad2e32 | 1469 | |
2c4b9d0e | 1470 | for (i = 0; i < s->ports; i++) { |
f6ad2e32 AG |
1471 | AHCIDevice *ad = &s->dev[i]; |
1472 | ||
c6baf942 | 1473 | ide_bus_new(&ad->port, sizeof(ad->port), qdev, i, 1); |
f6ad2e32 AG |
1474 | ide_init2(&ad->port, irqs[i]); |
1475 | ||
1476 | ad->hba = s; | |
1477 | ad->port_no = i; | |
1478 | ad->port.dma = &ad->dma; | |
1479 | ad->port.dma->ops = &ahci_dma_ops; | |
e8ef8743 | 1480 | ide_register_restart_cb(&ad->port); |
f6ad2e32 AG |
1481 | } |
1482 | } | |
1483 | ||
2c4b9d0e AG |
1484 | void ahci_uninit(AHCIState *s) |
1485 | { | |
7267c094 | 1486 | g_free(s->dev); |
2c4b9d0e AG |
1487 | } |
1488 | ||
8ab60a07 | 1489 | void ahci_reset(AHCIState *s) |
f6ad2e32 | 1490 | { |
a26a13da | 1491 | AHCIPortRegs *pr; |
f6ad2e32 AG |
1492 | int i; |
1493 | ||
8ab60a07 | 1494 | s->control_regs.irqstatus = 0; |
13164591 MT |
1495 | /* AHCI Enable (AE) |
1496 | * The implementation of this bit is dependent upon the value of the | |
1497 | * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and | |
1498 | * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be | |
1499 | * read-only and shall have a reset value of '1'. | |
1500 | * | |
1501 | * We set HOST_CAP_AHCI so we must enable AHCI at reset. | |
1502 | */ | |
1503 | s->control_regs.ghc = HOST_CTL_AHCI_EN; | |
760c3e44 | 1504 | |
8ab60a07 JK |
1505 | for (i = 0; i < s->ports; i++) { |
1506 | pr = &s->dev[i].port_regs; | |
a26a13da AM |
1507 | pr->irq_stat = 0; |
1508 | pr->irq_mask = 0; | |
1509 | pr->scr_ctl = 0; | |
2a4f4f34 | 1510 | pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON; |
8ab60a07 | 1511 | ahci_reset_port(s, i); |
f6ad2e32 AG |
1512 | } |
1513 | } | |
d9fa31a3 | 1514 | |
a2623021 JB |
1515 | static const VMStateDescription vmstate_ahci_device = { |
1516 | .name = "ahci port", | |
1517 | .version_id = 1, | |
d49805ae | 1518 | .fields = (VMStateField[]) { |
a2623021 | 1519 | VMSTATE_IDE_BUS(port, AHCIDevice), |
bd664910 | 1520 | VMSTATE_IDE_DRIVE(port.ifs[0], AHCIDevice), |
a2623021 JB |
1521 | VMSTATE_UINT32(port_state, AHCIDevice), |
1522 | VMSTATE_UINT32(finished, AHCIDevice), | |
1523 | VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice), | |
1524 | VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice), | |
1525 | VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice), | |
1526 | VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice), | |
1527 | VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice), | |
1528 | VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice), | |
1529 | VMSTATE_UINT32(port_regs.cmd, AHCIDevice), | |
1530 | VMSTATE_UINT32(port_regs.tfdata, AHCIDevice), | |
1531 | VMSTATE_UINT32(port_regs.sig, AHCIDevice), | |
1532 | VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice), | |
1533 | VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice), | |
1534 | VMSTATE_UINT32(port_regs.scr_err, AHCIDevice), | |
1535 | VMSTATE_UINT32(port_regs.scr_act, AHCIDevice), | |
1536 | VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice), | |
1537 | VMSTATE_BOOL(done_atapi_packet, AHCIDevice), | |
1538 | VMSTATE_INT32(busy_slot, AHCIDevice), | |
1539 | VMSTATE_BOOL(init_d2h_sent, AHCIDevice), | |
1540 | VMSTATE_END_OF_LIST() | |
1541 | }, | |
1542 | }; | |
1543 | ||
1544 | static int ahci_state_post_load(void *opaque, int version_id) | |
1545 | { | |
1546 | int i; | |
1547 | struct AHCIDevice *ad; | |
1548 | AHCIState *s = opaque; | |
1549 | ||
1550 | for (i = 0; i < s->ports; i++) { | |
1551 | ad = &s->dev[i]; | |
a2623021 | 1552 | |
cd6cb73b JS |
1553 | /* Only remap the CLB address if appropriate, disallowing a state |
1554 | * transition from 'on' to 'off' it should be consistent here. */ | |
1555 | if (ahci_cond_start_engines(ad, false) != 0) { | |
1556 | return -1; | |
1557 | } | |
1558 | ||
a2623021 | 1559 | /* |
e8ef8743 PB |
1560 | * If an error is present, ad->busy_slot will be valid and not -1. |
1561 | * In this case, an operation is waiting to resume and will re-check | |
1562 | * for additional AHCI commands to execute upon completion. | |
1563 | * | |
1564 | * In the case where no error was present, busy_slot will be -1, | |
1565 | * and we should check to see if there are additional commands waiting. | |
a2623021 | 1566 | */ |
e8ef8743 PB |
1567 | if (ad->busy_slot == -1) { |
1568 | check_cmd(s, i); | |
c27c73aa JS |
1569 | } else { |
1570 | /* We are in the middle of a command, and may need to access | |
1571 | * the command header in guest memory again. */ | |
1572 | if (ad->busy_slot < 0 || ad->busy_slot >= AHCI_MAX_CMDS) { | |
1573 | return -1; | |
1574 | } | |
1575 | ad->cur_cmd = &((AHCICmdHdr *)ad->lst)[ad->busy_slot]; | |
a2623021 | 1576 | } |
a2623021 JB |
1577 | } |
1578 | ||
1579 | return 0; | |
1580 | } | |
1581 | ||
1582 | const VMStateDescription vmstate_ahci = { | |
1583 | .name = "ahci", | |
1584 | .version_id = 1, | |
1585 | .post_load = ahci_state_post_load, | |
d49805ae | 1586 | .fields = (VMStateField[]) { |
a2623021 JB |
1587 | VMSTATE_STRUCT_VARRAY_POINTER_INT32(dev, AHCIState, ports, |
1588 | vmstate_ahci_device, AHCIDevice), | |
1589 | VMSTATE_UINT32(control_regs.cap, AHCIState), | |
1590 | VMSTATE_UINT32(control_regs.ghc, AHCIState), | |
1591 | VMSTATE_UINT32(control_regs.irqstatus, AHCIState), | |
1592 | VMSTATE_UINT32(control_regs.impl, AHCIState), | |
1593 | VMSTATE_UINT32(control_regs.version, AHCIState), | |
1594 | VMSTATE_UINT32(idp_index, AHCIState), | |
ae2158ad | 1595 | VMSTATE_INT32_EQUAL(ports, AHCIState), |
a2623021 JB |
1596 | VMSTATE_END_OF_LIST() |
1597 | }, | |
1598 | }; | |
1599 | ||
b3b162c3 HT |
1600 | #define TYPE_SYSBUS_AHCI "sysbus-ahci" |
1601 | #define SYSBUS_AHCI(obj) OBJECT_CHECK(SysbusAHCIState, (obj), TYPE_SYSBUS_AHCI) | |
1602 | ||
d9fa31a3 | 1603 | typedef struct SysbusAHCIState { |
b3b162c3 HT |
1604 | /*< private >*/ |
1605 | SysBusDevice parent_obj; | |
1606 | /*< public >*/ | |
1607 | ||
d9fa31a3 RH |
1608 | AHCIState ahci; |
1609 | uint32_t num_ports; | |
1610 | } SysbusAHCIState; | |
1611 | ||
1612 | static const VMStateDescription vmstate_sysbus_ahci = { | |
1613 | .name = "sysbus-ahci", | |
d49805ae | 1614 | .fields = (VMStateField[]) { |
bd164307 | 1615 | VMSTATE_AHCI(ahci, SysbusAHCIState), |
a2623021 JB |
1616 | VMSTATE_END_OF_LIST() |
1617 | }, | |
d9fa31a3 RH |
1618 | }; |
1619 | ||
8ab60a07 JK |
1620 | static void sysbus_ahci_reset(DeviceState *dev) |
1621 | { | |
b3b162c3 | 1622 | SysbusAHCIState *s = SYSBUS_AHCI(dev); |
8ab60a07 JK |
1623 | |
1624 | ahci_reset(&s->ahci); | |
1625 | } | |
1626 | ||
7acb423f | 1627 | static void sysbus_ahci_realize(DeviceState *dev, Error **errp) |
d9fa31a3 | 1628 | { |
7acb423f | 1629 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
b3b162c3 | 1630 | SysbusAHCIState *s = SYSBUS_AHCI(dev); |
d9fa31a3 | 1631 | |
bd164307 | 1632 | ahci_init(&s->ahci, dev, &address_space_memory, s->num_ports); |
7acb423f HT |
1633 | |
1634 | sysbus_init_mmio(sbd, &s->ahci.mem); | |
1635 | sysbus_init_irq(sbd, &s->ahci.irq); | |
d9fa31a3 RH |
1636 | } |
1637 | ||
39bffca2 AL |
1638 | static Property sysbus_ahci_properties[] = { |
1639 | DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, num_ports, 1), | |
1640 | DEFINE_PROP_END_OF_LIST(), | |
1641 | }; | |
1642 | ||
999e12bb AL |
1643 | static void sysbus_ahci_class_init(ObjectClass *klass, void *data) |
1644 | { | |
39bffca2 | 1645 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1646 | |
7acb423f | 1647 | dc->realize = sysbus_ahci_realize; |
39bffca2 AL |
1648 | dc->vmsd = &vmstate_sysbus_ahci; |
1649 | dc->props = sysbus_ahci_properties; | |
8ab60a07 | 1650 | dc->reset = sysbus_ahci_reset; |
125ee0ed | 1651 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
999e12bb AL |
1652 | } |
1653 | ||
8c43a6f0 | 1654 | static const TypeInfo sysbus_ahci_info = { |
b3b162c3 | 1655 | .name = TYPE_SYSBUS_AHCI, |
39bffca2 AL |
1656 | .parent = TYPE_SYS_BUS_DEVICE, |
1657 | .instance_size = sizeof(SysbusAHCIState), | |
1658 | .class_init = sysbus_ahci_class_init, | |
d9fa31a3 RH |
1659 | }; |
1660 | ||
83f7d43a | 1661 | static void sysbus_ahci_register_types(void) |
d9fa31a3 | 1662 | { |
39bffca2 | 1663 | type_register_static(&sysbus_ahci_info); |
d9fa31a3 RH |
1664 | } |
1665 | ||
83f7d43a | 1666 | type_init(sysbus_ahci_register_types) |
d93162e1 JS |
1667 | |
1668 | void ahci_ide_create_devs(PCIDevice *dev, DriveInfo **hd) | |
1669 | { | |
1670 | AHCIPCIState *d = ICH_AHCI(dev); | |
1671 | AHCIState *ahci = &d->ahci; | |
1672 | int i; | |
1673 | ||
1674 | for (i = 0; i < ahci->ports; i++) { | |
1675 | if (hd[i] == NULL) { | |
1676 | continue; | |
1677 | } | |
1678 | ide_create_drive(&ahci->dev[i].port, 0, hd[i]); | |
1679 | } | |
1680 | ||
1681 | } |