]>
Commit | Line | Data |
---|---|---|
7d13299d | 1 | /* |
e965fc38 | 2 | * emulator main execution loop |
5fafdf24 | 3 | * |
66321a11 | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
7d13299d | 5 | * |
3ef693a0 FB |
6 | * This library is free software; you can redistribute it and/or |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
7d13299d | 10 | * |
3ef693a0 FB |
11 | * This library is distributed in the hope that it will be useful, |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
7d13299d | 15 | * |
3ef693a0 | 16 | * You should have received a copy of the GNU Lesser General Public |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
7d13299d | 18 | */ |
e4533c7a | 19 | #include "config.h" |
cea5f9a2 | 20 | #include "cpu.h" |
6db8b538 | 21 | #include "trace.h" |
76cad711 | 22 | #include "disas/disas.h" |
7cb69cae | 23 | #include "tcg.h" |
1de7afc9 | 24 | #include "qemu/atomic.h" |
9c17d615 | 25 | #include "sysemu/qtest.h" |
c2aa5f81 ST |
26 | #include "qemu/timer.h" |
27 | ||
28 | /* -icount align implementation. */ | |
29 | ||
30 | typedef struct SyncClocks { | |
31 | int64_t diff_clk; | |
32 | int64_t last_cpu_icount; | |
7f7bc144 | 33 | int64_t realtime_clock; |
c2aa5f81 ST |
34 | } SyncClocks; |
35 | ||
36 | #if !defined(CONFIG_USER_ONLY) | |
37 | /* Allow the guest to have a max 3ms advance. | |
38 | * The difference between the 2 clocks could therefore | |
39 | * oscillate around 0. | |
40 | */ | |
41 | #define VM_CLOCK_ADVANCE 3000000 | |
7f7bc144 ST |
42 | #define THRESHOLD_REDUCE 1.5 |
43 | #define MAX_DELAY_PRINT_RATE 2000000000LL | |
44 | #define MAX_NB_PRINTS 100 | |
c2aa5f81 ST |
45 | |
46 | static void align_clocks(SyncClocks *sc, const CPUState *cpu) | |
47 | { | |
48 | int64_t cpu_icount; | |
49 | ||
50 | if (!icount_align_option) { | |
51 | return; | |
52 | } | |
53 | ||
54 | cpu_icount = cpu->icount_extra + cpu->icount_decr.u16.low; | |
55 | sc->diff_clk += cpu_icount_to_ns(sc->last_cpu_icount - cpu_icount); | |
56 | sc->last_cpu_icount = cpu_icount; | |
57 | ||
58 | if (sc->diff_clk > VM_CLOCK_ADVANCE) { | |
59 | #ifndef _WIN32 | |
60 | struct timespec sleep_delay, rem_delay; | |
61 | sleep_delay.tv_sec = sc->diff_clk / 1000000000LL; | |
62 | sleep_delay.tv_nsec = sc->diff_clk % 1000000000LL; | |
63 | if (nanosleep(&sleep_delay, &rem_delay) < 0) { | |
64 | sc->diff_clk -= (sleep_delay.tv_sec - rem_delay.tv_sec) * 1000000000LL; | |
65 | sc->diff_clk -= sleep_delay.tv_nsec - rem_delay.tv_nsec; | |
66 | } else { | |
67 | sc->diff_clk = 0; | |
68 | } | |
69 | #else | |
70 | Sleep(sc->diff_clk / SCALE_MS); | |
71 | sc->diff_clk = 0; | |
72 | #endif | |
73 | } | |
74 | } | |
75 | ||
7f7bc144 ST |
76 | static void print_delay(const SyncClocks *sc) |
77 | { | |
78 | static float threshold_delay; | |
79 | static int64_t last_realtime_clock; | |
80 | static int nb_prints; | |
81 | ||
82 | if (icount_align_option && | |
83 | sc->realtime_clock - last_realtime_clock >= MAX_DELAY_PRINT_RATE && | |
84 | nb_prints < MAX_NB_PRINTS) { | |
85 | if ((-sc->diff_clk / (float)1000000000LL > threshold_delay) || | |
86 | (-sc->diff_clk / (float)1000000000LL < | |
87 | (threshold_delay - THRESHOLD_REDUCE))) { | |
88 | threshold_delay = (-sc->diff_clk / 1000000000LL) + 1; | |
89 | printf("Warning: The guest is now late by %.1f to %.1f seconds\n", | |
90 | threshold_delay - 1, | |
91 | threshold_delay); | |
92 | nb_prints++; | |
93 | last_realtime_clock = sc->realtime_clock; | |
94 | } | |
95 | } | |
96 | } | |
97 | ||
c2aa5f81 ST |
98 | static void init_delay_params(SyncClocks *sc, |
99 | const CPUState *cpu) | |
100 | { | |
101 | if (!icount_align_option) { | |
102 | return; | |
103 | } | |
7f7bc144 | 104 | sc->realtime_clock = qemu_clock_get_ns(QEMU_CLOCK_REALTIME); |
c2aa5f81 | 105 | sc->diff_clk = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - |
7f7bc144 | 106 | sc->realtime_clock + |
c2aa5f81 ST |
107 | cpu_get_clock_offset(); |
108 | sc->last_cpu_icount = cpu->icount_extra + cpu->icount_decr.u16.low; | |
27498bef ST |
109 | if (sc->diff_clk < max_delay) { |
110 | max_delay = sc->diff_clk; | |
111 | } | |
112 | if (sc->diff_clk > max_advance) { | |
113 | max_advance = sc->diff_clk; | |
114 | } | |
7f7bc144 ST |
115 | |
116 | /* Print every 2s max if the guest is late. We limit the number | |
117 | of printed messages to NB_PRINT_MAX(currently 100) */ | |
118 | print_delay(sc); | |
c2aa5f81 ST |
119 | } |
120 | #else | |
121 | static void align_clocks(SyncClocks *sc, const CPUState *cpu) | |
122 | { | |
123 | } | |
124 | ||
125 | static void init_delay_params(SyncClocks *sc, const CPUState *cpu) | |
126 | { | |
127 | } | |
128 | #endif /* CONFIG USER ONLY */ | |
7d13299d | 129 | |
5638d180 | 130 | void cpu_loop_exit(CPUState *cpu) |
e4533c7a | 131 | { |
d77953b9 | 132 | cpu->current_tb = NULL; |
6f03bef0 | 133 | siglongjmp(cpu->jmp_env, 1); |
e4533c7a | 134 | } |
bfed01fc | 135 | |
fbf9eeb3 FB |
136 | /* exit the current TB from a signal handler. The host registers are |
137 | restored in a state compatible with the CPU emulator | |
138 | */ | |
9eff14f3 | 139 | #if defined(CONFIG_SOFTMMU) |
0ea8cb88 | 140 | void cpu_resume_from_signal(CPUState *cpu, void *puc) |
9eff14f3 | 141 | { |
9eff14f3 BS |
142 | /* XXX: restore cpu registers saved in host registers */ |
143 | ||
27103424 | 144 | cpu->exception_index = -1; |
6f03bef0 | 145 | siglongjmp(cpu->jmp_env, 1); |
9eff14f3 | 146 | } |
9eff14f3 | 147 | #endif |
fbf9eeb3 | 148 | |
77211379 PM |
149 | /* Execute a TB, and fix up the CPU state afterwards if necessary */ |
150 | static inline tcg_target_ulong cpu_tb_exec(CPUState *cpu, uint8_t *tb_ptr) | |
151 | { | |
152 | CPUArchState *env = cpu->env_ptr; | |
03afa5f8 RH |
153 | uintptr_t next_tb; |
154 | ||
155 | #if defined(DEBUG_DISAS) | |
156 | if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { | |
157 | #if defined(TARGET_I386) | |
158 | log_cpu_state(cpu, CPU_DUMP_CCOP); | |
159 | #elif defined(TARGET_M68K) | |
160 | /* ??? Should not modify env state for dumping. */ | |
161 | cpu_m68k_flush_flags(env, env->cc_op); | |
162 | env->cc_op = CC_OP_FLAGS; | |
163 | env->sr = (env->sr & 0xffe0) | env->cc_dest | (env->cc_x << 4); | |
164 | log_cpu_state(cpu, 0); | |
165 | #else | |
166 | log_cpu_state(cpu, 0); | |
167 | #endif | |
168 | } | |
169 | #endif /* DEBUG_DISAS */ | |
170 | ||
171 | next_tb = tcg_qemu_tb_exec(env, tb_ptr); | |
6db8b538 AB |
172 | trace_exec_tb_exit((void *) (next_tb & ~TB_EXIT_MASK), |
173 | next_tb & TB_EXIT_MASK); | |
174 | ||
77211379 PM |
175 | if ((next_tb & TB_EXIT_MASK) > TB_EXIT_IDX1) { |
176 | /* We didn't start executing this TB (eg because the instruction | |
177 | * counter hit zero); we must restore the guest PC to the address | |
178 | * of the start of the TB. | |
179 | */ | |
bdf7ae5b | 180 | CPUClass *cc = CPU_GET_CLASS(cpu); |
77211379 | 181 | TranslationBlock *tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); |
bdf7ae5b AF |
182 | if (cc->synchronize_from_tb) { |
183 | cc->synchronize_from_tb(cpu, tb); | |
184 | } else { | |
185 | assert(cc->set_pc); | |
186 | cc->set_pc(cpu, tb->pc); | |
187 | } | |
77211379 | 188 | } |
378df4b2 PM |
189 | if ((next_tb & TB_EXIT_MASK) == TB_EXIT_REQUESTED) { |
190 | /* We were asked to stop executing TBs (probably a pending | |
191 | * interrupt. We've now stopped, so clear the flag. | |
192 | */ | |
193 | cpu->tcg_exit_req = 0; | |
194 | } | |
77211379 PM |
195 | return next_tb; |
196 | } | |
197 | ||
2e70f6ef PB |
198 | /* Execute the code without caching the generated code. An interpreter |
199 | could be used if available. */ | |
9349b4f9 | 200 | static void cpu_exec_nocache(CPUArchState *env, int max_cycles, |
cea5f9a2 | 201 | TranslationBlock *orig_tb) |
2e70f6ef | 202 | { |
d77953b9 | 203 | CPUState *cpu = ENV_GET_CPU(env); |
2e70f6ef PB |
204 | TranslationBlock *tb; |
205 | ||
206 | /* Should never happen. | |
207 | We only end up here when an existing TB is too long. */ | |
208 | if (max_cycles > CF_COUNT_MASK) | |
209 | max_cycles = CF_COUNT_MASK; | |
210 | ||
648f034c | 211 | tb = tb_gen_code(cpu, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, |
2e70f6ef | 212 | max_cycles); |
d77953b9 | 213 | cpu->current_tb = tb; |
2e70f6ef | 214 | /* execute the generated code */ |
6db8b538 | 215 | trace_exec_tb_nocache(tb, tb->pc); |
77211379 | 216 | cpu_tb_exec(cpu, tb->tc_ptr); |
d77953b9 | 217 | cpu->current_tb = NULL; |
2e70f6ef PB |
218 | tb_phys_invalidate(tb, -1); |
219 | tb_free(tb); | |
220 | } | |
221 | ||
9349b4f9 | 222 | static TranslationBlock *tb_find_slow(CPUArchState *env, |
cea5f9a2 | 223 | target_ulong pc, |
8a40a180 | 224 | target_ulong cs_base, |
c068688b | 225 | uint64_t flags) |
8a40a180 | 226 | { |
8cd70437 | 227 | CPUState *cpu = ENV_GET_CPU(env); |
8a40a180 | 228 | TranslationBlock *tb, **ptb1; |
8a40a180 | 229 | unsigned int h; |
337fc758 | 230 | tb_page_addr_t phys_pc, phys_page1; |
41c1b1c9 | 231 | target_ulong virt_page2; |
3b46e624 | 232 | |
5e5f07e0 | 233 | tcg_ctx.tb_ctx.tb_invalidated_flag = 0; |
3b46e624 | 234 | |
8a40a180 | 235 | /* find translated block using physical mappings */ |
41c1b1c9 | 236 | phys_pc = get_page_addr_code(env, pc); |
8a40a180 | 237 | phys_page1 = phys_pc & TARGET_PAGE_MASK; |
8a40a180 | 238 | h = tb_phys_hash_func(phys_pc); |
5e5f07e0 | 239 | ptb1 = &tcg_ctx.tb_ctx.tb_phys_hash[h]; |
8a40a180 FB |
240 | for(;;) { |
241 | tb = *ptb1; | |
242 | if (!tb) | |
243 | goto not_found; | |
5fafdf24 | 244 | if (tb->pc == pc && |
8a40a180 | 245 | tb->page_addr[0] == phys_page1 && |
5fafdf24 | 246 | tb->cs_base == cs_base && |
8a40a180 FB |
247 | tb->flags == flags) { |
248 | /* check next page if needed */ | |
249 | if (tb->page_addr[1] != -1) { | |
337fc758 BS |
250 | tb_page_addr_t phys_page2; |
251 | ||
5fafdf24 | 252 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
8a40a180 | 253 | TARGET_PAGE_SIZE; |
41c1b1c9 | 254 | phys_page2 = get_page_addr_code(env, virt_page2); |
8a40a180 FB |
255 | if (tb->page_addr[1] == phys_page2) |
256 | goto found; | |
257 | } else { | |
258 | goto found; | |
259 | } | |
260 | } | |
261 | ptb1 = &tb->phys_hash_next; | |
262 | } | |
263 | not_found: | |
2e70f6ef | 264 | /* if no translated code available, then translate it now */ |
648f034c | 265 | tb = tb_gen_code(cpu, pc, cs_base, flags, 0); |
3b46e624 | 266 | |
8a40a180 | 267 | found: |
2c90fe2b KB |
268 | /* Move the last found TB to the head of the list */ |
269 | if (likely(*ptb1)) { | |
270 | *ptb1 = tb->phys_hash_next; | |
5e5f07e0 EV |
271 | tb->phys_hash_next = tcg_ctx.tb_ctx.tb_phys_hash[h]; |
272 | tcg_ctx.tb_ctx.tb_phys_hash[h] = tb; | |
2c90fe2b | 273 | } |
8a40a180 | 274 | /* we add the TB in the virtual pc hash table */ |
8cd70437 | 275 | cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; |
8a40a180 FB |
276 | return tb; |
277 | } | |
278 | ||
9349b4f9 | 279 | static inline TranslationBlock *tb_find_fast(CPUArchState *env) |
8a40a180 | 280 | { |
8cd70437 | 281 | CPUState *cpu = ENV_GET_CPU(env); |
8a40a180 FB |
282 | TranslationBlock *tb; |
283 | target_ulong cs_base, pc; | |
6b917547 | 284 | int flags; |
8a40a180 FB |
285 | |
286 | /* we record a subset of the CPU state. It will | |
287 | always be the same before a given translated block | |
288 | is executed. */ | |
6b917547 | 289 | cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); |
8cd70437 | 290 | tb = cpu->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; |
551bd27f TS |
291 | if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || |
292 | tb->flags != flags)) { | |
cea5f9a2 | 293 | tb = tb_find_slow(env, pc, cs_base, flags); |
8a40a180 FB |
294 | } |
295 | return tb; | |
296 | } | |
297 | ||
1009d2ed JK |
298 | static CPUDebugExcpHandler *debug_excp_handler; |
299 | ||
84e3b602 | 300 | void cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) |
1009d2ed | 301 | { |
1009d2ed | 302 | debug_excp_handler = handler; |
1009d2ed JK |
303 | } |
304 | ||
9349b4f9 | 305 | static void cpu_handle_debug_exception(CPUArchState *env) |
1009d2ed | 306 | { |
ff4700b0 | 307 | CPUState *cpu = ENV_GET_CPU(env); |
1009d2ed JK |
308 | CPUWatchpoint *wp; |
309 | ||
ff4700b0 AF |
310 | if (!cpu->watchpoint_hit) { |
311 | QTAILQ_FOREACH(wp, &cpu->watchpoints, entry) { | |
1009d2ed JK |
312 | wp->flags &= ~BP_WATCHPOINT_HIT; |
313 | } | |
314 | } | |
315 | if (debug_excp_handler) { | |
316 | debug_excp_handler(env); | |
317 | } | |
318 | } | |
319 | ||
7d13299d FB |
320 | /* main execution loop */ |
321 | ||
1a28cac3 MT |
322 | volatile sig_atomic_t exit_request; |
323 | ||
9349b4f9 | 324 | int cpu_exec(CPUArchState *env) |
7d13299d | 325 | { |
c356a1bc | 326 | CPUState *cpu = ENV_GET_CPU(env); |
97a8ea5a AF |
327 | #if !(defined(CONFIG_USER_ONLY) && \ |
328 | (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X))) | |
329 | CPUClass *cc = CPU_GET_CLASS(cpu); | |
693fa551 AF |
330 | #endif |
331 | #ifdef TARGET_I386 | |
332 | X86CPU *x86_cpu = X86_CPU(cpu); | |
97a8ea5a | 333 | #endif |
8a40a180 | 334 | int ret, interrupt_request; |
8a40a180 | 335 | TranslationBlock *tb; |
c27004ec | 336 | uint8_t *tc_ptr; |
3e9bd63a | 337 | uintptr_t next_tb; |
c2aa5f81 ST |
338 | SyncClocks sc; |
339 | ||
bae2c270 PM |
340 | /* This must be volatile so it is not trashed by longjmp() */ |
341 | volatile bool have_tb_lock = false; | |
8c6939c0 | 342 | |
259186a7 | 343 | if (cpu->halted) { |
3993c6bd | 344 | if (!cpu_has_work(cpu)) { |
eda48c34 PB |
345 | return EXCP_HALTED; |
346 | } | |
347 | ||
259186a7 | 348 | cpu->halted = 0; |
eda48c34 | 349 | } |
5a1e3cfc | 350 | |
4917cf44 | 351 | current_cpu = cpu; |
e4533c7a | 352 | |
4917cf44 | 353 | /* As long as current_cpu is null, up to the assignment just above, |
ec9bd89f OH |
354 | * requests by other threads to exit the execution loop are expected to |
355 | * be issued using the exit_request global. We must make sure that our | |
4917cf44 | 356 | * evaluation of the global value is performed past the current_cpu |
ec9bd89f OH |
357 | * value transition point, which requires a memory barrier as well as |
358 | * an instruction scheduling constraint on modern architectures. */ | |
359 | smp_mb(); | |
360 | ||
c629a4bc | 361 | if (unlikely(exit_request)) { |
fcd7d003 | 362 | cpu->exit_request = 1; |
1a28cac3 MT |
363 | } |
364 | ||
ecb644f4 | 365 | #if defined(TARGET_I386) |
6792a57b JK |
366 | /* put eflags in CPU temporary format */ |
367 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | |
80cf2c81 | 368 | env->df = 1 - (2 * ((env->eflags >> 10) & 1)); |
6792a57b JK |
369 | CC_OP = CC_OP_EFLAGS; |
370 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | |
93ac68bc | 371 | #elif defined(TARGET_SPARC) |
e6e5906b PB |
372 | #elif defined(TARGET_M68K) |
373 | env->cc_op = CC_OP_FLAGS; | |
374 | env->cc_dest = env->sr & 0xf; | |
375 | env->cc_x = (env->sr >> 4) & 1; | |
ecb644f4 TS |
376 | #elif defined(TARGET_ALPHA) |
377 | #elif defined(TARGET_ARM) | |
d2fbca94 | 378 | #elif defined(TARGET_UNICORE32) |
ecb644f4 | 379 | #elif defined(TARGET_PPC) |
4e85f82c | 380 | env->reserve_addr = -1; |
81ea0e13 | 381 | #elif defined(TARGET_LM32) |
b779e29e | 382 | #elif defined(TARGET_MICROBLAZE) |
6af0bf9c | 383 | #elif defined(TARGET_MIPS) |
d15a9c23 | 384 | #elif defined(TARGET_MOXIE) |
e67db06e | 385 | #elif defined(TARGET_OPENRISC) |
fdf9b3e8 | 386 | #elif defined(TARGET_SH4) |
f1ccf904 | 387 | #elif defined(TARGET_CRIS) |
10ec5117 | 388 | #elif defined(TARGET_S390X) |
2328826b | 389 | #elif defined(TARGET_XTENSA) |
fdf9b3e8 | 390 | /* XXXXX */ |
e4533c7a FB |
391 | #else |
392 | #error unsupported target CPU | |
393 | #endif | |
27103424 | 394 | cpu->exception_index = -1; |
9d27abd9 | 395 | |
c2aa5f81 ST |
396 | /* Calculate difference between guest clock and host clock. |
397 | * This delay includes the delay of the last cycle, so | |
398 | * what we have to do is sleep until it is 0. As for the | |
399 | * advance/delay we gain here, we try to fix it next time. | |
400 | */ | |
401 | init_delay_params(&sc, cpu); | |
402 | ||
7d13299d | 403 | /* prepare setjmp context for exception handling */ |
3fb2ded1 | 404 | for(;;) { |
6f03bef0 | 405 | if (sigsetjmp(cpu->jmp_env, 0) == 0) { |
3fb2ded1 | 406 | /* if an exception is pending, we execute it here */ |
27103424 AF |
407 | if (cpu->exception_index >= 0) { |
408 | if (cpu->exception_index >= EXCP_INTERRUPT) { | |
3fb2ded1 | 409 | /* exit request from the cpu execution loop */ |
27103424 | 410 | ret = cpu->exception_index; |
1009d2ed JK |
411 | if (ret == EXCP_DEBUG) { |
412 | cpu_handle_debug_exception(env); | |
413 | } | |
3fb2ded1 | 414 | break; |
72d239ed AJ |
415 | } else { |
416 | #if defined(CONFIG_USER_ONLY) | |
3fb2ded1 | 417 | /* if user mode only, we simulate a fake exception |
9f083493 | 418 | which will be handled outside the cpu execution |
3fb2ded1 | 419 | loop */ |
83479e77 | 420 | #if defined(TARGET_I386) |
97a8ea5a | 421 | cc->do_interrupt(cpu); |
83479e77 | 422 | #endif |
27103424 | 423 | ret = cpu->exception_index; |
3fb2ded1 | 424 | break; |
72d239ed | 425 | #else |
97a8ea5a | 426 | cc->do_interrupt(cpu); |
27103424 | 427 | cpu->exception_index = -1; |
83479e77 | 428 | #endif |
3fb2ded1 | 429 | } |
5fafdf24 | 430 | } |
9df217a3 | 431 | |
b5fc09ae | 432 | next_tb = 0; /* force lookup of first TB */ |
3fb2ded1 | 433 | for(;;) { |
259186a7 | 434 | interrupt_request = cpu->interrupt_request; |
e1638bd8 | 435 | if (unlikely(interrupt_request)) { |
ed2803da | 436 | if (unlikely(cpu->singlestep_enabled & SSTEP_NOIRQ)) { |
e1638bd8 | 437 | /* Mask out external interrupts for this step. */ |
3125f763 | 438 | interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK; |
e1638bd8 | 439 | } |
6658ffb8 | 440 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
259186a7 | 441 | cpu->interrupt_request &= ~CPU_INTERRUPT_DEBUG; |
27103424 | 442 | cpu->exception_index = EXCP_DEBUG; |
5638d180 | 443 | cpu_loop_exit(cpu); |
6658ffb8 | 444 | } |
a90b7318 | 445 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
b779e29e | 446 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \ |
d2fbca94 | 447 | defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32) |
a90b7318 | 448 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
259186a7 AF |
449 | cpu->interrupt_request &= ~CPU_INTERRUPT_HALT; |
450 | cpu->halted = 1; | |
27103424 | 451 | cpu->exception_index = EXCP_HLT; |
5638d180 | 452 | cpu_loop_exit(cpu); |
a90b7318 AZ |
453 | } |
454 | #endif | |
4a92a558 PB |
455 | #if defined(TARGET_I386) |
456 | if (interrupt_request & CPU_INTERRUPT_INIT) { | |
457 | cpu_svm_check_intercept_param(env, SVM_EXIT_INIT, 0); | |
458 | do_cpu_init(x86_cpu); | |
459 | cpu->exception_index = EXCP_HALTED; | |
460 | cpu_loop_exit(cpu); | |
461 | } | |
462 | #else | |
463 | if (interrupt_request & CPU_INTERRUPT_RESET) { | |
464 | cpu_reset(cpu); | |
465 | } | |
466 | #endif | |
68a79315 | 467 | #if defined(TARGET_I386) |
5d62c43a JK |
468 | #if !defined(CONFIG_USER_ONLY) |
469 | if (interrupt_request & CPU_INTERRUPT_POLL) { | |
259186a7 | 470 | cpu->interrupt_request &= ~CPU_INTERRUPT_POLL; |
693fa551 | 471 | apic_poll_irq(x86_cpu->apic_state); |
5d62c43a JK |
472 | } |
473 | #endif | |
4a92a558 | 474 | if (interrupt_request & CPU_INTERRUPT_SIPI) { |
693fa551 | 475 | do_cpu_sipi(x86_cpu); |
b09ea7d5 | 476 | } else if (env->hflags2 & HF2_GIF_MASK) { |
db620f46 FB |
477 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
478 | !(env->hflags & HF_SMM_MASK)) { | |
77b2bc2c BS |
479 | cpu_svm_check_intercept_param(env, SVM_EXIT_SMI, |
480 | 0); | |
259186a7 | 481 | cpu->interrupt_request &= ~CPU_INTERRUPT_SMI; |
693fa551 | 482 | do_smm_enter(x86_cpu); |
db620f46 FB |
483 | next_tb = 0; |
484 | } else if ((interrupt_request & CPU_INTERRUPT_NMI) && | |
485 | !(env->hflags2 & HF2_NMI_MASK)) { | |
259186a7 | 486 | cpu->interrupt_request &= ~CPU_INTERRUPT_NMI; |
db620f46 | 487 | env->hflags2 |= HF2_NMI_MASK; |
e694d4e2 | 488 | do_interrupt_x86_hardirq(env, EXCP02_NMI, 1); |
db620f46 | 489 | next_tb = 0; |
e965fc38 | 490 | } else if (interrupt_request & CPU_INTERRUPT_MCE) { |
259186a7 | 491 | cpu->interrupt_request &= ~CPU_INTERRUPT_MCE; |
e694d4e2 | 492 | do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0); |
79c4f6b0 | 493 | next_tb = 0; |
db620f46 FB |
494 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && |
495 | (((env->hflags2 & HF2_VINTR_MASK) && | |
496 | (env->hflags2 & HF2_HIF_MASK)) || | |
497 | (!(env->hflags2 & HF2_VINTR_MASK) && | |
498 | (env->eflags & IF_MASK && | |
499 | !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { | |
500 | int intno; | |
77b2bc2c BS |
501 | cpu_svm_check_intercept_param(env, SVM_EXIT_INTR, |
502 | 0); | |
259186a7 AF |
503 | cpu->interrupt_request &= ~(CPU_INTERRUPT_HARD | |
504 | CPU_INTERRUPT_VIRQ); | |
db620f46 | 505 | intno = cpu_get_pic_interrupt(env); |
4f213879 | 506 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); |
507 | do_interrupt_x86_hardirq(env, intno, 1); | |
508 | /* ensure that no TB jump will be modified as | |
509 | the program flow was changed */ | |
510 | next_tb = 0; | |
0573fbfc | 511 | #if !defined(CONFIG_USER_ONLY) |
db620f46 FB |
512 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && |
513 | (env->eflags & IF_MASK) && | |
514 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { | |
515 | int intno; | |
516 | /* FIXME: this should respect TPR */ | |
77b2bc2c BS |
517 | cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR, |
518 | 0); | |
fdfba1a2 EI |
519 | intno = ldl_phys(cpu->as, |
520 | env->vm_vmcb | |
521 | + offsetof(struct vmcb, | |
522 | control.int_vector)); | |
93fcfe39 | 523 | qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); |
e694d4e2 | 524 | do_interrupt_x86_hardirq(env, intno, 1); |
259186a7 | 525 | cpu->interrupt_request &= ~CPU_INTERRUPT_VIRQ; |
db620f46 | 526 | next_tb = 0; |
907a5b26 | 527 | #endif |
db620f46 | 528 | } |
68a79315 | 529 | } |
ce09776b | 530 | #elif defined(TARGET_PPC) |
47103572 | 531 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
e9df014c | 532 | ppc_hw_interrupt(env); |
259186a7 AF |
533 | if (env->pending_interrupts == 0) { |
534 | cpu->interrupt_request &= ~CPU_INTERRUPT_HARD; | |
535 | } | |
b5fc09ae | 536 | next_tb = 0; |
ce09776b | 537 | } |
81ea0e13 MW |
538 | #elif defined(TARGET_LM32) |
539 | if ((interrupt_request & CPU_INTERRUPT_HARD) | |
540 | && (env->ie & IE_IE)) { | |
27103424 | 541 | cpu->exception_index = EXCP_IRQ; |
97a8ea5a | 542 | cc->do_interrupt(cpu); |
81ea0e13 MW |
543 | next_tb = 0; |
544 | } | |
b779e29e EI |
545 | #elif defined(TARGET_MICROBLAZE) |
546 | if ((interrupt_request & CPU_INTERRUPT_HARD) | |
547 | && (env->sregs[SR_MSR] & MSR_IE) | |
548 | && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)) | |
549 | && !(env->iflags & (D_FLAG | IMM_FLAG))) { | |
27103424 | 550 | cpu->exception_index = EXCP_IRQ; |
97a8ea5a | 551 | cc->do_interrupt(cpu); |
b779e29e EI |
552 | next_tb = 0; |
553 | } | |
6af0bf9c FB |
554 | #elif defined(TARGET_MIPS) |
555 | if ((interrupt_request & CPU_INTERRUPT_HARD) && | |
4cdc1cd1 | 556 | cpu_mips_hw_interrupts_pending(env)) { |
6af0bf9c | 557 | /* Raise it */ |
27103424 | 558 | cpu->exception_index = EXCP_EXT_INTERRUPT; |
6af0bf9c | 559 | env->error_code = 0; |
97a8ea5a | 560 | cc->do_interrupt(cpu); |
b5fc09ae | 561 | next_tb = 0; |
6af0bf9c | 562 | } |
b6a71ef7 JL |
563 | #elif defined(TARGET_OPENRISC) |
564 | { | |
565 | int idx = -1; | |
566 | if ((interrupt_request & CPU_INTERRUPT_HARD) | |
567 | && (env->sr & SR_IEE)) { | |
568 | idx = EXCP_INT; | |
569 | } | |
570 | if ((interrupt_request & CPU_INTERRUPT_TIMER) | |
571 | && (env->sr & SR_TEE)) { | |
572 | idx = EXCP_TICK; | |
573 | } | |
574 | if (idx >= 0) { | |
27103424 | 575 | cpu->exception_index = idx; |
97a8ea5a | 576 | cc->do_interrupt(cpu); |
b6a71ef7 JL |
577 | next_tb = 0; |
578 | } | |
579 | } | |
e95c8d51 | 580 | #elif defined(TARGET_SPARC) |
d532b26c IK |
581 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
582 | if (cpu_interrupts_enabled(env) && | |
583 | env->interrupt_index > 0) { | |
584 | int pil = env->interrupt_index & 0xf; | |
585 | int type = env->interrupt_index & 0xf0; | |
586 | ||
587 | if (((type == TT_EXTINT) && | |
588 | cpu_pil_allowed(env, pil)) || | |
589 | type != TT_EXTINT) { | |
27103424 | 590 | cpu->exception_index = env->interrupt_index; |
97a8ea5a | 591 | cc->do_interrupt(cpu); |
d532b26c IK |
592 | next_tb = 0; |
593 | } | |
594 | } | |
e965fc38 | 595 | } |
b5ff1b31 FB |
596 | #elif defined(TARGET_ARM) |
597 | if (interrupt_request & CPU_INTERRUPT_FIQ | |
4cc35614 | 598 | && !(env->daif & PSTATE_F)) { |
27103424 | 599 | cpu->exception_index = EXCP_FIQ; |
97a8ea5a | 600 | cc->do_interrupt(cpu); |
b5fc09ae | 601 | next_tb = 0; |
b5ff1b31 | 602 | } |
9ee6e8bb PB |
603 | /* ARMv7-M interrupt return works by loading a magic value |
604 | into the PC. On real hardware the load causes the | |
605 | return to occur. The qemu implementation performs the | |
606 | jump normally, then does the exception return when the | |
607 | CPU tries to execute code at the magic address. | |
608 | This will cause the magic PC value to be pushed to | |
a1c7273b | 609 | the stack if an interrupt occurred at the wrong time. |
9ee6e8bb PB |
610 | We avoid this by disabling interrupts when |
611 | pc contains a magic address. */ | |
b5ff1b31 | 612 | if (interrupt_request & CPU_INTERRUPT_HARD |
9ee6e8bb | 613 | && ((IS_M(env) && env->regs[15] < 0xfffffff0) |
4cc35614 | 614 | || !(env->daif & PSTATE_I))) { |
27103424 | 615 | cpu->exception_index = EXCP_IRQ; |
97a8ea5a | 616 | cc->do_interrupt(cpu); |
b5fc09ae | 617 | next_tb = 0; |
b5ff1b31 | 618 | } |
d2fbca94 GX |
619 | #elif defined(TARGET_UNICORE32) |
620 | if (interrupt_request & CPU_INTERRUPT_HARD | |
621 | && !(env->uncached_asr & ASR_I)) { | |
27103424 | 622 | cpu->exception_index = UC32_EXCP_INTR; |
97a8ea5a | 623 | cc->do_interrupt(cpu); |
d2fbca94 GX |
624 | next_tb = 0; |
625 | } | |
fdf9b3e8 | 626 | #elif defined(TARGET_SH4) |
e96e2044 | 627 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
97a8ea5a | 628 | cc->do_interrupt(cpu); |
b5fc09ae | 629 | next_tb = 0; |
e96e2044 | 630 | } |
eddf68a6 | 631 | #elif defined(TARGET_ALPHA) |
6a80e088 RH |
632 | { |
633 | int idx = -1; | |
634 | /* ??? This hard-codes the OSF/1 interrupt levels. */ | |
e965fc38 | 635 | switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) { |
6a80e088 RH |
636 | case 0 ... 3: |
637 | if (interrupt_request & CPU_INTERRUPT_HARD) { | |
638 | idx = EXCP_DEV_INTERRUPT; | |
639 | } | |
640 | /* FALLTHRU */ | |
641 | case 4: | |
642 | if (interrupt_request & CPU_INTERRUPT_TIMER) { | |
643 | idx = EXCP_CLK_INTERRUPT; | |
644 | } | |
645 | /* FALLTHRU */ | |
646 | case 5: | |
647 | if (interrupt_request & CPU_INTERRUPT_SMP) { | |
648 | idx = EXCP_SMP_INTERRUPT; | |
649 | } | |
650 | /* FALLTHRU */ | |
651 | case 6: | |
652 | if (interrupt_request & CPU_INTERRUPT_MCHK) { | |
653 | idx = EXCP_MCHK; | |
654 | } | |
655 | } | |
656 | if (idx >= 0) { | |
27103424 | 657 | cpu->exception_index = idx; |
6a80e088 | 658 | env->error_code = 0; |
97a8ea5a | 659 | cc->do_interrupt(cpu); |
6a80e088 RH |
660 | next_tb = 0; |
661 | } | |
eddf68a6 | 662 | } |
f1ccf904 | 663 | #elif defined(TARGET_CRIS) |
1b1a38b0 | 664 | if (interrupt_request & CPU_INTERRUPT_HARD |
fb9fb692 EI |
665 | && (env->pregs[PR_CCS] & I_FLAG) |
666 | && !env->locked_irq) { | |
27103424 | 667 | cpu->exception_index = EXCP_IRQ; |
97a8ea5a | 668 | cc->do_interrupt(cpu); |
1b1a38b0 EI |
669 | next_tb = 0; |
670 | } | |
8219314b LP |
671 | if (interrupt_request & CPU_INTERRUPT_NMI) { |
672 | unsigned int m_flag_archval; | |
673 | if (env->pregs[PR_VR] < 32) { | |
674 | m_flag_archval = M_FLAG_V10; | |
675 | } else { | |
676 | m_flag_archval = M_FLAG_V32; | |
677 | } | |
678 | if ((env->pregs[PR_CCS] & m_flag_archval)) { | |
27103424 | 679 | cpu->exception_index = EXCP_NMI; |
97a8ea5a | 680 | cc->do_interrupt(cpu); |
8219314b LP |
681 | next_tb = 0; |
682 | } | |
f1ccf904 | 683 | } |
0633879f PB |
684 | #elif defined(TARGET_M68K) |
685 | if (interrupt_request & CPU_INTERRUPT_HARD | |
686 | && ((env->sr & SR_I) >> SR_I_SHIFT) | |
687 | < env->pending_level) { | |
688 | /* Real hardware gets the interrupt vector via an | |
689 | IACK cycle at this point. Current emulated | |
690 | hardware doesn't rely on this, so we | |
691 | provide/save the vector when the interrupt is | |
692 | first signalled. */ | |
27103424 | 693 | cpu->exception_index = env->pending_vector; |
3c688828 | 694 | do_interrupt_m68k_hardirq(env); |
b5fc09ae | 695 | next_tb = 0; |
0633879f | 696 | } |
3110e292 AG |
697 | #elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY) |
698 | if ((interrupt_request & CPU_INTERRUPT_HARD) && | |
699 | (env->psw.mask & PSW_MASK_EXT)) { | |
97a8ea5a | 700 | cc->do_interrupt(cpu); |
3110e292 AG |
701 | next_tb = 0; |
702 | } | |
40643d7c MF |
703 | #elif defined(TARGET_XTENSA) |
704 | if (interrupt_request & CPU_INTERRUPT_HARD) { | |
27103424 | 705 | cpu->exception_index = EXC_IRQ; |
97a8ea5a | 706 | cc->do_interrupt(cpu); |
40643d7c MF |
707 | next_tb = 0; |
708 | } | |
68a79315 | 709 | #endif |
ff2712ba | 710 | /* Don't use the cached interrupt_request value, |
9d05095e | 711 | do_interrupt may have updated the EXITTB flag. */ |
259186a7 AF |
712 | if (cpu->interrupt_request & CPU_INTERRUPT_EXITTB) { |
713 | cpu->interrupt_request &= ~CPU_INTERRUPT_EXITTB; | |
bf3e8bf1 FB |
714 | /* ensure that no TB jump will be modified as |
715 | the program flow was changed */ | |
b5fc09ae | 716 | next_tb = 0; |
bf3e8bf1 | 717 | } |
be214e6c | 718 | } |
fcd7d003 AF |
719 | if (unlikely(cpu->exit_request)) { |
720 | cpu->exit_request = 0; | |
27103424 | 721 | cpu->exception_index = EXCP_INTERRUPT; |
5638d180 | 722 | cpu_loop_exit(cpu); |
3fb2ded1 | 723 | } |
5e5f07e0 | 724 | spin_lock(&tcg_ctx.tb_ctx.tb_lock); |
bae2c270 | 725 | have_tb_lock = true; |
cea5f9a2 | 726 | tb = tb_find_fast(env); |
d5975363 PB |
727 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
728 | doing it in tb_find_slow */ | |
5e5f07e0 | 729 | if (tcg_ctx.tb_ctx.tb_invalidated_flag) { |
d5975363 PB |
730 | /* as some TB could have been invalidated because |
731 | of memory exceptions while generating the code, we | |
732 | must recompute the hash index here */ | |
733 | next_tb = 0; | |
5e5f07e0 | 734 | tcg_ctx.tb_ctx.tb_invalidated_flag = 0; |
d5975363 | 735 | } |
c30d1aea PM |
736 | if (qemu_loglevel_mask(CPU_LOG_EXEC)) { |
737 | qemu_log("Trace %p [" TARGET_FMT_lx "] %s\n", | |
738 | tb->tc_ptr, tb->pc, lookup_symbol(tb->pc)); | |
739 | } | |
8a40a180 FB |
740 | /* see if we can patch the calling TB. When the TB |
741 | spans two pages, we cannot safely do a direct | |
742 | jump. */ | |
040f2fb2 | 743 | if (next_tb != 0 && tb->page_addr[1] == -1) { |
0980011b PM |
744 | tb_add_jump((TranslationBlock *)(next_tb & ~TB_EXIT_MASK), |
745 | next_tb & TB_EXIT_MASK, tb); | |
3fb2ded1 | 746 | } |
bae2c270 | 747 | have_tb_lock = false; |
5e5f07e0 | 748 | spin_unlock(&tcg_ctx.tb_ctx.tb_lock); |
55e8b85e | 749 | |
750 | /* cpu_interrupt might be called while translating the | |
751 | TB, but before it is linked into a potentially | |
752 | infinite loop and becomes env->current_tb. Avoid | |
753 | starting execution if there is a pending interrupt. */ | |
d77953b9 | 754 | cpu->current_tb = tb; |
b0052d15 | 755 | barrier(); |
fcd7d003 | 756 | if (likely(!cpu->exit_request)) { |
6db8b538 | 757 | trace_exec_tb(tb, tb->pc); |
2e70f6ef | 758 | tc_ptr = tb->tc_ptr; |
e965fc38 | 759 | /* execute the generated code */ |
77211379 | 760 | next_tb = cpu_tb_exec(cpu, tc_ptr); |
378df4b2 PM |
761 | switch (next_tb & TB_EXIT_MASK) { |
762 | case TB_EXIT_REQUESTED: | |
763 | /* Something asked us to stop executing | |
764 | * chained TBs; just continue round the main | |
765 | * loop. Whatever requested the exit will also | |
766 | * have set something else (eg exit_request or | |
767 | * interrupt_request) which we will handle | |
768 | * next time around the loop. | |
769 | */ | |
770 | tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); | |
771 | next_tb = 0; | |
772 | break; | |
773 | case TB_EXIT_ICOUNT_EXPIRED: | |
774 | { | |
bf20dc07 | 775 | /* Instruction counter expired. */ |
2e70f6ef | 776 | int insns_left; |
0980011b | 777 | tb = (TranslationBlock *)(next_tb & ~TB_EXIT_MASK); |
28ecfd7a | 778 | insns_left = cpu->icount_decr.u32; |
efee7340 | 779 | if (cpu->icount_extra && insns_left >= 0) { |
2e70f6ef | 780 | /* Refill decrementer and continue execution. */ |
efee7340 AF |
781 | cpu->icount_extra += insns_left; |
782 | if (cpu->icount_extra > 0xffff) { | |
2e70f6ef PB |
783 | insns_left = 0xffff; |
784 | } else { | |
efee7340 | 785 | insns_left = cpu->icount_extra; |
2e70f6ef | 786 | } |
efee7340 | 787 | cpu->icount_extra -= insns_left; |
28ecfd7a | 788 | cpu->icount_decr.u16.low = insns_left; |
2e70f6ef PB |
789 | } else { |
790 | if (insns_left > 0) { | |
791 | /* Execute remaining instructions. */ | |
cea5f9a2 | 792 | cpu_exec_nocache(env, insns_left, tb); |
c2aa5f81 | 793 | align_clocks(&sc, cpu); |
2e70f6ef | 794 | } |
27103424 | 795 | cpu->exception_index = EXCP_INTERRUPT; |
2e70f6ef | 796 | next_tb = 0; |
5638d180 | 797 | cpu_loop_exit(cpu); |
2e70f6ef | 798 | } |
378df4b2 PM |
799 | break; |
800 | } | |
801 | default: | |
802 | break; | |
2e70f6ef PB |
803 | } |
804 | } | |
d77953b9 | 805 | cpu->current_tb = NULL; |
c2aa5f81 ST |
806 | /* Try to align the host and virtual clocks |
807 | if the guest is in advance */ | |
808 | align_clocks(&sc, cpu); | |
4cbf74b6 FB |
809 | /* reset soft MMU for next block (it can currently |
810 | only be set by a memory fault) */ | |
50a518e3 | 811 | } /* for(;;) */ |
0d101938 JK |
812 | } else { |
813 | /* Reload env after longjmp - the compiler may have smashed all | |
814 | * local variables as longjmp is marked 'noreturn'. */ | |
4917cf44 AF |
815 | cpu = current_cpu; |
816 | env = cpu->env_ptr; | |
6c78f29a JL |
817 | #if !(defined(CONFIG_USER_ONLY) && \ |
818 | (defined(TARGET_M68K) || defined(TARGET_PPC) || defined(TARGET_S390X))) | |
819 | cc = CPU_GET_CLASS(cpu); | |
693fa551 AF |
820 | #endif |
821 | #ifdef TARGET_I386 | |
822 | x86_cpu = X86_CPU(cpu); | |
6c78f29a | 823 | #endif |
bae2c270 PM |
824 | if (have_tb_lock) { |
825 | spin_unlock(&tcg_ctx.tb_ctx.tb_lock); | |
826 | have_tb_lock = false; | |
827 | } | |
7d13299d | 828 | } |
3fb2ded1 FB |
829 | } /* for(;;) */ |
830 | ||
7d13299d | 831 | |
e4533c7a | 832 | #if defined(TARGET_I386) |
9de5e440 | 833 | /* restore flags in standard format */ |
e694d4e2 | 834 | env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) |
80cf2c81 | 835 | | (env->df & DF_MASK); |
e4533c7a | 836 | #elif defined(TARGET_ARM) |
b7bcbe95 | 837 | /* XXX: Save/restore host fpu exception state?. */ |
d2fbca94 | 838 | #elif defined(TARGET_UNICORE32) |
93ac68bc | 839 | #elif defined(TARGET_SPARC) |
67867308 | 840 | #elif defined(TARGET_PPC) |
81ea0e13 | 841 | #elif defined(TARGET_LM32) |
e6e5906b PB |
842 | #elif defined(TARGET_M68K) |
843 | cpu_m68k_flush_flags(env, env->cc_op); | |
844 | env->cc_op = CC_OP_FLAGS; | |
845 | env->sr = (env->sr & 0xffe0) | |
846 | | env->cc_dest | (env->cc_x << 4); | |
b779e29e | 847 | #elif defined(TARGET_MICROBLAZE) |
6af0bf9c | 848 | #elif defined(TARGET_MIPS) |
d15a9c23 | 849 | #elif defined(TARGET_MOXIE) |
e67db06e | 850 | #elif defined(TARGET_OPENRISC) |
fdf9b3e8 | 851 | #elif defined(TARGET_SH4) |
eddf68a6 | 852 | #elif defined(TARGET_ALPHA) |
f1ccf904 | 853 | #elif defined(TARGET_CRIS) |
10ec5117 | 854 | #elif defined(TARGET_S390X) |
2328826b | 855 | #elif defined(TARGET_XTENSA) |
fdf9b3e8 | 856 | /* XXXXX */ |
e4533c7a FB |
857 | #else |
858 | #error unsupported target CPU | |
859 | #endif | |
1057eaa7 | 860 | |
4917cf44 AF |
861 | /* fail safe : never use current_cpu outside cpu_exec() */ |
862 | current_cpu = NULL; | |
7d13299d FB |
863 | return ret; |
864 | } |