]> Git Repo - qemu.git/blame - hw/display/tcx.c
Merge remote-tracking branch 'remotes/kraxel/tags/usb-20170717-pull-request' into...
[qemu.git] / hw / display / tcx.c
CommitLineData
420557e8 1/*
6f7e9aec 2 * QEMU TCX Frame buffer
5fafdf24 3 *
6f7e9aec 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
f40070c3 24
47df5154 25#include "qemu/osdep.h"
da34e65c 26#include "qapi/error.h"
077805fa 27#include "qemu-common.h"
28ecbaee
PB
28#include "ui/console.h"
29#include "ui/pixel_ops.h"
da87dd7b 30#include "hw/loader.h"
83c9f4ca 31#include "hw/sysbus.h"
d49b6836 32#include "qemu/error-report.h"
420557e8 33
da87dd7b
MCA
34#define TCX_ROM_FILE "QEMU,tcx.bin"
35#define FCODE_MAX_ROM_SIZE 0x10000
36
420557e8
FB
37#define MAXX 1024
38#define MAXY 768
55d7bfe2
MCA
39#define TCX_DAC_NREGS 16
40#define TCX_THC_NREGS 0x1000
41#define TCX_DHC_NREGS 0x4000
8508b89e 42#define TCX_TEC_NREGS 0x1000
55d7bfe2
MCA
43#define TCX_ALT_NREGS 0x8000
44#define TCX_STIP_NREGS 0x800000
45#define TCX_BLIT_NREGS 0x800000
46#define TCX_RSTIP_NREGS 0x800000
47#define TCX_RBLIT_NREGS 0x800000
48
49#define TCX_THC_MISC 0x818
50#define TCX_THC_CURSXY 0x8fc
51#define TCX_THC_CURSMASK 0x900
52#define TCX_THC_CURSBITS 0x980
420557e8 53
01774ddb
AF
54#define TYPE_TCX "SUNW,tcx"
55#define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX)
56
420557e8 57typedef struct TCXState {
01774ddb
AF
58 SysBusDevice parent_obj;
59
c78f7137 60 QemuConsole *con;
55d7bfe2 61 qemu_irq irq;
8d5f07fa 62 uint8_t *vram;
eee0b836 63 uint32_t *vram24, *cplane;
da87dd7b
MCA
64 hwaddr prom_addr;
65 MemoryRegion rom;
d08151bf
AK
66 MemoryRegion vram_mem;
67 MemoryRegion vram_8bit;
68 MemoryRegion vram_24bit;
55d7bfe2
MCA
69 MemoryRegion stip;
70 MemoryRegion blit;
d08151bf 71 MemoryRegion vram_cplane;
55d7bfe2
MCA
72 MemoryRegion rstip;
73 MemoryRegion rblit;
d08151bf 74 MemoryRegion tec;
55d7bfe2
MCA
75 MemoryRegion dac;
76 MemoryRegion thc;
77 MemoryRegion dhc;
78 MemoryRegion alt;
d08151bf 79 MemoryRegion thc24;
55d7bfe2 80
d08151bf 81 ram_addr_t vram24_offset, cplane_offset;
55d7bfe2 82 uint32_t tmpblit;
ee6847d1 83 uint32_t vram_size;
55d7bfe2
MCA
84 uint32_t palette[260];
85 uint8_t r[260], g[260], b[260];
427a66c3 86 uint16_t width, height, depth;
6f7e9aec 87 uint8_t dac_index, dac_state;
55d7bfe2
MCA
88 uint32_t thcmisc;
89 uint32_t cursmask[32];
90 uint32_t cursbits[32];
91 uint16_t cursx;
92 uint16_t cursy;
420557e8
FB
93} TCXState;
94
9800b3c2 95static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len)
d3ffcafe 96{
9800b3c2 97 memory_region_set_dirty(&s->vram_mem, addr, len);
4b865c28
MCA
98
99 if (s->depth == 24) {
100 memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4,
101 len * 4);
102 memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4,
103 len * 4);
104 }
d3ffcafe
BS
105}
106
2dd285b5
MCA
107static int tcx_check_dirty(TCXState *s, DirtyBitmapSnapshot *snap,
108 ram_addr_t addr, int len)
d3ffcafe 109{
55d7bfe2
MCA
110 int ret;
111
2dd285b5 112 ret = memory_region_snapshot_get_dirty(&s->vram_mem, snap, addr, len);
427ee02b
MCA
113
114 if (s->depth == 24) {
2dd285b5
MCA
115 ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
116 s->vram24_offset + addr * 4, len * 4);
117 ret |= memory_region_snapshot_get_dirty(&s->vram_mem, snap,
118 s->cplane_offset + addr * 4, len * 4);
427ee02b
MCA
119 }
120
55d7bfe2
MCA
121 return ret;
122}
123
21206a10
FB
124static void update_palette_entries(TCXState *s, int start, int end)
125{
c78f7137 126 DisplaySurface *surface = qemu_console_surface(s->con);
21206a10 127 int i;
c78f7137
GH
128
129 for (i = start; i < end; i++) {
ee72bed0
MCA
130 if (is_surface_bgr(surface)) {
131 s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]);
132 } else {
133 s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
21206a10
FB
134 }
135 }
9800b3c2 136 tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
21206a10
FB
137}
138
5fafdf24 139static void tcx_draw_line32(TCXState *s1, uint8_t *d,
f930d07e 140 const uint8_t *s, int width)
420557e8 141{
e80cfcfc
FB
142 int x;
143 uint8_t val;
8bdc2159 144 uint32_t *p = (uint32_t *)d;
e80cfcfc 145
55d7bfe2 146 for (x = 0; x < width; x++) {
f930d07e 147 val = *s++;
8bdc2159 148 *p++ = s1->palette[val];
e80cfcfc 149 }
420557e8
FB
150}
151
55d7bfe2
MCA
152static void tcx_draw_cursor32(TCXState *s1, uint8_t *d,
153 int y, int width)
154{
155 int x, len;
156 uint32_t mask, bits;
157 uint32_t *p = (uint32_t *)d;
158
159 y = y - s1->cursy;
160 mask = s1->cursmask[y];
161 bits = s1->cursbits[y];
162 len = MIN(width - s1->cursx, 32);
163 p = &p[s1->cursx];
164 for (x = 0; x < len; x++) {
165 if (mask & 0x80000000) {
166 if (bits & 0x80000000) {
167 *p = s1->palette[259];
168 } else {
169 *p = s1->palette[258];
170 }
171 }
172 p++;
173 mask <<= 1;
174 bits <<= 1;
175 }
176}
177
688ea2eb
BS
178/*
179 XXX Could be much more optimal:
180 * detect if line/page/whole screen is in 24 bit mode
181 * if destination is also BGR, use memcpy
182 */
eee0b836
BS
183static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
184 const uint8_t *s, int width,
185 const uint32_t *cplane,
186 const uint32_t *s24)
187{
c78f7137 188 DisplaySurface *surface = qemu_console_surface(s1->con);
7b5d76da 189 int x, bgr, r, g, b;
688ea2eb 190 uint8_t val, *p8;
eee0b836
BS
191 uint32_t *p = (uint32_t *)d;
192 uint32_t dval;
c78f7137 193 bgr = is_surface_bgr(surface);
eee0b836 194 for(x = 0; x < width; x++, s++, s24++) {
55d7bfe2
MCA
195 if (be32_to_cpu(*cplane) & 0x03000000) {
196 /* 24-bit direct, BGR order */
688ea2eb
BS
197 p8 = (uint8_t *)s24;
198 p8++;
199 b = *p8++;
200 g = *p8++;
f7e683b8 201 r = *p8;
7b5d76da
AL
202 if (bgr)
203 dval = rgb_to_pixel32bgr(r, g, b);
204 else
205 dval = rgb_to_pixel32(r, g, b);
eee0b836 206 } else {
55d7bfe2 207 /* 8-bit pseudocolor */
eee0b836
BS
208 val = *s;
209 dval = s1->palette[val];
210 }
211 *p++ = dval;
55d7bfe2 212 cplane++;
eee0b836
BS
213 }
214}
215
e80cfcfc
FB
216/* Fixed line length 1024 allows us to do nice tricks not possible on
217 VGA... */
55d7bfe2 218
95219897 219static void tcx_update_display(void *opaque)
420557e8 220{
e80cfcfc 221 TCXState *ts = opaque;
c78f7137 222 DisplaySurface *surface = qemu_console_surface(ts->con);
2dd285b5
MCA
223 ram_addr_t page;
224 DirtyBitmapSnapshot *snap = NULL;
550be127 225 int y, y_start, dd, ds;
e80cfcfc 226 uint8_t *d, *s;
e80cfcfc 227
ee72bed0 228 if (surface_bits_per_pixel(surface) != 32) {
f930d07e 229 return;
c78f7137
GH
230 }
231
d08151bf 232 page = 0;
e80cfcfc 233 y_start = -1;
c78f7137 234 d = surface_data(surface);
6f7e9aec 235 s = ts->vram;
c78f7137 236 dd = surface_stride(surface);
e80cfcfc
FB
237 ds = 1024;
238
5299c0f2 239 memory_region_sync_dirty_bitmap(&ts->vram_mem);
2dd285b5
MCA
240 snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
241 memory_region_size(&ts->vram_mem),
242 DIRTY_MEMORY_VGA);
243
0a97c6c4 244 for (y = 0; y < ts->height; y++, page += ds) {
2dd285b5 245 if (tcx_check_dirty(ts, snap, page, ds)) {
f930d07e 246 if (y_start < 0)
e80cfcfc 247 y_start = y;
55d7bfe2 248
ee72bed0 249 tcx_draw_line32(ts, d, s, ts->width);
55d7bfe2 250 if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) {
ee72bed0 251 tcx_draw_cursor32(ts, d, y, ts->width);
55d7bfe2 252 }
f930d07e 253 } else {
e80cfcfc
FB
254 if (y_start >= 0) {
255 /* flush to display */
c78f7137 256 dpy_gfx_update(ts->con, 0, y_start,
a93a4a22 257 ts->width, y - y_start);
e80cfcfc
FB
258 y_start = -1;
259 }
f930d07e 260 }
0a97c6c4
MCA
261 s += ds;
262 d += dd;
e80cfcfc
FB
263 }
264 if (y_start >= 0) {
f930d07e 265 /* flush to display */
c78f7137 266 dpy_gfx_update(ts->con, 0, y_start,
a93a4a22 267 ts->width, y - y_start);
e80cfcfc 268 }
2dd285b5 269 g_free(snap);
420557e8
FB
270}
271
eee0b836
BS
272static void tcx24_update_display(void *opaque)
273{
274 TCXState *ts = opaque;
c78f7137 275 DisplaySurface *surface = qemu_console_surface(ts->con);
2dd285b5
MCA
276 ram_addr_t page;
277 DirtyBitmapSnapshot *snap = NULL;
eee0b836
BS
278 int y, y_start, dd, ds;
279 uint8_t *d, *s;
280 uint32_t *cptr, *s24;
281
c78f7137 282 if (surface_bits_per_pixel(surface) != 32) {
eee0b836 283 return;
c78f7137
GH
284 }
285
d08151bf 286 page = 0;
eee0b836 287 y_start = -1;
c78f7137 288 d = surface_data(surface);
eee0b836
BS
289 s = ts->vram;
290 s24 = ts->vram24;
291 cptr = ts->cplane;
c78f7137 292 dd = surface_stride(surface);
eee0b836
BS
293 ds = 1024;
294
5299c0f2 295 memory_region_sync_dirty_bitmap(&ts->vram_mem);
2dd285b5
MCA
296 snap = memory_region_snapshot_and_clear_dirty(&ts->vram_mem, 0x0,
297 memory_region_size(&ts->vram_mem),
298 DIRTY_MEMORY_VGA);
299
d18e1012 300 for (y = 0; y < ts->height; y++, page += ds) {
2dd285b5 301 if (tcx_check_dirty(ts, snap, page, ds)) {
eee0b836
BS
302 if (y_start < 0)
303 y_start = y;
2dd285b5 304
eee0b836 305 tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
55d7bfe2
MCA
306 if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) {
307 tcx_draw_cursor32(ts, d, y, ts->width);
308 }
eee0b836
BS
309 } else {
310 if (y_start >= 0) {
311 /* flush to display */
c78f7137 312 dpy_gfx_update(ts->con, 0, y_start,
a93a4a22 313 ts->width, y - y_start);
eee0b836
BS
314 y_start = -1;
315 }
eee0b836 316 }
d18e1012
MCA
317 d += dd;
318 s += ds;
319 cptr += ds;
320 s24 += ds;
eee0b836
BS
321 }
322 if (y_start >= 0) {
323 /* flush to display */
c78f7137 324 dpy_gfx_update(ts->con, 0, y_start,
a93a4a22 325 ts->width, y - y_start);
eee0b836 326 }
2dd285b5 327 g_free(snap);
eee0b836
BS
328}
329
95219897 330static void tcx_invalidate_display(void *opaque)
420557e8 331{
e80cfcfc 332 TCXState *s = opaque;
e80cfcfc 333
9800b3c2 334 tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
c78f7137 335 qemu_console_resize(s->con, s->width, s->height);
420557e8
FB
336}
337
eee0b836
BS
338static void tcx24_invalidate_display(void *opaque)
339{
340 TCXState *s = opaque;
eee0b836 341
9800b3c2 342 tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
c78f7137 343 qemu_console_resize(s->con, s->width, s->height);
eee0b836
BS
344}
345
e59fb374 346static int vmstate_tcx_post_load(void *opaque, int version_id)
420557e8
FB
347{
348 TCXState *s = opaque;
3b46e624 349
21206a10 350 update_palette_entries(s, 0, 256);
9800b3c2 351 tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem));
e80cfcfc 352 return 0;
420557e8
FB
353}
354
c0c41a4b
BS
355static const VMStateDescription vmstate_tcx = {
356 .name ="tcx",
357 .version_id = 4,
358 .minimum_version_id = 4,
752ff2fa 359 .post_load = vmstate_tcx_post_load,
35d08458 360 .fields = (VMStateField[]) {
c0c41a4b
BS
361 VMSTATE_UINT16(height, TCXState),
362 VMSTATE_UINT16(width, TCXState),
363 VMSTATE_UINT16(depth, TCXState),
364 VMSTATE_BUFFER(r, TCXState),
365 VMSTATE_BUFFER(g, TCXState),
366 VMSTATE_BUFFER(b, TCXState),
367 VMSTATE_UINT8(dac_index, TCXState),
368 VMSTATE_UINT8(dac_state, TCXState),
369 VMSTATE_END_OF_LIST()
370 }
371};
372
7f23f812 373static void tcx_reset(DeviceState *d)
420557e8 374{
01774ddb 375 TCXState *s = TCX(d);
e80cfcfc
FB
376
377 /* Initialize palette */
55d7bfe2
MCA
378 memset(s->r, 0, 260);
379 memset(s->g, 0, 260);
380 memset(s->b, 0, 260);
e80cfcfc 381 s->r[255] = s->g[255] = s->b[255] = 255;
55d7bfe2
MCA
382 s->r[256] = s->g[256] = s->b[256] = 255;
383 s->r[258] = s->g[258] = s->b[258] = 255;
384 update_palette_entries(s, 0, 260);
e80cfcfc 385 memset(s->vram, 0, MAXX*MAXY);
d08151bf
AK
386 memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4),
387 DIRTY_MEMORY_VGA);
6f7e9aec
FB
388 s->dac_index = 0;
389 s->dac_state = 0;
55d7bfe2
MCA
390 s->cursx = 0xf000; /* Put cursor off screen */
391 s->cursy = 0xf000;
6f7e9aec
FB
392}
393
a8170e5e 394static uint64_t tcx_dac_readl(void *opaque, hwaddr addr,
d08151bf 395 unsigned size)
6f7e9aec 396{
55d7bfe2
MCA
397 TCXState *s = opaque;
398 uint32_t val = 0;
399
400 switch (s->dac_state) {
401 case 0:
402 val = s->r[s->dac_index] << 24;
403 s->dac_state++;
404 break;
405 case 1:
406 val = s->g[s->dac_index] << 24;
407 s->dac_state++;
408 break;
409 case 2:
410 val = s->b[s->dac_index] << 24;
411 s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
412 default:
413 s->dac_state = 0;
414 break;
415 }
416
417 return val;
6f7e9aec
FB
418}
419
a8170e5e 420static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val,
d08151bf 421 unsigned size)
6f7e9aec
FB
422{
423 TCXState *s = opaque;
55d7bfe2 424 unsigned index;
6f7e9aec 425
e64d7d59 426 switch (addr) {
55d7bfe2 427 case 0: /* Address */
f930d07e
BS
428 s->dac_index = val >> 24;
429 s->dac_state = 0;
430 break;
55d7bfe2
MCA
431 case 4: /* Pixel colours */
432 case 12: /* Overlay (cursor) colours */
433 if (addr & 8) {
434 index = (s->dac_index & 3) + 256;
435 } else {
436 index = s->dac_index;
437 }
f930d07e
BS
438 switch (s->dac_state) {
439 case 0:
55d7bfe2
MCA
440 s->r[index] = val >> 24;
441 update_palette_entries(s, index, index + 1);
f930d07e
BS
442 s->dac_state++;
443 break;
444 case 1:
55d7bfe2
MCA
445 s->g[index] = val >> 24;
446 update_palette_entries(s, index, index + 1);
f930d07e
BS
447 s->dac_state++;
448 break;
449 case 2:
55d7bfe2
MCA
450 s->b[index] = val >> 24;
451 update_palette_entries(s, index, index + 1);
452 s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */
f930d07e
BS
453 default:
454 s->dac_state = 0;
455 break;
456 }
457 break;
55d7bfe2 458 default: /* Control registers */
f930d07e 459 break;
6f7e9aec 460 }
420557e8
FB
461}
462
d08151bf
AK
463static const MemoryRegionOps tcx_dac_ops = {
464 .read = tcx_dac_readl,
465 .write = tcx_dac_writel,
466 .endianness = DEVICE_NATIVE_ENDIAN,
467 .valid = {
468 .min_access_size = 4,
469 .max_access_size = 4,
470 },
6f7e9aec
FB
471};
472
55d7bfe2
MCA
473static uint64_t tcx_stip_readl(void *opaque, hwaddr addr,
474 unsigned size)
475{
476 return 0;
477}
478
479static void tcx_stip_writel(void *opaque, hwaddr addr,
480 uint64_t val, unsigned size)
481{
482 TCXState *s = opaque;
483 int i;
484 uint32_t col;
485
486 if (!(addr & 4)) {
487 s->tmpblit = val;
488 } else {
489 addr = (addr >> 3) & 0xfffff;
490 col = cpu_to_be32(s->tmpblit);
491 if (s->depth == 24) {
492 for (i = 0; i < 32; i++) {
493 if (val & 0x80000000) {
494 s->vram[addr + i] = s->tmpblit;
495 s->vram24[addr + i] = col;
496 }
497 val <<= 1;
498 }
499 } else {
500 for (i = 0; i < 32; i++) {
501 if (val & 0x80000000) {
502 s->vram[addr + i] = s->tmpblit;
503 }
504 val <<= 1;
505 }
506 }
97394580 507 tcx_set_dirty(s, addr, 32);
55d7bfe2
MCA
508 }
509}
510
511static void tcx_rstip_writel(void *opaque, hwaddr addr,
512 uint64_t val, unsigned size)
513{
514 TCXState *s = opaque;
515 int i;
516 uint32_t col;
517
518 if (!(addr & 4)) {
519 s->tmpblit = val;
520 } else {
521 addr = (addr >> 3) & 0xfffff;
522 col = cpu_to_be32(s->tmpblit);
523 if (s->depth == 24) {
524 for (i = 0; i < 32; i++) {
525 if (val & 0x80000000) {
526 s->vram[addr + i] = s->tmpblit;
527 s->vram24[addr + i] = col;
528 s->cplane[addr + i] = col;
529 }
530 val <<= 1;
531 }
532 } else {
533 for (i = 0; i < 32; i++) {
534 if (val & 0x80000000) {
535 s->vram[addr + i] = s->tmpblit;
536 }
537 val <<= 1;
538 }
539 }
97394580 540 tcx_set_dirty(s, addr, 32);
55d7bfe2
MCA
541 }
542}
543
544static const MemoryRegionOps tcx_stip_ops = {
545 .read = tcx_stip_readl,
546 .write = tcx_stip_writel,
547 .endianness = DEVICE_NATIVE_ENDIAN,
548 .valid = {
549 .min_access_size = 4,
550 .max_access_size = 4,
551 },
552};
553
554static const MemoryRegionOps tcx_rstip_ops = {
555 .read = tcx_stip_readl,
556 .write = tcx_rstip_writel,
557 .endianness = DEVICE_NATIVE_ENDIAN,
558 .valid = {
559 .min_access_size = 4,
560 .max_access_size = 4,
561 },
562};
563
564static uint64_t tcx_blit_readl(void *opaque, hwaddr addr,
565 unsigned size)
566{
567 return 0;
568}
569
570static void tcx_blit_writel(void *opaque, hwaddr addr,
571 uint64_t val, unsigned size)
572{
573 TCXState *s = opaque;
574 uint32_t adsr, len;
575 int i;
576
577 if (!(addr & 4)) {
578 s->tmpblit = val;
579 } else {
580 addr = (addr >> 3) & 0xfffff;
581 adsr = val & 0xffffff;
582 len = ((val >> 24) & 0x1f) + 1;
583 if (adsr == 0xffffff) {
584 memset(&s->vram[addr], s->tmpblit, len);
585 if (s->depth == 24) {
586 val = s->tmpblit & 0xffffff;
587 val = cpu_to_be32(val);
588 for (i = 0; i < len; i++) {
589 s->vram24[addr + i] = val;
590 }
591 }
592 } else {
593 memcpy(&s->vram[addr], &s->vram[adsr], len);
594 if (s->depth == 24) {
595 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
596 }
597 }
97394580 598 tcx_set_dirty(s, addr, len);
55d7bfe2
MCA
599 }
600}
601
602static void tcx_rblit_writel(void *opaque, hwaddr addr,
603 uint64_t val, unsigned size)
604{
605 TCXState *s = opaque;
606 uint32_t adsr, len;
607 int i;
608
609 if (!(addr & 4)) {
610 s->tmpblit = val;
611 } else {
612 addr = (addr >> 3) & 0xfffff;
613 adsr = val & 0xffffff;
614 len = ((val >> 24) & 0x1f) + 1;
615 if (adsr == 0xffffff) {
616 memset(&s->vram[addr], s->tmpblit, len);
617 if (s->depth == 24) {
618 val = s->tmpblit & 0xffffff;
619 val = cpu_to_be32(val);
620 for (i = 0; i < len; i++) {
621 s->vram24[addr + i] = val;
622 s->cplane[addr + i] = val;
623 }
624 }
625 } else {
626 memcpy(&s->vram[addr], &s->vram[adsr], len);
627 if (s->depth == 24) {
628 memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4);
629 memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4);
630 }
631 }
97394580 632 tcx_set_dirty(s, addr, len);
55d7bfe2
MCA
633 }
634}
635
636static const MemoryRegionOps tcx_blit_ops = {
637 .read = tcx_blit_readl,
638 .write = tcx_blit_writel,
639 .endianness = DEVICE_NATIVE_ENDIAN,
640 .valid = {
641 .min_access_size = 4,
642 .max_access_size = 4,
643 },
644};
645
646static const MemoryRegionOps tcx_rblit_ops = {
647 .read = tcx_blit_readl,
648 .write = tcx_rblit_writel,
649 .endianness = DEVICE_NATIVE_ENDIAN,
650 .valid = {
651 .min_access_size = 4,
652 .max_access_size = 4,
653 },
654};
655
656static void tcx_invalidate_cursor_position(TCXState *s)
657{
658 int ymin, ymax, start, end;
659
660 /* invalidate only near the cursor */
661 ymin = s->cursy;
662 if (ymin >= s->height) {
663 return;
664 }
665 ymax = MIN(s->height, ymin + 32);
666 start = ymin * 1024;
667 end = ymax * 1024;
668
97394580 669 tcx_set_dirty(s, start, end - start);
55d7bfe2
MCA
670}
671
672static uint64_t tcx_thc_readl(void *opaque, hwaddr addr,
673 unsigned size)
674{
675 TCXState *s = opaque;
676 uint64_t val;
677
678 if (addr == TCX_THC_MISC) {
679 val = s->thcmisc | 0x02000000;
680 } else {
681 val = 0;
682 }
683 return val;
684}
685
686static void tcx_thc_writel(void *opaque, hwaddr addr,
687 uint64_t val, unsigned size)
688{
689 TCXState *s = opaque;
690
691 if (addr == TCX_THC_CURSXY) {
692 tcx_invalidate_cursor_position(s);
693 s->cursx = val >> 16;
694 s->cursy = val;
695 tcx_invalidate_cursor_position(s);
696 } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) {
697 s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val;
698 tcx_invalidate_cursor_position(s);
699 } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) {
700 s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val;
701 tcx_invalidate_cursor_position(s);
702 } else if (addr == TCX_THC_MISC) {
703 s->thcmisc = val;
704 }
705
706}
707
708static const MemoryRegionOps tcx_thc_ops = {
709 .read = tcx_thc_readl,
710 .write = tcx_thc_writel,
711 .endianness = DEVICE_NATIVE_ENDIAN,
712 .valid = {
713 .min_access_size = 4,
714 .max_access_size = 4,
715 },
716};
717
718static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr,
d08151bf 719 unsigned size)
8508b89e
BS
720{
721 return 0;
722}
723
55d7bfe2 724static void tcx_dummy_writel(void *opaque, hwaddr addr,
d08151bf 725 uint64_t val, unsigned size)
8508b89e 726{
55d7bfe2 727 return;
8508b89e
BS
728}
729
55d7bfe2
MCA
730static const MemoryRegionOps tcx_dummy_ops = {
731 .read = tcx_dummy_readl,
732 .write = tcx_dummy_writel,
d08151bf
AK
733 .endianness = DEVICE_NATIVE_ENDIAN,
734 .valid = {
735 .min_access_size = 4,
736 .max_access_size = 4,
737 },
8508b89e
BS
738};
739
380cd056
GH
740static const GraphicHwOps tcx_ops = {
741 .invalidate = tcx_invalidate_display,
742 .gfx_update = tcx_update_display,
743};
744
745static const GraphicHwOps tcx24_ops = {
746 .invalidate = tcx24_invalidate_display,
747 .gfx_update = tcx24_update_display,
748};
749
01b91ac2
MCA
750static void tcx_initfn(Object *obj)
751{
752 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
753 TCXState *s = TCX(obj);
754
1cfe48c1 755 memory_region_init_ram_nomigrate(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE,
f8ed85ac 756 &error_fatal);
01b91ac2
MCA
757 memory_region_set_readonly(&s->rom, true);
758 sysbus_init_mmio(sbd, &s->rom);
759
55d7bfe2 760 /* 2/STIP : Stippler */
b21de199 761 memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip",
55d7bfe2
MCA
762 TCX_STIP_NREGS);
763 sysbus_init_mmio(sbd, &s->stip);
764
765 /* 3/BLIT : Blitter */
b21de199 766 memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit",
55d7bfe2
MCA
767 TCX_BLIT_NREGS);
768 sysbus_init_mmio(sbd, &s->blit);
769
770 /* 5/RSTIP : Raw Stippler */
b21de199 771 memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip",
55d7bfe2
MCA
772 TCX_RSTIP_NREGS);
773 sysbus_init_mmio(sbd, &s->rstip);
774
775 /* 6/RBLIT : Raw Blitter */
b21de199 776 memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit",
55d7bfe2
MCA
777 TCX_RBLIT_NREGS);
778 sysbus_init_mmio(sbd, &s->rblit);
779
780 /* 7/TEC : ??? */
b21de199
TH
781 memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec",
782 TCX_TEC_NREGS);
55d7bfe2
MCA
783 sysbus_init_mmio(sbd, &s->tec);
784
785 /* 8/CMAP : DAC */
b21de199
TH
786 memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac",
787 TCX_DAC_NREGS);
01b91ac2
MCA
788 sysbus_init_mmio(sbd, &s->dac);
789
55d7bfe2 790 /* 9/THC : Cursor */
b21de199 791 memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc",
55d7bfe2
MCA
792 TCX_THC_NREGS);
793 sysbus_init_mmio(sbd, &s->thc);
01b91ac2 794
55d7bfe2 795 /* 11/DHC : ??? */
b21de199 796 memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc",
55d7bfe2
MCA
797 TCX_DHC_NREGS);
798 sysbus_init_mmio(sbd, &s->dhc);
799
800 /* 12/ALT : ??? */
b21de199 801 memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt",
55d7bfe2
MCA
802 TCX_ALT_NREGS);
803 sysbus_init_mmio(sbd, &s->alt);
01b91ac2
MCA
804}
805
d4ad9dec 806static void tcx_realizefn(DeviceState *dev, Error **errp)
f40070c3 807{
d4ad9dec 808 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
01774ddb 809 TCXState *s = TCX(dev);
d08151bf 810 ram_addr_t vram_offset = 0;
da87dd7b 811 int size, ret;
dc828ca1 812 uint8_t *vram_base;
da87dd7b 813 char *fcode_filename;
dc828ca1 814
1cfe48c1 815 memory_region_init_ram_nomigrate(&s->vram_mem, OBJECT(s), "tcx.vram",
f8ed85ac 816 s->vram_size * (1 + 4 + 4), &error_fatal);
c5705a77 817 vmstate_register_ram_global(&s->vram_mem);
74259ae5 818 memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA);
d08151bf 819 vram_base = memory_region_get_ram_ptr(&s->vram_mem);
eee0b836 820
55d7bfe2 821 /* 10/ROM : FCode ROM */
da87dd7b 822 vmstate_register_ram_global(&s->rom);
da87dd7b
MCA
823 fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE);
824 if (fcode_filename) {
74976386 825 ret = load_image_mr(fcode_filename, &s->rom);
8684e85c 826 g_free(fcode_filename);
da87dd7b 827 if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) {
d4ad9dec 828 error_report("tcx: could not load prom '%s'", TCX_ROM_FILE);
da87dd7b
MCA
829 }
830 }
831
55d7bfe2 832 /* 0/DFB8 : 8-bit plane */
eee0b836 833 s->vram = vram_base;
ee6847d1 834 size = s->vram_size;
3eadad55 835 memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit",
d08151bf 836 &s->vram_mem, vram_offset, size);
d4ad9dec 837 sysbus_init_mmio(sbd, &s->vram_8bit);
eee0b836
BS
838 vram_offset += size;
839 vram_base += size;
e80cfcfc 840
55d7bfe2
MCA
841 /* 1/DFB24 : 24bit plane */
842 size = s->vram_size * 4;
843 s->vram24 = (uint32_t *)vram_base;
844 s->vram24_offset = vram_offset;
845 memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit",
846 &s->vram_mem, vram_offset, size);
847 sysbus_init_mmio(sbd, &s->vram_24bit);
848 vram_offset += size;
849 vram_base += size;
850
851 /* 4/RDFB32 : Raw Framebuffer */
852 size = s->vram_size * 4;
853 s->cplane = (uint32_t *)vram_base;
854 s->cplane_offset = vram_offset;
855 memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane",
856 &s->vram_mem, vram_offset, size);
857 sysbus_init_mmio(sbd, &s->vram_cplane);
f40070c3 858
55d7bfe2
MCA
859 /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
860 if (s->depth == 8) {
861 memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s,
862 "tcx.thc24", TCX_THC_NREGS);
863 sysbus_init_mmio(sbd, &s->thc24);
864 }
865
866 sysbus_init_irq(sbd, &s->irq);
f40070c3 867
55d7bfe2 868 if (s->depth == 8) {
5643706a 869 s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s);
55d7bfe2
MCA
870 } else {
871 s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s);
eee0b836 872 }
55d7bfe2 873 s->thcmisc = 0;
e80cfcfc 874
c78f7137 875 qemu_console_resize(s->con, s->width, s->height);
420557e8
FB
876}
877
999e12bb 878static Property tcx_properties[] = {
c7bcc85d 879 DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1),
999e12bb
AL
880 DEFINE_PROP_UINT16("width", TCXState, width, -1),
881 DEFINE_PROP_UINT16("height", TCXState, height, -1),
882 DEFINE_PROP_UINT16("depth", TCXState, depth, -1),
883 DEFINE_PROP_END_OF_LIST(),
884};
885
886static void tcx_class_init(ObjectClass *klass, void *data)
887{
39bffca2 888 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 889
d4ad9dec 890 dc->realize = tcx_realizefn;
39bffca2
AL
891 dc->reset = tcx_reset;
892 dc->vmsd = &vmstate_tcx;
893 dc->props = tcx_properties;
999e12bb
AL
894}
895
8c43a6f0 896static const TypeInfo tcx_info = {
01774ddb 897 .name = TYPE_TCX,
39bffca2
AL
898 .parent = TYPE_SYS_BUS_DEVICE,
899 .instance_size = sizeof(TCXState),
01b91ac2 900 .instance_init = tcx_initfn,
39bffca2 901 .class_init = tcx_class_init,
ee6847d1
GH
902};
903
83f7d43a 904static void tcx_register_types(void)
f40070c3 905{
39bffca2 906 type_register_static(&tcx_info);
f40070c3
BS
907}
908
83f7d43a 909type_init(tcx_register_types)
This page took 1.141871 seconds and 4 git commands to generate.