]>
Commit | Line | Data |
---|---|---|
420557e8 | 1 | /* |
6f7e9aec | 2 | * QEMU TCX Frame buffer |
5fafdf24 | 3 | * |
6f7e9aec | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
5fafdf24 | 5 | * |
420557e8 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
f40070c3 | 24 | |
47df5154 | 25 | #include "qemu/osdep.h" |
da34e65c | 26 | #include "qapi/error.h" |
077805fa | 27 | #include "qemu-common.h" |
28ecbaee PB |
28 | #include "ui/console.h" |
29 | #include "ui/pixel_ops.h" | |
da87dd7b | 30 | #include "hw/loader.h" |
83c9f4ca | 31 | #include "hw/sysbus.h" |
d49b6836 | 32 | #include "qemu/error-report.h" |
420557e8 | 33 | |
da87dd7b MCA |
34 | #define TCX_ROM_FILE "QEMU,tcx.bin" |
35 | #define FCODE_MAX_ROM_SIZE 0x10000 | |
36 | ||
420557e8 FB |
37 | #define MAXX 1024 |
38 | #define MAXY 768 | |
55d7bfe2 MCA |
39 | #define TCX_DAC_NREGS 16 |
40 | #define TCX_THC_NREGS 0x1000 | |
41 | #define TCX_DHC_NREGS 0x4000 | |
8508b89e | 42 | #define TCX_TEC_NREGS 0x1000 |
55d7bfe2 MCA |
43 | #define TCX_ALT_NREGS 0x8000 |
44 | #define TCX_STIP_NREGS 0x800000 | |
45 | #define TCX_BLIT_NREGS 0x800000 | |
46 | #define TCX_RSTIP_NREGS 0x800000 | |
47 | #define TCX_RBLIT_NREGS 0x800000 | |
48 | ||
49 | #define TCX_THC_MISC 0x818 | |
50 | #define TCX_THC_CURSXY 0x8fc | |
51 | #define TCX_THC_CURSMASK 0x900 | |
52 | #define TCX_THC_CURSBITS 0x980 | |
420557e8 | 53 | |
01774ddb AF |
54 | #define TYPE_TCX "SUNW,tcx" |
55 | #define TCX(obj) OBJECT_CHECK(TCXState, (obj), TYPE_TCX) | |
56 | ||
420557e8 | 57 | typedef struct TCXState { |
01774ddb AF |
58 | SysBusDevice parent_obj; |
59 | ||
c78f7137 | 60 | QemuConsole *con; |
55d7bfe2 | 61 | qemu_irq irq; |
8d5f07fa | 62 | uint8_t *vram; |
eee0b836 | 63 | uint32_t *vram24, *cplane; |
da87dd7b MCA |
64 | hwaddr prom_addr; |
65 | MemoryRegion rom; | |
d08151bf AK |
66 | MemoryRegion vram_mem; |
67 | MemoryRegion vram_8bit; | |
68 | MemoryRegion vram_24bit; | |
55d7bfe2 MCA |
69 | MemoryRegion stip; |
70 | MemoryRegion blit; | |
d08151bf | 71 | MemoryRegion vram_cplane; |
55d7bfe2 MCA |
72 | MemoryRegion rstip; |
73 | MemoryRegion rblit; | |
d08151bf | 74 | MemoryRegion tec; |
55d7bfe2 MCA |
75 | MemoryRegion dac; |
76 | MemoryRegion thc; | |
77 | MemoryRegion dhc; | |
78 | MemoryRegion alt; | |
d08151bf | 79 | MemoryRegion thc24; |
55d7bfe2 | 80 | |
d08151bf | 81 | ram_addr_t vram24_offset, cplane_offset; |
55d7bfe2 | 82 | uint32_t tmpblit; |
ee6847d1 | 83 | uint32_t vram_size; |
55d7bfe2 MCA |
84 | uint32_t palette[260]; |
85 | uint8_t r[260], g[260], b[260]; | |
427a66c3 | 86 | uint16_t width, height, depth; |
6f7e9aec | 87 | uint8_t dac_index, dac_state; |
55d7bfe2 MCA |
88 | uint32_t thcmisc; |
89 | uint32_t cursmask[32]; | |
90 | uint32_t cursbits[32]; | |
91 | uint16_t cursx; | |
92 | uint16_t cursy; | |
420557e8 FB |
93 | } TCXState; |
94 | ||
9800b3c2 | 95 | static void tcx_set_dirty(TCXState *s, ram_addr_t addr, int len) |
d3ffcafe | 96 | { |
9800b3c2 | 97 | memory_region_set_dirty(&s->vram_mem, addr, len); |
4b865c28 MCA |
98 | |
99 | if (s->depth == 24) { | |
100 | memory_region_set_dirty(&s->vram_mem, s->vram24_offset + addr * 4, | |
101 | len * 4); | |
102 | memory_region_set_dirty(&s->vram_mem, s->cplane_offset + addr * 4, | |
103 | len * 4); | |
104 | } | |
d3ffcafe BS |
105 | } |
106 | ||
427ee02b | 107 | static int tcx_check_dirty(TCXState *s, ram_addr_t addr, int len) |
d3ffcafe | 108 | { |
55d7bfe2 MCA |
109 | int ret; |
110 | ||
427ee02b MCA |
111 | ret = memory_region_get_dirty(&s->vram_mem, addr, len, DIRTY_MEMORY_VGA); |
112 | ||
113 | if (s->depth == 24) { | |
114 | ret |= memory_region_get_dirty(&s->vram_mem, | |
115 | s->vram24_offset + addr * 4, len * 4, | |
116 | DIRTY_MEMORY_VGA); | |
117 | ret |= memory_region_get_dirty(&s->vram_mem, | |
118 | s->cplane_offset + addr * 4, len * 4, | |
119 | DIRTY_MEMORY_VGA); | |
120 | } | |
121 | ||
55d7bfe2 MCA |
122 | return ret; |
123 | } | |
124 | ||
36180430 | 125 | static void tcx_reset_dirty(TCXState *s, ram_addr_t addr, int len) |
55d7bfe2 | 126 | { |
36180430 MCA |
127 | memory_region_reset_dirty(&s->vram_mem, addr, len, DIRTY_MEMORY_VGA); |
128 | ||
129 | if (s->depth == 24) { | |
130 | memory_region_reset_dirty(&s->vram_mem, s->vram24_offset + addr * 4, | |
131 | len * 4, DIRTY_MEMORY_VGA); | |
132 | memory_region_reset_dirty(&s->vram_mem, s->cplane_offset + addr * 4, | |
133 | len * 4, DIRTY_MEMORY_VGA); | |
134 | } | |
d3ffcafe | 135 | } |
95219897 | 136 | |
21206a10 FB |
137 | static void update_palette_entries(TCXState *s, int start, int end) |
138 | { | |
c78f7137 | 139 | DisplaySurface *surface = qemu_console_surface(s->con); |
21206a10 | 140 | int i; |
c78f7137 GH |
141 | |
142 | for (i = start; i < end; i++) { | |
ee72bed0 MCA |
143 | if (is_surface_bgr(surface)) { |
144 | s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | |
145 | } else { | |
146 | s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | |
21206a10 | 147 | } |
ee72bed0 | 148 | break; |
21206a10 | 149 | } |
9800b3c2 | 150 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); |
21206a10 FB |
151 | } |
152 | ||
5fafdf24 | 153 | static void tcx_draw_line32(TCXState *s1, uint8_t *d, |
f930d07e | 154 | const uint8_t *s, int width) |
420557e8 | 155 | { |
e80cfcfc FB |
156 | int x; |
157 | uint8_t val; | |
8bdc2159 | 158 | uint32_t *p = (uint32_t *)d; |
e80cfcfc | 159 | |
55d7bfe2 | 160 | for (x = 0; x < width; x++) { |
f930d07e | 161 | val = *s++; |
8bdc2159 | 162 | *p++ = s1->palette[val]; |
e80cfcfc | 163 | } |
420557e8 FB |
164 | } |
165 | ||
55d7bfe2 MCA |
166 | static void tcx_draw_cursor32(TCXState *s1, uint8_t *d, |
167 | int y, int width) | |
168 | { | |
169 | int x, len; | |
170 | uint32_t mask, bits; | |
171 | uint32_t *p = (uint32_t *)d; | |
172 | ||
173 | y = y - s1->cursy; | |
174 | mask = s1->cursmask[y]; | |
175 | bits = s1->cursbits[y]; | |
176 | len = MIN(width - s1->cursx, 32); | |
177 | p = &p[s1->cursx]; | |
178 | for (x = 0; x < len; x++) { | |
179 | if (mask & 0x80000000) { | |
180 | if (bits & 0x80000000) { | |
181 | *p = s1->palette[259]; | |
182 | } else { | |
183 | *p = s1->palette[258]; | |
184 | } | |
185 | } | |
186 | p++; | |
187 | mask <<= 1; | |
188 | bits <<= 1; | |
189 | } | |
190 | } | |
191 | ||
688ea2eb BS |
192 | /* |
193 | XXX Could be much more optimal: | |
194 | * detect if line/page/whole screen is in 24 bit mode | |
195 | * if destination is also BGR, use memcpy | |
196 | */ | |
eee0b836 BS |
197 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, |
198 | const uint8_t *s, int width, | |
199 | const uint32_t *cplane, | |
200 | const uint32_t *s24) | |
201 | { | |
c78f7137 | 202 | DisplaySurface *surface = qemu_console_surface(s1->con); |
7b5d76da | 203 | int x, bgr, r, g, b; |
688ea2eb | 204 | uint8_t val, *p8; |
eee0b836 BS |
205 | uint32_t *p = (uint32_t *)d; |
206 | uint32_t dval; | |
c78f7137 | 207 | bgr = is_surface_bgr(surface); |
eee0b836 | 208 | for(x = 0; x < width; x++, s++, s24++) { |
55d7bfe2 MCA |
209 | if (be32_to_cpu(*cplane) & 0x03000000) { |
210 | /* 24-bit direct, BGR order */ | |
688ea2eb BS |
211 | p8 = (uint8_t *)s24; |
212 | p8++; | |
213 | b = *p8++; | |
214 | g = *p8++; | |
f7e683b8 | 215 | r = *p8; |
7b5d76da AL |
216 | if (bgr) |
217 | dval = rgb_to_pixel32bgr(r, g, b); | |
218 | else | |
219 | dval = rgb_to_pixel32(r, g, b); | |
eee0b836 | 220 | } else { |
55d7bfe2 | 221 | /* 8-bit pseudocolor */ |
eee0b836 BS |
222 | val = *s; |
223 | dval = s1->palette[val]; | |
224 | } | |
225 | *p++ = dval; | |
55d7bfe2 | 226 | cplane++; |
eee0b836 BS |
227 | } |
228 | } | |
229 | ||
e80cfcfc FB |
230 | /* Fixed line length 1024 allows us to do nice tricks not possible on |
231 | VGA... */ | |
55d7bfe2 | 232 | |
95219897 | 233 | static void tcx_update_display(void *opaque) |
420557e8 | 234 | { |
e80cfcfc | 235 | TCXState *ts = opaque; |
c78f7137 | 236 | DisplaySurface *surface = qemu_console_surface(ts->con); |
c227f099 | 237 | ram_addr_t page, page_min, page_max; |
550be127 | 238 | int y, y_start, dd, ds; |
e80cfcfc | 239 | uint8_t *d, *s; |
e80cfcfc | 240 | |
ee72bed0 | 241 | if (surface_bits_per_pixel(surface) != 32) { |
f930d07e | 242 | return; |
c78f7137 GH |
243 | } |
244 | ||
d08151bf | 245 | page = 0; |
e80cfcfc | 246 | y_start = -1; |
c0c440f3 | 247 | page_min = -1; |
550be127 | 248 | page_max = 0; |
c78f7137 | 249 | d = surface_data(surface); |
6f7e9aec | 250 | s = ts->vram; |
c78f7137 | 251 | dd = surface_stride(surface); |
e80cfcfc FB |
252 | ds = 1024; |
253 | ||
5299c0f2 | 254 | memory_region_sync_dirty_bitmap(&ts->vram_mem); |
0a97c6c4 MCA |
255 | for (y = 0; y < ts->height; y++, page += ds) { |
256 | if (tcx_check_dirty(ts, page, ds)) { | |
f930d07e | 257 | if (y_start < 0) |
e80cfcfc FB |
258 | y_start = y; |
259 | if (page < page_min) | |
260 | page_min = page; | |
261 | if (page > page_max) | |
262 | page_max = page; | |
55d7bfe2 | 263 | |
ee72bed0 | 264 | tcx_draw_line32(ts, d, s, ts->width); |
55d7bfe2 | 265 | if (y >= ts->cursy && y < ts->cursy + 32 && ts->cursx < ts->width) { |
ee72bed0 | 266 | tcx_draw_cursor32(ts, d, y, ts->width); |
55d7bfe2 | 267 | } |
f930d07e | 268 | } else { |
e80cfcfc FB |
269 | if (y_start >= 0) { |
270 | /* flush to display */ | |
c78f7137 | 271 | dpy_gfx_update(ts->con, 0, y_start, |
a93a4a22 | 272 | ts->width, y - y_start); |
e80cfcfc FB |
273 | y_start = -1; |
274 | } | |
f930d07e | 275 | } |
0a97c6c4 MCA |
276 | s += ds; |
277 | d += dd; | |
e80cfcfc FB |
278 | } |
279 | if (y_start >= 0) { | |
f930d07e | 280 | /* flush to display */ |
c78f7137 | 281 | dpy_gfx_update(ts->con, 0, y_start, |
a93a4a22 | 282 | ts->width, y - y_start); |
e80cfcfc FB |
283 | } |
284 | /* reset modified pages */ | |
c0c440f3 | 285 | if (page_max >= page_min) { |
36180430 | 286 | tcx_reset_dirty(ts, page_min, page_max - page_min); |
e80cfcfc | 287 | } |
420557e8 FB |
288 | } |
289 | ||
eee0b836 BS |
290 | static void tcx24_update_display(void *opaque) |
291 | { | |
292 | TCXState *ts = opaque; | |
c78f7137 | 293 | DisplaySurface *surface = qemu_console_surface(ts->con); |
66dcabea | 294 | ram_addr_t page, page_min, page_max; |
eee0b836 BS |
295 | int y, y_start, dd, ds; |
296 | uint8_t *d, *s; | |
297 | uint32_t *cptr, *s24; | |
298 | ||
c78f7137 | 299 | if (surface_bits_per_pixel(surface) != 32) { |
eee0b836 | 300 | return; |
c78f7137 GH |
301 | } |
302 | ||
d08151bf | 303 | page = 0; |
eee0b836 | 304 | y_start = -1; |
c0c440f3 | 305 | page_min = -1; |
eee0b836 | 306 | page_max = 0; |
c78f7137 | 307 | d = surface_data(surface); |
eee0b836 BS |
308 | s = ts->vram; |
309 | s24 = ts->vram24; | |
310 | cptr = ts->cplane; | |
c78f7137 | 311 | dd = surface_stride(surface); |
eee0b836 BS |
312 | ds = 1024; |
313 | ||
5299c0f2 | 314 | memory_region_sync_dirty_bitmap(&ts->vram_mem); |
d18e1012 MCA |
315 | for (y = 0; y < ts->height; y++, page += ds) { |
316 | if (tcx_check_dirty(ts, page, ds)) { | |
eee0b836 BS |
317 | if (y_start < 0) |
318 | y_start = y; | |
319 | if (page < page_min) | |
320 | page_min = page; | |
321 | if (page > page_max) | |
322 | page_max = page; | |
323 | tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); | |
55d7bfe2 MCA |
324 | if (y >= ts->cursy && y < ts->cursy+32 && ts->cursx < ts->width) { |
325 | tcx_draw_cursor32(ts, d, y, ts->width); | |
326 | } | |
eee0b836 BS |
327 | } else { |
328 | if (y_start >= 0) { | |
329 | /* flush to display */ | |
c78f7137 | 330 | dpy_gfx_update(ts->con, 0, y_start, |
a93a4a22 | 331 | ts->width, y - y_start); |
eee0b836 BS |
332 | y_start = -1; |
333 | } | |
eee0b836 | 334 | } |
d18e1012 MCA |
335 | d += dd; |
336 | s += ds; | |
337 | cptr += ds; | |
338 | s24 += ds; | |
eee0b836 BS |
339 | } |
340 | if (y_start >= 0) { | |
341 | /* flush to display */ | |
c78f7137 | 342 | dpy_gfx_update(ts->con, 0, y_start, |
a93a4a22 | 343 | ts->width, y - y_start); |
eee0b836 BS |
344 | } |
345 | /* reset modified pages */ | |
c0c440f3 | 346 | if (page_max >= page_min) { |
36180430 | 347 | tcx_reset_dirty(ts, page_min, page_max - page_min); |
eee0b836 BS |
348 | } |
349 | } | |
350 | ||
95219897 | 351 | static void tcx_invalidate_display(void *opaque) |
420557e8 | 352 | { |
e80cfcfc | 353 | TCXState *s = opaque; |
e80cfcfc | 354 | |
9800b3c2 | 355 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); |
c78f7137 | 356 | qemu_console_resize(s->con, s->width, s->height); |
420557e8 FB |
357 | } |
358 | ||
eee0b836 BS |
359 | static void tcx24_invalidate_display(void *opaque) |
360 | { | |
361 | TCXState *s = opaque; | |
eee0b836 | 362 | |
9800b3c2 | 363 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); |
c78f7137 | 364 | qemu_console_resize(s->con, s->width, s->height); |
eee0b836 BS |
365 | } |
366 | ||
e59fb374 | 367 | static int vmstate_tcx_post_load(void *opaque, int version_id) |
420557e8 FB |
368 | { |
369 | TCXState *s = opaque; | |
3b46e624 | 370 | |
21206a10 | 371 | update_palette_entries(s, 0, 256); |
9800b3c2 | 372 | tcx_set_dirty(s, 0, memory_region_size(&s->vram_mem)); |
e80cfcfc | 373 | return 0; |
420557e8 FB |
374 | } |
375 | ||
c0c41a4b BS |
376 | static const VMStateDescription vmstate_tcx = { |
377 | .name ="tcx", | |
378 | .version_id = 4, | |
379 | .minimum_version_id = 4, | |
752ff2fa | 380 | .post_load = vmstate_tcx_post_load, |
35d08458 | 381 | .fields = (VMStateField[]) { |
c0c41a4b BS |
382 | VMSTATE_UINT16(height, TCXState), |
383 | VMSTATE_UINT16(width, TCXState), | |
384 | VMSTATE_UINT16(depth, TCXState), | |
385 | VMSTATE_BUFFER(r, TCXState), | |
386 | VMSTATE_BUFFER(g, TCXState), | |
387 | VMSTATE_BUFFER(b, TCXState), | |
388 | VMSTATE_UINT8(dac_index, TCXState), | |
389 | VMSTATE_UINT8(dac_state, TCXState), | |
390 | VMSTATE_END_OF_LIST() | |
391 | } | |
392 | }; | |
393 | ||
7f23f812 | 394 | static void tcx_reset(DeviceState *d) |
420557e8 | 395 | { |
01774ddb | 396 | TCXState *s = TCX(d); |
e80cfcfc FB |
397 | |
398 | /* Initialize palette */ | |
55d7bfe2 MCA |
399 | memset(s->r, 0, 260); |
400 | memset(s->g, 0, 260); | |
401 | memset(s->b, 0, 260); | |
e80cfcfc | 402 | s->r[255] = s->g[255] = s->b[255] = 255; |
55d7bfe2 MCA |
403 | s->r[256] = s->g[256] = s->b[256] = 255; |
404 | s->r[258] = s->g[258] = s->b[258] = 255; | |
405 | update_palette_entries(s, 0, 260); | |
e80cfcfc | 406 | memset(s->vram, 0, MAXX*MAXY); |
d08151bf AK |
407 | memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), |
408 | DIRTY_MEMORY_VGA); | |
6f7e9aec FB |
409 | s->dac_index = 0; |
410 | s->dac_state = 0; | |
55d7bfe2 MCA |
411 | s->cursx = 0xf000; /* Put cursor off screen */ |
412 | s->cursy = 0xf000; | |
6f7e9aec FB |
413 | } |
414 | ||
a8170e5e | 415 | static uint64_t tcx_dac_readl(void *opaque, hwaddr addr, |
d08151bf | 416 | unsigned size) |
6f7e9aec | 417 | { |
55d7bfe2 MCA |
418 | TCXState *s = opaque; |
419 | uint32_t val = 0; | |
420 | ||
421 | switch (s->dac_state) { | |
422 | case 0: | |
423 | val = s->r[s->dac_index] << 24; | |
424 | s->dac_state++; | |
425 | break; | |
426 | case 1: | |
427 | val = s->g[s->dac_index] << 24; | |
428 | s->dac_state++; | |
429 | break; | |
430 | case 2: | |
431 | val = s->b[s->dac_index] << 24; | |
432 | s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ | |
433 | default: | |
434 | s->dac_state = 0; | |
435 | break; | |
436 | } | |
437 | ||
438 | return val; | |
6f7e9aec FB |
439 | } |
440 | ||
a8170e5e | 441 | static void tcx_dac_writel(void *opaque, hwaddr addr, uint64_t val, |
d08151bf | 442 | unsigned size) |
6f7e9aec FB |
443 | { |
444 | TCXState *s = opaque; | |
55d7bfe2 | 445 | unsigned index; |
6f7e9aec | 446 | |
e64d7d59 | 447 | switch (addr) { |
55d7bfe2 | 448 | case 0: /* Address */ |
f930d07e BS |
449 | s->dac_index = val >> 24; |
450 | s->dac_state = 0; | |
451 | break; | |
55d7bfe2 MCA |
452 | case 4: /* Pixel colours */ |
453 | case 12: /* Overlay (cursor) colours */ | |
454 | if (addr & 8) { | |
455 | index = (s->dac_index & 3) + 256; | |
456 | } else { | |
457 | index = s->dac_index; | |
458 | } | |
f930d07e BS |
459 | switch (s->dac_state) { |
460 | case 0: | |
55d7bfe2 MCA |
461 | s->r[index] = val >> 24; |
462 | update_palette_entries(s, index, index + 1); | |
f930d07e BS |
463 | s->dac_state++; |
464 | break; | |
465 | case 1: | |
55d7bfe2 MCA |
466 | s->g[index] = val >> 24; |
467 | update_palette_entries(s, index, index + 1); | |
f930d07e BS |
468 | s->dac_state++; |
469 | break; | |
470 | case 2: | |
55d7bfe2 MCA |
471 | s->b[index] = val >> 24; |
472 | update_palette_entries(s, index, index + 1); | |
473 | s->dac_index = (s->dac_index + 1) & 0xff; /* Index autoincrement */ | |
f930d07e BS |
474 | default: |
475 | s->dac_state = 0; | |
476 | break; | |
477 | } | |
478 | break; | |
55d7bfe2 | 479 | default: /* Control registers */ |
f930d07e | 480 | break; |
6f7e9aec | 481 | } |
420557e8 FB |
482 | } |
483 | ||
d08151bf AK |
484 | static const MemoryRegionOps tcx_dac_ops = { |
485 | .read = tcx_dac_readl, | |
486 | .write = tcx_dac_writel, | |
487 | .endianness = DEVICE_NATIVE_ENDIAN, | |
488 | .valid = { | |
489 | .min_access_size = 4, | |
490 | .max_access_size = 4, | |
491 | }, | |
6f7e9aec FB |
492 | }; |
493 | ||
55d7bfe2 MCA |
494 | static uint64_t tcx_stip_readl(void *opaque, hwaddr addr, |
495 | unsigned size) | |
496 | { | |
497 | return 0; | |
498 | } | |
499 | ||
500 | static void tcx_stip_writel(void *opaque, hwaddr addr, | |
501 | uint64_t val, unsigned size) | |
502 | { | |
503 | TCXState *s = opaque; | |
504 | int i; | |
505 | uint32_t col; | |
506 | ||
507 | if (!(addr & 4)) { | |
508 | s->tmpblit = val; | |
509 | } else { | |
510 | addr = (addr >> 3) & 0xfffff; | |
511 | col = cpu_to_be32(s->tmpblit); | |
512 | if (s->depth == 24) { | |
513 | for (i = 0; i < 32; i++) { | |
514 | if (val & 0x80000000) { | |
515 | s->vram[addr + i] = s->tmpblit; | |
516 | s->vram24[addr + i] = col; | |
517 | } | |
518 | val <<= 1; | |
519 | } | |
520 | } else { | |
521 | for (i = 0; i < 32; i++) { | |
522 | if (val & 0x80000000) { | |
523 | s->vram[addr + i] = s->tmpblit; | |
524 | } | |
525 | val <<= 1; | |
526 | } | |
527 | } | |
97394580 | 528 | tcx_set_dirty(s, addr, 32); |
55d7bfe2 MCA |
529 | } |
530 | } | |
531 | ||
532 | static void tcx_rstip_writel(void *opaque, hwaddr addr, | |
533 | uint64_t val, unsigned size) | |
534 | { | |
535 | TCXState *s = opaque; | |
536 | int i; | |
537 | uint32_t col; | |
538 | ||
539 | if (!(addr & 4)) { | |
540 | s->tmpblit = val; | |
541 | } else { | |
542 | addr = (addr >> 3) & 0xfffff; | |
543 | col = cpu_to_be32(s->tmpblit); | |
544 | if (s->depth == 24) { | |
545 | for (i = 0; i < 32; i++) { | |
546 | if (val & 0x80000000) { | |
547 | s->vram[addr + i] = s->tmpblit; | |
548 | s->vram24[addr + i] = col; | |
549 | s->cplane[addr + i] = col; | |
550 | } | |
551 | val <<= 1; | |
552 | } | |
553 | } else { | |
554 | for (i = 0; i < 32; i++) { | |
555 | if (val & 0x80000000) { | |
556 | s->vram[addr + i] = s->tmpblit; | |
557 | } | |
558 | val <<= 1; | |
559 | } | |
560 | } | |
97394580 | 561 | tcx_set_dirty(s, addr, 32); |
55d7bfe2 MCA |
562 | } |
563 | } | |
564 | ||
565 | static const MemoryRegionOps tcx_stip_ops = { | |
566 | .read = tcx_stip_readl, | |
567 | .write = tcx_stip_writel, | |
568 | .endianness = DEVICE_NATIVE_ENDIAN, | |
569 | .valid = { | |
570 | .min_access_size = 4, | |
571 | .max_access_size = 4, | |
572 | }, | |
573 | }; | |
574 | ||
575 | static const MemoryRegionOps tcx_rstip_ops = { | |
576 | .read = tcx_stip_readl, | |
577 | .write = tcx_rstip_writel, | |
578 | .endianness = DEVICE_NATIVE_ENDIAN, | |
579 | .valid = { | |
580 | .min_access_size = 4, | |
581 | .max_access_size = 4, | |
582 | }, | |
583 | }; | |
584 | ||
585 | static uint64_t tcx_blit_readl(void *opaque, hwaddr addr, | |
586 | unsigned size) | |
587 | { | |
588 | return 0; | |
589 | } | |
590 | ||
591 | static void tcx_blit_writel(void *opaque, hwaddr addr, | |
592 | uint64_t val, unsigned size) | |
593 | { | |
594 | TCXState *s = opaque; | |
595 | uint32_t adsr, len; | |
596 | int i; | |
597 | ||
598 | if (!(addr & 4)) { | |
599 | s->tmpblit = val; | |
600 | } else { | |
601 | addr = (addr >> 3) & 0xfffff; | |
602 | adsr = val & 0xffffff; | |
603 | len = ((val >> 24) & 0x1f) + 1; | |
604 | if (adsr == 0xffffff) { | |
605 | memset(&s->vram[addr], s->tmpblit, len); | |
606 | if (s->depth == 24) { | |
607 | val = s->tmpblit & 0xffffff; | |
608 | val = cpu_to_be32(val); | |
609 | for (i = 0; i < len; i++) { | |
610 | s->vram24[addr + i] = val; | |
611 | } | |
612 | } | |
613 | } else { | |
614 | memcpy(&s->vram[addr], &s->vram[adsr], len); | |
615 | if (s->depth == 24) { | |
616 | memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); | |
617 | } | |
618 | } | |
97394580 | 619 | tcx_set_dirty(s, addr, len); |
55d7bfe2 MCA |
620 | } |
621 | } | |
622 | ||
623 | static void tcx_rblit_writel(void *opaque, hwaddr addr, | |
624 | uint64_t val, unsigned size) | |
625 | { | |
626 | TCXState *s = opaque; | |
627 | uint32_t adsr, len; | |
628 | int i; | |
629 | ||
630 | if (!(addr & 4)) { | |
631 | s->tmpblit = val; | |
632 | } else { | |
633 | addr = (addr >> 3) & 0xfffff; | |
634 | adsr = val & 0xffffff; | |
635 | len = ((val >> 24) & 0x1f) + 1; | |
636 | if (adsr == 0xffffff) { | |
637 | memset(&s->vram[addr], s->tmpblit, len); | |
638 | if (s->depth == 24) { | |
639 | val = s->tmpblit & 0xffffff; | |
640 | val = cpu_to_be32(val); | |
641 | for (i = 0; i < len; i++) { | |
642 | s->vram24[addr + i] = val; | |
643 | s->cplane[addr + i] = val; | |
644 | } | |
645 | } | |
646 | } else { | |
647 | memcpy(&s->vram[addr], &s->vram[adsr], len); | |
648 | if (s->depth == 24) { | |
649 | memcpy(&s->vram24[addr], &s->vram24[adsr], len * 4); | |
650 | memcpy(&s->cplane[addr], &s->cplane[adsr], len * 4); | |
651 | } | |
652 | } | |
97394580 | 653 | tcx_set_dirty(s, addr, len); |
55d7bfe2 MCA |
654 | } |
655 | } | |
656 | ||
657 | static const MemoryRegionOps tcx_blit_ops = { | |
658 | .read = tcx_blit_readl, | |
659 | .write = tcx_blit_writel, | |
660 | .endianness = DEVICE_NATIVE_ENDIAN, | |
661 | .valid = { | |
662 | .min_access_size = 4, | |
663 | .max_access_size = 4, | |
664 | }, | |
665 | }; | |
666 | ||
667 | static const MemoryRegionOps tcx_rblit_ops = { | |
668 | .read = tcx_blit_readl, | |
669 | .write = tcx_rblit_writel, | |
670 | .endianness = DEVICE_NATIVE_ENDIAN, | |
671 | .valid = { | |
672 | .min_access_size = 4, | |
673 | .max_access_size = 4, | |
674 | }, | |
675 | }; | |
676 | ||
677 | static void tcx_invalidate_cursor_position(TCXState *s) | |
678 | { | |
679 | int ymin, ymax, start, end; | |
680 | ||
681 | /* invalidate only near the cursor */ | |
682 | ymin = s->cursy; | |
683 | if (ymin >= s->height) { | |
684 | return; | |
685 | } | |
686 | ymax = MIN(s->height, ymin + 32); | |
687 | start = ymin * 1024; | |
688 | end = ymax * 1024; | |
689 | ||
97394580 | 690 | tcx_set_dirty(s, start, end - start); |
55d7bfe2 MCA |
691 | } |
692 | ||
693 | static uint64_t tcx_thc_readl(void *opaque, hwaddr addr, | |
694 | unsigned size) | |
695 | { | |
696 | TCXState *s = opaque; | |
697 | uint64_t val; | |
698 | ||
699 | if (addr == TCX_THC_MISC) { | |
700 | val = s->thcmisc | 0x02000000; | |
701 | } else { | |
702 | val = 0; | |
703 | } | |
704 | return val; | |
705 | } | |
706 | ||
707 | static void tcx_thc_writel(void *opaque, hwaddr addr, | |
708 | uint64_t val, unsigned size) | |
709 | { | |
710 | TCXState *s = opaque; | |
711 | ||
712 | if (addr == TCX_THC_CURSXY) { | |
713 | tcx_invalidate_cursor_position(s); | |
714 | s->cursx = val >> 16; | |
715 | s->cursy = val; | |
716 | tcx_invalidate_cursor_position(s); | |
717 | } else if (addr >= TCX_THC_CURSMASK && addr < TCX_THC_CURSMASK + 128) { | |
718 | s->cursmask[(addr - TCX_THC_CURSMASK) >> 2] = val; | |
719 | tcx_invalidate_cursor_position(s); | |
720 | } else if (addr >= TCX_THC_CURSBITS && addr < TCX_THC_CURSBITS + 128) { | |
721 | s->cursbits[(addr - TCX_THC_CURSBITS) >> 2] = val; | |
722 | tcx_invalidate_cursor_position(s); | |
723 | } else if (addr == TCX_THC_MISC) { | |
724 | s->thcmisc = val; | |
725 | } | |
726 | ||
727 | } | |
728 | ||
729 | static const MemoryRegionOps tcx_thc_ops = { | |
730 | .read = tcx_thc_readl, | |
731 | .write = tcx_thc_writel, | |
732 | .endianness = DEVICE_NATIVE_ENDIAN, | |
733 | .valid = { | |
734 | .min_access_size = 4, | |
735 | .max_access_size = 4, | |
736 | }, | |
737 | }; | |
738 | ||
739 | static uint64_t tcx_dummy_readl(void *opaque, hwaddr addr, | |
d08151bf | 740 | unsigned size) |
8508b89e BS |
741 | { |
742 | return 0; | |
743 | } | |
744 | ||
55d7bfe2 | 745 | static void tcx_dummy_writel(void *opaque, hwaddr addr, |
d08151bf | 746 | uint64_t val, unsigned size) |
8508b89e | 747 | { |
55d7bfe2 | 748 | return; |
8508b89e BS |
749 | } |
750 | ||
55d7bfe2 MCA |
751 | static const MemoryRegionOps tcx_dummy_ops = { |
752 | .read = tcx_dummy_readl, | |
753 | .write = tcx_dummy_writel, | |
d08151bf AK |
754 | .endianness = DEVICE_NATIVE_ENDIAN, |
755 | .valid = { | |
756 | .min_access_size = 4, | |
757 | .max_access_size = 4, | |
758 | }, | |
8508b89e BS |
759 | }; |
760 | ||
380cd056 GH |
761 | static const GraphicHwOps tcx_ops = { |
762 | .invalidate = tcx_invalidate_display, | |
763 | .gfx_update = tcx_update_display, | |
764 | }; | |
765 | ||
766 | static const GraphicHwOps tcx24_ops = { | |
767 | .invalidate = tcx24_invalidate_display, | |
768 | .gfx_update = tcx24_update_display, | |
769 | }; | |
770 | ||
01b91ac2 MCA |
771 | static void tcx_initfn(Object *obj) |
772 | { | |
773 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); | |
774 | TCXState *s = TCX(obj); | |
775 | ||
b21de199 | 776 | memory_region_init_ram(&s->rom, obj, "tcx.prom", FCODE_MAX_ROM_SIZE, |
f8ed85ac | 777 | &error_fatal); |
01b91ac2 MCA |
778 | memory_region_set_readonly(&s->rom, true); |
779 | sysbus_init_mmio(sbd, &s->rom); | |
780 | ||
55d7bfe2 | 781 | /* 2/STIP : Stippler */ |
b21de199 | 782 | memory_region_init_io(&s->stip, obj, &tcx_stip_ops, s, "tcx.stip", |
55d7bfe2 MCA |
783 | TCX_STIP_NREGS); |
784 | sysbus_init_mmio(sbd, &s->stip); | |
785 | ||
786 | /* 3/BLIT : Blitter */ | |
b21de199 | 787 | memory_region_init_io(&s->blit, obj, &tcx_blit_ops, s, "tcx.blit", |
55d7bfe2 MCA |
788 | TCX_BLIT_NREGS); |
789 | sysbus_init_mmio(sbd, &s->blit); | |
790 | ||
791 | /* 5/RSTIP : Raw Stippler */ | |
b21de199 | 792 | memory_region_init_io(&s->rstip, obj, &tcx_rstip_ops, s, "tcx.rstip", |
55d7bfe2 MCA |
793 | TCX_RSTIP_NREGS); |
794 | sysbus_init_mmio(sbd, &s->rstip); | |
795 | ||
796 | /* 6/RBLIT : Raw Blitter */ | |
b21de199 | 797 | memory_region_init_io(&s->rblit, obj, &tcx_rblit_ops, s, "tcx.rblit", |
55d7bfe2 MCA |
798 | TCX_RBLIT_NREGS); |
799 | sysbus_init_mmio(sbd, &s->rblit); | |
800 | ||
801 | /* 7/TEC : ??? */ | |
b21de199 TH |
802 | memory_region_init_io(&s->tec, obj, &tcx_dummy_ops, s, "tcx.tec", |
803 | TCX_TEC_NREGS); | |
55d7bfe2 MCA |
804 | sysbus_init_mmio(sbd, &s->tec); |
805 | ||
806 | /* 8/CMAP : DAC */ | |
b21de199 TH |
807 | memory_region_init_io(&s->dac, obj, &tcx_dac_ops, s, "tcx.dac", |
808 | TCX_DAC_NREGS); | |
01b91ac2 MCA |
809 | sysbus_init_mmio(sbd, &s->dac); |
810 | ||
55d7bfe2 | 811 | /* 9/THC : Cursor */ |
b21de199 | 812 | memory_region_init_io(&s->thc, obj, &tcx_thc_ops, s, "tcx.thc", |
55d7bfe2 MCA |
813 | TCX_THC_NREGS); |
814 | sysbus_init_mmio(sbd, &s->thc); | |
01b91ac2 | 815 | |
55d7bfe2 | 816 | /* 11/DHC : ??? */ |
b21de199 | 817 | memory_region_init_io(&s->dhc, obj, &tcx_dummy_ops, s, "tcx.dhc", |
55d7bfe2 MCA |
818 | TCX_DHC_NREGS); |
819 | sysbus_init_mmio(sbd, &s->dhc); | |
820 | ||
821 | /* 12/ALT : ??? */ | |
b21de199 | 822 | memory_region_init_io(&s->alt, obj, &tcx_dummy_ops, s, "tcx.alt", |
55d7bfe2 MCA |
823 | TCX_ALT_NREGS); |
824 | sysbus_init_mmio(sbd, &s->alt); | |
01b91ac2 MCA |
825 | } |
826 | ||
d4ad9dec | 827 | static void tcx_realizefn(DeviceState *dev, Error **errp) |
f40070c3 | 828 | { |
d4ad9dec | 829 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
01774ddb | 830 | TCXState *s = TCX(dev); |
d08151bf | 831 | ram_addr_t vram_offset = 0; |
da87dd7b | 832 | int size, ret; |
dc828ca1 | 833 | uint8_t *vram_base; |
da87dd7b | 834 | char *fcode_filename; |
dc828ca1 | 835 | |
3eadad55 | 836 | memory_region_init_ram(&s->vram_mem, OBJECT(s), "tcx.vram", |
f8ed85ac | 837 | s->vram_size * (1 + 4 + 4), &error_fatal); |
c5705a77 | 838 | vmstate_register_ram_global(&s->vram_mem); |
74259ae5 | 839 | memory_region_set_log(&s->vram_mem, true, DIRTY_MEMORY_VGA); |
d08151bf | 840 | vram_base = memory_region_get_ram_ptr(&s->vram_mem); |
eee0b836 | 841 | |
55d7bfe2 | 842 | /* 10/ROM : FCode ROM */ |
da87dd7b | 843 | vmstate_register_ram_global(&s->rom); |
da87dd7b MCA |
844 | fcode_filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, TCX_ROM_FILE); |
845 | if (fcode_filename) { | |
846 | ret = load_image_targphys(fcode_filename, s->prom_addr, | |
847 | FCODE_MAX_ROM_SIZE); | |
8684e85c | 848 | g_free(fcode_filename); |
da87dd7b | 849 | if (ret < 0 || ret > FCODE_MAX_ROM_SIZE) { |
d4ad9dec | 850 | error_report("tcx: could not load prom '%s'", TCX_ROM_FILE); |
da87dd7b MCA |
851 | } |
852 | } | |
853 | ||
55d7bfe2 | 854 | /* 0/DFB8 : 8-bit plane */ |
eee0b836 | 855 | s->vram = vram_base; |
ee6847d1 | 856 | size = s->vram_size; |
3eadad55 | 857 | memory_region_init_alias(&s->vram_8bit, OBJECT(s), "tcx.vram.8bit", |
d08151bf | 858 | &s->vram_mem, vram_offset, size); |
d4ad9dec | 859 | sysbus_init_mmio(sbd, &s->vram_8bit); |
eee0b836 BS |
860 | vram_offset += size; |
861 | vram_base += size; | |
e80cfcfc | 862 | |
55d7bfe2 MCA |
863 | /* 1/DFB24 : 24bit plane */ |
864 | size = s->vram_size * 4; | |
865 | s->vram24 = (uint32_t *)vram_base; | |
866 | s->vram24_offset = vram_offset; | |
867 | memory_region_init_alias(&s->vram_24bit, OBJECT(s), "tcx.vram.24bit", | |
868 | &s->vram_mem, vram_offset, size); | |
869 | sysbus_init_mmio(sbd, &s->vram_24bit); | |
870 | vram_offset += size; | |
871 | vram_base += size; | |
872 | ||
873 | /* 4/RDFB32 : Raw Framebuffer */ | |
874 | size = s->vram_size * 4; | |
875 | s->cplane = (uint32_t *)vram_base; | |
876 | s->cplane_offset = vram_offset; | |
877 | memory_region_init_alias(&s->vram_cplane, OBJECT(s), "tcx.vram.cplane", | |
878 | &s->vram_mem, vram_offset, size); | |
879 | sysbus_init_mmio(sbd, &s->vram_cplane); | |
f40070c3 | 880 | |
55d7bfe2 MCA |
881 | /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */ |
882 | if (s->depth == 8) { | |
883 | memory_region_init_io(&s->thc24, OBJECT(s), &tcx_dummy_ops, s, | |
884 | "tcx.thc24", TCX_THC_NREGS); | |
885 | sysbus_init_mmio(sbd, &s->thc24); | |
886 | } | |
887 | ||
888 | sysbus_init_irq(sbd, &s->irq); | |
f40070c3 | 889 | |
55d7bfe2 | 890 | if (s->depth == 8) { |
5643706a | 891 | s->con = graphic_console_init(DEVICE(dev), 0, &tcx_ops, s); |
55d7bfe2 MCA |
892 | } else { |
893 | s->con = graphic_console_init(DEVICE(dev), 0, &tcx24_ops, s); | |
eee0b836 | 894 | } |
55d7bfe2 | 895 | s->thcmisc = 0; |
e80cfcfc | 896 | |
c78f7137 | 897 | qemu_console_resize(s->con, s->width, s->height); |
420557e8 FB |
898 | } |
899 | ||
999e12bb | 900 | static Property tcx_properties[] = { |
c7bcc85d | 901 | DEFINE_PROP_UINT32("vram_size", TCXState, vram_size, -1), |
999e12bb AL |
902 | DEFINE_PROP_UINT16("width", TCXState, width, -1), |
903 | DEFINE_PROP_UINT16("height", TCXState, height, -1), | |
904 | DEFINE_PROP_UINT16("depth", TCXState, depth, -1), | |
c7bcc85d | 905 | DEFINE_PROP_UINT64("prom_addr", TCXState, prom_addr, -1), |
999e12bb AL |
906 | DEFINE_PROP_END_OF_LIST(), |
907 | }; | |
908 | ||
909 | static void tcx_class_init(ObjectClass *klass, void *data) | |
910 | { | |
39bffca2 | 911 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 912 | |
d4ad9dec | 913 | dc->realize = tcx_realizefn; |
39bffca2 AL |
914 | dc->reset = tcx_reset; |
915 | dc->vmsd = &vmstate_tcx; | |
916 | dc->props = tcx_properties; | |
999e12bb AL |
917 | } |
918 | ||
8c43a6f0 | 919 | static const TypeInfo tcx_info = { |
01774ddb | 920 | .name = TYPE_TCX, |
39bffca2 AL |
921 | .parent = TYPE_SYS_BUS_DEVICE, |
922 | .instance_size = sizeof(TCXState), | |
01b91ac2 | 923 | .instance_init = tcx_initfn, |
39bffca2 | 924 | .class_init = tcx_class_init, |
ee6847d1 GH |
925 | }; |
926 | ||
83f7d43a | 927 | static void tcx_register_types(void) |
f40070c3 | 928 | { |
39bffca2 | 929 | type_register_static(&tcx_info); |
f40070c3 BS |
930 | } |
931 | ||
83f7d43a | 932 | type_init(tcx_register_types) |