]> Git Repo - qemu.git/blame - target-i386/cpu.h
vfio: fix adding memory listener to the right address space
[qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
14ce26e7 22#include "config.h"
9a78eead 23#include "qemu-common.h"
14ce26e7
FB
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
5b9efc39
PD
31/* Maximum instruction code size */
32#define TARGET_MAX_INSN_SIZE 16
33
d720b93d
FB
34/* target supports implicit self modifying code */
35#define TARGET_HAS_SMC
36/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
1fddef4b
FB
40#define TARGET_HAS_ICE 1
41
9042c0e2 42#ifdef TARGET_X86_64
e4a09c96 43#define ELF_MACHINE EM_X86_64
4ab23a91 44#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 45#else
e4a09c96 46#define ELF_MACHINE EM_386
4ab23a91 47#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
48#endif
49
9349b4f9 50#define CPUArchState struct CPUX86State
c2764719 51
022c62cb 52#include "exec/cpu-defs.h"
2c0262af 53
6b4c305c 54#include "fpu/softfloat.h"
7a0e1f41 55
2c0262af
FB
56#define R_EAX 0
57#define R_ECX 1
58#define R_EDX 2
59#define R_EBX 3
60#define R_ESP 4
61#define R_EBP 5
62#define R_ESI 6
63#define R_EDI 7
64
65#define R_AL 0
66#define R_CL 1
67#define R_DL 2
68#define R_BL 3
69#define R_AH 4
70#define R_CH 5
71#define R_DH 6
72#define R_BH 7
73
74#define R_ES 0
75#define R_CS 1
76#define R_SS 2
77#define R_DS 3
78#define R_FS 4
79#define R_GS 5
80
81/* segment descriptor fields */
82#define DESC_G_MASK (1 << 23)
83#define DESC_B_SHIFT 22
84#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
85#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
86#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
87#define DESC_AVL_MASK (1 << 20)
88#define DESC_P_MASK (1 << 15)
89#define DESC_DPL_SHIFT 13
a3867ed2 90#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
91#define DESC_S_MASK (1 << 12)
92#define DESC_TYPE_SHIFT 8
a3867ed2 93#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
94#define DESC_A_MASK (1 << 8)
95
e670b89e
FB
96#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
97#define DESC_C_MASK (1 << 10) /* code: conforming */
98#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 99
e670b89e
FB
100#define DESC_E_MASK (1 << 10) /* data: expansion direction */
101#define DESC_W_MASK (1 << 9) /* data: writable */
102
103#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
104
105/* eflags masks */
e4a09c96
PB
106#define CC_C 0x0001
107#define CC_P 0x0004
108#define CC_A 0x0010
109#define CC_Z 0x0040
2c0262af
FB
110#define CC_S 0x0080
111#define CC_O 0x0800
112
113#define TF_SHIFT 8
114#define IOPL_SHIFT 12
115#define VM_SHIFT 17
116
e4a09c96
PB
117#define TF_MASK 0x00000100
118#define IF_MASK 0x00000200
119#define DF_MASK 0x00000400
120#define IOPL_MASK 0x00003000
121#define NT_MASK 0x00004000
122#define RF_MASK 0x00010000
123#define VM_MASK 0x00020000
124#define AC_MASK 0x00040000
2c0262af
FB
125#define VIF_MASK 0x00080000
126#define VIP_MASK 0x00100000
127#define ID_MASK 0x00200000
128
aa1f17c1 129/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
130 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
131 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
132 positions to ease oring with eflags. */
2c0262af
FB
133/* current cpl */
134#define HF_CPL_SHIFT 0
135/* true if soft mmu is being used */
136#define HF_SOFTMMU_SHIFT 2
137/* true if hardware interrupts must be disabled for next instruction */
138#define HF_INHIBIT_IRQ_SHIFT 3
139/* 16 or 32 segments */
140#define HF_CS32_SHIFT 4
141#define HF_SS32_SHIFT 5
dc196a57 142/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 143#define HF_ADDSEG_SHIFT 6
65262d57
FB
144/* copy of CR0.PE (protected mode) */
145#define HF_PE_SHIFT 7
146#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
147#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
148#define HF_EM_SHIFT 10
149#define HF_TS_SHIFT 11
65262d57 150#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
151#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
152#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 153#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 154#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 155#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 156#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
157#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
158#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 159#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 160#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
2c0262af
FB
161
162#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
163#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
164#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
165#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
166#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
167#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 168#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 169#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
170#define HF_MP_MASK (1 << HF_MP_SHIFT)
171#define HF_EM_MASK (1 << HF_EM_SHIFT)
172#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 173#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
174#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
175#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 176#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 177#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 178#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 179#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
180#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
181#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 182#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 183#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
2c0262af 184
db620f46
FB
185/* hflags2 */
186
187#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
188#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
189#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
190#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
191
192#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
4d8b3c63 193#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
db620f46
FB
194#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
195#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
196
0650f1ab
AL
197#define CR0_PE_SHIFT 0
198#define CR0_MP_SHIFT 1
199
2cd49cbf
PM
200#define CR0_PE_MASK (1U << 0)
201#define CR0_MP_MASK (1U << 1)
202#define CR0_EM_MASK (1U << 2)
203#define CR0_TS_MASK (1U << 3)
204#define CR0_ET_MASK (1U << 4)
205#define CR0_NE_MASK (1U << 5)
206#define CR0_WP_MASK (1U << 16)
207#define CR0_AM_MASK (1U << 18)
208#define CR0_PG_MASK (1U << 31)
209
210#define CR4_VME_MASK (1U << 0)
211#define CR4_PVI_MASK (1U << 1)
212#define CR4_TSD_MASK (1U << 2)
213#define CR4_DE_MASK (1U << 3)
214#define CR4_PSE_MASK (1U << 4)
215#define CR4_PAE_MASK (1U << 5)
216#define CR4_MCE_MASK (1U << 6)
217#define CR4_PGE_MASK (1U << 7)
218#define CR4_PCE_MASK (1U << 8)
0650f1ab 219#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
220#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
221#define CR4_OSXMMEXCPT_MASK (1U << 10)
222#define CR4_VMXE_MASK (1U << 13)
223#define CR4_SMXE_MASK (1U << 14)
224#define CR4_FSGSBASE_MASK (1U << 16)
225#define CR4_PCIDE_MASK (1U << 17)
226#define CR4_OSXSAVE_MASK (1U << 18)
227#define CR4_SMEP_MASK (1U << 20)
228#define CR4_SMAP_MASK (1U << 21)
2c0262af 229
01df040b
AL
230#define DR6_BD (1 << 13)
231#define DR6_BS (1 << 14)
232#define DR6_BT (1 << 15)
233#define DR6_FIXED_1 0xffff0ff0
234
235#define DR7_GD (1 << 13)
236#define DR7_TYPE_SHIFT 16
237#define DR7_LEN_SHIFT 18
238#define DR7_FIXED_1 0x00000400
428065ce
LG
239#define DR7_LOCAL_BP_MASK 0x55
240#define DR7_MAX_BP 4
241#define DR7_TYPE_BP_INST 0x0
242#define DR7_TYPE_DATA_WR 0x1
243#define DR7_TYPE_IO_RW 0x2
244#define DR7_TYPE_DATA_RW 0x3
01df040b 245
e4a09c96
PB
246#define PG_PRESENT_BIT 0
247#define PG_RW_BIT 1
248#define PG_USER_BIT 2
249#define PG_PWT_BIT 3
250#define PG_PCD_BIT 4
251#define PG_ACCESSED_BIT 5
252#define PG_DIRTY_BIT 6
253#define PG_PSE_BIT 7
254#define PG_GLOBAL_BIT 8
eaad03e4 255#define PG_PSE_PAT_BIT 12
e4a09c96 256#define PG_NX_BIT 63
2c0262af
FB
257
258#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
259#define PG_RW_MASK (1 << PG_RW_BIT)
260#define PG_USER_MASK (1 << PG_USER_BIT)
261#define PG_PWT_MASK (1 << PG_PWT_BIT)
262#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 263#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
264#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
265#define PG_PSE_MASK (1 << PG_PSE_BIT)
266#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 267#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
268#define PG_ADDRESS_MASK 0x000ffffffffff000LL
269#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 270#define PG_HI_USER_MASK 0x7ff0000000000000LL
e4a09c96 271#define PG_NX_MASK (1LL << PG_NX_BIT)
2c0262af
FB
272
273#define PG_ERROR_W_BIT 1
274
275#define PG_ERROR_P_MASK 0x01
276#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
277#define PG_ERROR_U_MASK 0x04
278#define PG_ERROR_RSVD_MASK 0x08
5cf38396 279#define PG_ERROR_I_D_MASK 0x10
2c0262af 280
e4a09c96
PB
281#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
282#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 283
e4a09c96
PB
284#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
285#define MCE_BANKS_DEF 10
79c4f6b0 286
e4a09c96
PB
287#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
288#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
289#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 290
e4a09c96
PB
291#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
292#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
293#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
294#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
295#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
296#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
297#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
298#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
299#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
300
301/* MISC register defines */
e4a09c96
PB
302#define MCM_ADDR_SEGOFF 0 /* segment offset */
303#define MCM_ADDR_LINEAR 1 /* linear address */
304#define MCM_ADDR_PHYS 2 /* physical address */
305#define MCM_ADDR_MEM 3 /* memory address */
306#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 307
0650f1ab 308#define MSR_IA32_TSC 0x10
2c0262af
FB
309#define MSR_IA32_APICBASE 0x1b
310#define MSR_IA32_APICBASE_BSP (1<<8)
311#define MSR_IA32_APICBASE_ENABLE (1<<11)
312#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
0779caeb 313#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 314#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 315#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 316
0d894367
PB
317#define MSR_P6_PERFCTR0 0xc1
318
e4a09c96
PB
319#define MSR_MTRRcap 0xfe
320#define MSR_MTRRcap_VCNT 8
321#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
322#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 323
2c0262af
FB
324#define MSR_IA32_SYSENTER_CS 0x174
325#define MSR_IA32_SYSENTER_ESP 0x175
326#define MSR_IA32_SYSENTER_EIP 0x176
327
8f091a59
FB
328#define MSR_MCG_CAP 0x179
329#define MSR_MCG_STATUS 0x17a
330#define MSR_MCG_CTL 0x17b
331
0d894367
PB
332#define MSR_P6_EVNTSEL0 0x186
333
e737b32a
AZ
334#define MSR_IA32_PERF_STATUS 0x198
335
e4a09c96 336#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
337/* Indicates good rep/movs microcode on some processors: */
338#define MSR_IA32_MISC_ENABLE_DEFAULT 1
339
e4a09c96
PB
340#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
341#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
342
d1ae67f6
AW
343#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
344
e4a09c96
PB
345#define MSR_MTRRfix64K_00000 0x250
346#define MSR_MTRRfix16K_80000 0x258
347#define MSR_MTRRfix16K_A0000 0x259
348#define MSR_MTRRfix4K_C0000 0x268
349#define MSR_MTRRfix4K_C8000 0x269
350#define MSR_MTRRfix4K_D0000 0x26a
351#define MSR_MTRRfix4K_D8000 0x26b
352#define MSR_MTRRfix4K_E0000 0x26c
353#define MSR_MTRRfix4K_E8000 0x26d
354#define MSR_MTRRfix4K_F0000 0x26e
355#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 356
8f091a59
FB
357#define MSR_PAT 0x277
358
e4a09c96 359#define MSR_MTRRdefType 0x2ff
165d9b82 360
0d894367
PB
361#define MSR_CORE_PERF_FIXED_CTR0 0x309
362#define MSR_CORE_PERF_FIXED_CTR1 0x30a
363#define MSR_CORE_PERF_FIXED_CTR2 0x30b
364#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
365#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
366#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
367#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 368
e4a09c96
PB
369#define MSR_MC0_CTL 0x400
370#define MSR_MC0_STATUS 0x401
371#define MSR_MC0_ADDR 0x402
372#define MSR_MC0_MISC 0x403
79c4f6b0 373
14ce26e7
FB
374#define MSR_EFER 0xc0000080
375
376#define MSR_EFER_SCE (1 << 0)
377#define MSR_EFER_LME (1 << 8)
378#define MSR_EFER_LMA (1 << 10)
379#define MSR_EFER_NXE (1 << 11)
872929aa 380#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
381#define MSR_EFER_FFXSR (1 << 14)
382
383#define MSR_STAR 0xc0000081
384#define MSR_LSTAR 0xc0000082
385#define MSR_CSTAR 0xc0000083
386#define MSR_FMASK 0xc0000084
387#define MSR_FSBASE 0xc0000100
388#define MSR_GSBASE 0xc0000101
389#define MSR_KERNELGSBASE 0xc0000102
1b050077 390#define MSR_TSC_AUX 0xc0000103
14ce26e7 391
0573fbfc
TS
392#define MSR_VM_HSAVE_PA 0xc0010117
393
79e9ebeb 394#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 395#define MSR_IA32_XSS 0x00000da0
79e9ebeb
LJ
396
397#define XSTATE_FP (1ULL << 0)
398#define XSTATE_SSE (1ULL << 1)
399#define XSTATE_YMM (1ULL << 2)
400#define XSTATE_BNDREGS (1ULL << 3)
401#define XSTATE_BNDCSR (1ULL << 4)
9aecd6f8
CP
402#define XSTATE_OPMASK (1ULL << 5)
403#define XSTATE_ZMM_Hi256 (1ULL << 6)
404#define XSTATE_Hi16_ZMM (1ULL << 7)
79e9ebeb 405
c74f41bb 406
5ef57876
EH
407/* CPUID feature words */
408typedef enum FeatureWord {
409 FEAT_1_EDX, /* CPUID[1].EDX */
410 FEAT_1_ECX, /* CPUID[1].ECX */
411 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
412 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
413 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 414 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
415 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
416 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
417 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 418 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
5ef57876
EH
419 FEATURE_WORDS,
420} FeatureWord;
421
422typedef uint32_t FeatureWordArray[FEATURE_WORDS];
423
14ce26e7 424/* cpuid_features bits */
2cd49cbf
PM
425#define CPUID_FP87 (1U << 0)
426#define CPUID_VME (1U << 1)
427#define CPUID_DE (1U << 2)
428#define CPUID_PSE (1U << 3)
429#define CPUID_TSC (1U << 4)
430#define CPUID_MSR (1U << 5)
431#define CPUID_PAE (1U << 6)
432#define CPUID_MCE (1U << 7)
433#define CPUID_CX8 (1U << 8)
434#define CPUID_APIC (1U << 9)
435#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
436#define CPUID_MTRR (1U << 12)
437#define CPUID_PGE (1U << 13)
438#define CPUID_MCA (1U << 14)
439#define CPUID_CMOV (1U << 15)
440#define CPUID_PAT (1U << 16)
441#define CPUID_PSE36 (1U << 17)
442#define CPUID_PN (1U << 18)
443#define CPUID_CLFLUSH (1U << 19)
444#define CPUID_DTS (1U << 21)
445#define CPUID_ACPI (1U << 22)
446#define CPUID_MMX (1U << 23)
447#define CPUID_FXSR (1U << 24)
448#define CPUID_SSE (1U << 25)
449#define CPUID_SSE2 (1U << 26)
450#define CPUID_SS (1U << 27)
451#define CPUID_HT (1U << 28)
452#define CPUID_TM (1U << 29)
453#define CPUID_IA64 (1U << 30)
454#define CPUID_PBE (1U << 31)
455
456#define CPUID_EXT_SSE3 (1U << 0)
457#define CPUID_EXT_PCLMULQDQ (1U << 1)
458#define CPUID_EXT_DTES64 (1U << 2)
459#define CPUID_EXT_MONITOR (1U << 3)
460#define CPUID_EXT_DSCPL (1U << 4)
461#define CPUID_EXT_VMX (1U << 5)
462#define CPUID_EXT_SMX (1U << 6)
463#define CPUID_EXT_EST (1U << 7)
464#define CPUID_EXT_TM2 (1U << 8)
465#define CPUID_EXT_SSSE3 (1U << 9)
466#define CPUID_EXT_CID (1U << 10)
467#define CPUID_EXT_FMA (1U << 12)
468#define CPUID_EXT_CX16 (1U << 13)
469#define CPUID_EXT_XTPR (1U << 14)
470#define CPUID_EXT_PDCM (1U << 15)
471#define CPUID_EXT_PCID (1U << 17)
472#define CPUID_EXT_DCA (1U << 18)
473#define CPUID_EXT_SSE41 (1U << 19)
474#define CPUID_EXT_SSE42 (1U << 20)
475#define CPUID_EXT_X2APIC (1U << 21)
476#define CPUID_EXT_MOVBE (1U << 22)
477#define CPUID_EXT_POPCNT (1U << 23)
478#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
479#define CPUID_EXT_AES (1U << 25)
480#define CPUID_EXT_XSAVE (1U << 26)
481#define CPUID_EXT_OSXSAVE (1U << 27)
482#define CPUID_EXT_AVX (1U << 28)
483#define CPUID_EXT_F16C (1U << 29)
484#define CPUID_EXT_RDRAND (1U << 30)
485#define CPUID_EXT_HYPERVISOR (1U << 31)
486
487#define CPUID_EXT2_FPU (1U << 0)
488#define CPUID_EXT2_VME (1U << 1)
489#define CPUID_EXT2_DE (1U << 2)
490#define CPUID_EXT2_PSE (1U << 3)
491#define CPUID_EXT2_TSC (1U << 4)
492#define CPUID_EXT2_MSR (1U << 5)
493#define CPUID_EXT2_PAE (1U << 6)
494#define CPUID_EXT2_MCE (1U << 7)
495#define CPUID_EXT2_CX8 (1U << 8)
496#define CPUID_EXT2_APIC (1U << 9)
497#define CPUID_EXT2_SYSCALL (1U << 11)
498#define CPUID_EXT2_MTRR (1U << 12)
499#define CPUID_EXT2_PGE (1U << 13)
500#define CPUID_EXT2_MCA (1U << 14)
501#define CPUID_EXT2_CMOV (1U << 15)
502#define CPUID_EXT2_PAT (1U << 16)
503#define CPUID_EXT2_PSE36 (1U << 17)
504#define CPUID_EXT2_MP (1U << 19)
505#define CPUID_EXT2_NX (1U << 20)
506#define CPUID_EXT2_MMXEXT (1U << 22)
507#define CPUID_EXT2_MMX (1U << 23)
508#define CPUID_EXT2_FXSR (1U << 24)
509#define CPUID_EXT2_FFXSR (1U << 25)
510#define CPUID_EXT2_PDPE1GB (1U << 26)
511#define CPUID_EXT2_RDTSCP (1U << 27)
512#define CPUID_EXT2_LM (1U << 29)
513#define CPUID_EXT2_3DNOWEXT (1U << 30)
514#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 515
8fad4b44
EH
516/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
517#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
518 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
519 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
520 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
521 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
522 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
523 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
524 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
525 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
526
2cd49cbf
PM
527#define CPUID_EXT3_LAHF_LM (1U << 0)
528#define CPUID_EXT3_CMP_LEG (1U << 1)
529#define CPUID_EXT3_SVM (1U << 2)
530#define CPUID_EXT3_EXTAPIC (1U << 3)
531#define CPUID_EXT3_CR8LEG (1U << 4)
532#define CPUID_EXT3_ABM (1U << 5)
533#define CPUID_EXT3_SSE4A (1U << 6)
534#define CPUID_EXT3_MISALIGNSSE (1U << 7)
535#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
536#define CPUID_EXT3_OSVW (1U << 9)
537#define CPUID_EXT3_IBS (1U << 10)
538#define CPUID_EXT3_XOP (1U << 11)
539#define CPUID_EXT3_SKINIT (1U << 12)
540#define CPUID_EXT3_WDT (1U << 13)
541#define CPUID_EXT3_LWP (1U << 15)
542#define CPUID_EXT3_FMA4 (1U << 16)
543#define CPUID_EXT3_TCE (1U << 17)
544#define CPUID_EXT3_NODEID (1U << 19)
545#define CPUID_EXT3_TBM (1U << 21)
546#define CPUID_EXT3_TOPOEXT (1U << 22)
547#define CPUID_EXT3_PERFCORE (1U << 23)
548#define CPUID_EXT3_PERFNB (1U << 24)
549
550#define CPUID_SVM_NPT (1U << 0)
551#define CPUID_SVM_LBRV (1U << 1)
552#define CPUID_SVM_SVMLOCK (1U << 2)
553#define CPUID_SVM_NRIPSAVE (1U << 3)
554#define CPUID_SVM_TSCSCALE (1U << 4)
555#define CPUID_SVM_VMCBCLEAN (1U << 5)
556#define CPUID_SVM_FLUSHASID (1U << 6)
557#define CPUID_SVM_DECODEASSIST (1U << 7)
558#define CPUID_SVM_PAUSEFILTER (1U << 10)
559#define CPUID_SVM_PFTHRESHOLD (1U << 12)
560
561#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
562#define CPUID_7_0_EBX_BMI1 (1U << 3)
563#define CPUID_7_0_EBX_HLE (1U << 4)
564#define CPUID_7_0_EBX_AVX2 (1U << 5)
565#define CPUID_7_0_EBX_SMEP (1U << 7)
566#define CPUID_7_0_EBX_BMI2 (1U << 8)
567#define CPUID_7_0_EBX_ERMS (1U << 9)
568#define CPUID_7_0_EBX_INVPCID (1U << 10)
569#define CPUID_7_0_EBX_RTM (1U << 11)
570#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 571#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
572#define CPUID_7_0_EBX_RDSEED (1U << 18)
573#define CPUID_7_0_EBX_ADX (1U << 19)
574#define CPUID_7_0_EBX_SMAP (1U << 20)
9aecd6f8
CP
575#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
576#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
577#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 578
0bb0b2d2
PB
579#define CPUID_XSAVE_XSAVEOPT (1U << 0)
580#define CPUID_XSAVE_XSAVEC (1U << 1)
581#define CPUID_XSAVE_XGETBV1 (1U << 2)
582#define CPUID_XSAVE_XSAVES (1U << 3)
583
303752a9
MT
584/* CPUID[0x80000007].EDX flags: */
585#define CPUID_APM_INVTSC (1U << 8)
586
9df694ee
IM
587#define CPUID_VENDOR_SZ 12
588
c5096daf
AZ
589#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
590#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
591#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 592#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
593
594#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 595#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 596#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 597#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 598
99b88a17 599#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 600
2cd49cbf
PM
601#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
602#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 603
92067bf4
IM
604#ifndef HYPERV_SPINLOCK_NEVER_RETRY
605#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
606#endif
607
2c0262af 608#define EXCP00_DIVZ 0
01df040b 609#define EXCP01_DB 1
2c0262af
FB
610#define EXCP02_NMI 2
611#define EXCP03_INT3 3
612#define EXCP04_INTO 4
613#define EXCP05_BOUND 5
614#define EXCP06_ILLOP 6
615#define EXCP07_PREX 7
616#define EXCP08_DBLE 8
617#define EXCP09_XERR 9
618#define EXCP0A_TSS 10
619#define EXCP0B_NOSEG 11
620#define EXCP0C_STACK 12
621#define EXCP0D_GPF 13
622#define EXCP0E_PAGE 14
623#define EXCP10_COPR 16
624#define EXCP11_ALGN 17
625#define EXCP12_MCHK 18
626
d2fd1af7
FB
627#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
628 for syscall instruction */
629
00a152b4 630/* i386-specific interrupt pending bits. */
5d62c43a 631#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 632#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 633#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
634#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
635#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
636#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
637#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 638
4a92a558
PB
639/* Use a clearer name for this. */
640#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 641
fee71888 642typedef enum {
2c0262af 643 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 644 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
645
646 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
647 CC_OP_MULW,
648 CC_OP_MULL,
14ce26e7 649 CC_OP_MULQ,
2c0262af
FB
650
651 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
652 CC_OP_ADDW,
653 CC_OP_ADDL,
14ce26e7 654 CC_OP_ADDQ,
2c0262af
FB
655
656 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
657 CC_OP_ADCW,
658 CC_OP_ADCL,
14ce26e7 659 CC_OP_ADCQ,
2c0262af
FB
660
661 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
662 CC_OP_SUBW,
663 CC_OP_SUBL,
14ce26e7 664 CC_OP_SUBQ,
2c0262af
FB
665
666 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
667 CC_OP_SBBW,
668 CC_OP_SBBL,
14ce26e7 669 CC_OP_SBBQ,
2c0262af
FB
670
671 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
672 CC_OP_LOGICW,
673 CC_OP_LOGICL,
14ce26e7 674 CC_OP_LOGICQ,
2c0262af
FB
675
676 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
677 CC_OP_INCW,
678 CC_OP_INCL,
14ce26e7 679 CC_OP_INCQ,
2c0262af
FB
680
681 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
682 CC_OP_DECW,
683 CC_OP_DECL,
14ce26e7 684 CC_OP_DECQ,
2c0262af 685
6b652794 686 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
687 CC_OP_SHLW,
688 CC_OP_SHLL,
14ce26e7 689 CC_OP_SHLQ,
2c0262af
FB
690
691 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
692 CC_OP_SARW,
693 CC_OP_SARL,
14ce26e7 694 CC_OP_SARQ,
2c0262af 695
bc4b43dc
RH
696 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
697 CC_OP_BMILGW,
698 CC_OP_BMILGL,
699 CC_OP_BMILGQ,
700
cd7f97ca
RH
701 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
702 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
703 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
704
436ff2d2
RH
705 CC_OP_CLR, /* Z set, all other flags clear. */
706
2c0262af 707 CC_OP_NB,
fee71888 708} CCOp;
2c0262af 709
2c0262af
FB
710typedef struct SegmentCache {
711 uint32_t selector;
14ce26e7 712 target_ulong base;
2c0262af
FB
713 uint32_t limit;
714 uint32_t flags;
715} SegmentCache;
716
826461bb 717typedef union {
664e0f19
FB
718 uint8_t _b[16];
719 uint16_t _w[8];
720 uint32_t _l[4];
721 uint64_t _q[2];
7a0e1f41
FB
722 float32 _s[4];
723 float64 _d[2];
14ce26e7
FB
724} XMMReg;
725
9aecd6f8
CP
726typedef union {
727 uint8_t _b[32];
728 uint16_t _w[16];
729 uint32_t _l[8];
730 uint64_t _q[4];
731 float32 _s[8];
732 float64 _d[4];
733} YMMReg;
734
735typedef union {
736 uint8_t _b[64];
737 uint16_t _w[32];
738 uint32_t _l[16];
739 uint64_t _q[8];
740 float32 _s[16];
741 float64 _d[8];
742} ZMMReg;
743
826461bb
FB
744typedef union {
745 uint8_t _b[8];
a35f3ec7
AJ
746 uint16_t _w[4];
747 uint32_t _l[2];
748 float32 _s[2];
826461bb
FB
749 uint64_t q;
750} MMXReg;
751
79e9ebeb
LJ
752typedef struct BNDReg {
753 uint64_t lb;
754 uint64_t ub;
755} BNDReg;
756
757typedef struct BNDCSReg {
758 uint64_t cfgu;
759 uint64_t sts;
760} BNDCSReg;
761
e2542fe2 762#ifdef HOST_WORDS_BIGENDIAN
9aecd6f8
CP
763#define ZMM_B(n) _b[63 - (n)]
764#define ZMM_W(n) _w[31 - (n)]
765#define ZMM_L(n) _l[15 - (n)]
766#define ZMM_S(n) _s[15 - (n)]
767#define ZMM_Q(n) _q[7 - (n)]
768#define ZMM_D(n) _d[7 - (n)]
769
770#define YMM_B(n) _b[31 - (n)]
771#define YMM_W(n) _w[15 - (n)]
772#define YMM_L(n) _l[7 - (n)]
773#define YMM_S(n) _s[7 - (n)]
774#define YMM_Q(n) _q[3 - (n)]
775#define YMM_D(n) _d[3 - (n)]
776
826461bb
FB
777#define XMM_B(n) _b[15 - (n)]
778#define XMM_W(n) _w[7 - (n)]
779#define XMM_L(n) _l[3 - (n)]
664e0f19 780#define XMM_S(n) _s[3 - (n)]
826461bb 781#define XMM_Q(n) _q[1 - (n)]
664e0f19 782#define XMM_D(n) _d[1 - (n)]
826461bb
FB
783
784#define MMX_B(n) _b[7 - (n)]
785#define MMX_W(n) _w[3 - (n)]
786#define MMX_L(n) _l[1 - (n)]
a35f3ec7 787#define MMX_S(n) _s[1 - (n)]
826461bb 788#else
9aecd6f8
CP
789#define ZMM_B(n) _b[n]
790#define ZMM_W(n) _w[n]
791#define ZMM_L(n) _l[n]
792#define ZMM_S(n) _s[n]
793#define ZMM_Q(n) _q[n]
794#define ZMM_D(n) _d[n]
795
796#define YMM_B(n) _b[n]
797#define YMM_W(n) _w[n]
798#define YMM_L(n) _l[n]
799#define YMM_S(n) _s[n]
800#define YMM_Q(n) _q[n]
801#define YMM_D(n) _d[n]
802
826461bb
FB
803#define XMM_B(n) _b[n]
804#define XMM_W(n) _w[n]
805#define XMM_L(n) _l[n]
664e0f19 806#define XMM_S(n) _s[n]
826461bb 807#define XMM_Q(n) _q[n]
664e0f19 808#define XMM_D(n) _d[n]
826461bb
FB
809
810#define MMX_B(n) _b[n]
811#define MMX_W(n) _w[n]
812#define MMX_L(n) _l[n]
a35f3ec7 813#define MMX_S(n) _s[n]
826461bb 814#endif
664e0f19 815#define MMX_Q(n) q
826461bb 816
acc68836 817typedef union {
c31da136 818 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
819 MMXReg mmx;
820} FPReg;
821
c1a54d57
JQ
822typedef struct {
823 uint64_t base;
824 uint64_t mask;
825} MTRRVar;
826
5f30fa18
JK
827#define CPU_NB_REGS64 16
828#define CPU_NB_REGS32 8
829
14ce26e7 830#ifdef TARGET_X86_64
5f30fa18 831#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 832#else
5f30fa18 833#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
834#endif
835
0d894367
PB
836#define MAX_FIXED_COUNTERS 3
837#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
838
a9321a4d 839#define NB_MMU_MODES 3
6ebbf390 840
9aecd6f8
CP
841#define NB_OPMASK_REGS 8
842
d362e757
JK
843typedef enum TPRAccess {
844 TPR_ACCESS_READ,
845 TPR_ACCESS_WRITE,
846} TPRAccess;
847
2c0262af
FB
848typedef struct CPUX86State {
849 /* standard registers */
14ce26e7
FB
850 target_ulong regs[CPU_NB_REGS];
851 target_ulong eip;
852 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
853 flags and DF are set to zero because they are
854 stored elsewhere */
855
856 /* emulator internal eflags handling */
14ce26e7 857 target_ulong cc_dst;
988c3eb0
RH
858 target_ulong cc_src;
859 target_ulong cc_src2;
2c0262af
FB
860 uint32_t cc_op;
861 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
862 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
863 are known at translation time. */
864 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 865
9df217a3
FB
866 /* segments */
867 SegmentCache segs[6]; /* selector values */
868 SegmentCache ldt;
869 SegmentCache tr;
870 SegmentCache gdt; /* only base and limit are used */
871 SegmentCache idt; /* only base and limit are used */
872
db620f46 873 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 874 int32_t a20_mask;
9df217a3 875
05e7e819
PB
876 BNDReg bnd_regs[4];
877 BNDCSReg bndcs_regs;
878 uint64_t msr_bndcfgs;
879
43175fa9
PB
880 /* Beginning of state preserved by INIT (dummy marker). */
881 struct {} start_init_save;
882
2c0262af
FB
883 /* FPU state */
884 unsigned int fpstt; /* top of stack index */
67b8f419 885 uint16_t fpus;
eb831623 886 uint16_t fpuc;
2c0262af 887 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 888 FPReg fpregs[8];
42cc8fa6
JK
889 /* KVM-only so far */
890 uint16_t fpop;
891 uint64_t fpip;
892 uint64_t fpdp;
2c0262af
FB
893
894 /* emulator internal variables */
7a0e1f41 895 float_status fp_status;
c31da136 896 floatx80 ft0;
3b46e624 897
a35f3ec7 898 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 899 float_status sse_status;
664e0f19 900 uint32_t mxcsr;
14ce26e7
FB
901 XMMReg xmm_regs[CPU_NB_REGS];
902 XMMReg xmm_t0;
664e0f19 903 MMXReg mmx_t0;
14ce26e7 904
05e7e819
PB
905 XMMReg ymmh_regs[CPU_NB_REGS];
906
9aecd6f8
CP
907 uint64_t opmask_regs[NB_OPMASK_REGS];
908 YMMReg zmmh_regs[CPU_NB_REGS];
909#ifdef TARGET_X86_64
910 ZMMReg hi16_zmm_regs[CPU_NB_REGS];
911#endif
912
2c0262af
FB
913 /* sysenter registers */
914 uint32_t sysenter_cs;
2436b61a
AZ
915 target_ulong sysenter_esp;
916 target_ulong sysenter_eip;
8d9bfc2b
FB
917 uint64_t efer;
918 uint64_t star;
0573fbfc 919
5cc1d1e6 920 uint64_t vm_hsave;
0573fbfc 921
14ce26e7 922#ifdef TARGET_X86_64
14ce26e7
FB
923 target_ulong lstar;
924 target_ulong cstar;
925 target_ulong fmask;
926 target_ulong kernelgsbase;
927#endif
58fe2f10 928
7ba1e619 929 uint64_t tsc;
f28558d3 930 uint64_t tsc_adjust;
aa82ba54 931 uint64_t tsc_deadline;
7ba1e619 932
18559232 933 uint64_t mcg_status;
21e87c46 934 uint64_t msr_ia32_misc_enable;
0779caeb 935 uint64_t msr_ia32_feature_control;
18559232 936
0d894367
PB
937 uint64_t msr_fixed_ctr_ctrl;
938 uint64_t msr_global_ctrl;
939 uint64_t msr_global_status;
940 uint64_t msr_global_ovf_ctrl;
941 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
942 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
943 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
944
945 uint64_t pat;
946 uint32_t smbase;
947
948 /* End of state preserved by INIT (dummy marker). */
949 struct {} end_init_save;
950
951 uint64_t system_time_msr;
952 uint64_t wall_clock_msr;
953 uint64_t steal_time_msr;
954 uint64_t async_pf_en_msr;
955 uint64_t pv_eoi_en_msr;
956
1c90ef26
VR
957 uint64_t msr_hv_hypercall;
958 uint64_t msr_hv_guest_os_id;
5ef68987 959 uint64_t msr_hv_vapic;
48a5f3bc 960 uint64_t msr_hv_tsc;
18559232 961
2c0262af 962 /* exception/interrupt handling */
2c0262af
FB
963 int error_code;
964 int exception_is_int;
826461bb 965 target_ulong exception_next_eip;
14ce26e7 966 target_ulong dr[8]; /* debug registers */
01df040b 967 union {
f0c3c505 968 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 969 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 970 }; /* break/watchpoints for dr[0..3] */
678dde13 971 int old_exception; /* exception in flight */
2c0262af 972
43175fa9
PB
973 uint64_t vm_vmcb;
974 uint64_t tsc_offset;
975 uint64_t intercept;
976 uint16_t intercept_cr_read;
977 uint16_t intercept_cr_write;
978 uint16_t intercept_dr_read;
979 uint16_t intercept_dr_write;
980 uint32_t intercept_exceptions;
981 uint8_t v_tpr;
982
d8f771d9
JK
983 /* KVM states, automatically cleared on reset */
984 uint8_t nmi_injected;
985 uint8_t nmi_pending;
986
a316d335 987 CPU_COMMON
2c0262af 988
f0c3c505 989 /* Fields from here on are preserved across CPU reset. */
ebda377f 990
14ce26e7 991 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 992 uint32_t cpuid_level;
90e4b0c3
EH
993 uint32_t cpuid_xlevel;
994 uint32_t cpuid_xlevel2;
14ce26e7
FB
995 uint32_t cpuid_vendor1;
996 uint32_t cpuid_vendor2;
997 uint32_t cpuid_vendor3;
998 uint32_t cpuid_version;
0514ef2f 999 FeatureWordArray features;
8d9bfc2b 1000 uint32_t cpuid_model[12];
eae7629b 1001 uint32_t cpuid_apic_id;
3b46e624 1002
165d9b82
AL
1003 /* MTRRs */
1004 uint64_t mtrr_fixed[11];
1005 uint64_t mtrr_deftype;
d8b5c67b 1006 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1007
7ba1e619 1008 /* For KVM */
f8d926e9 1009 uint32_t mp_state;
31827373 1010 int32_t exception_injected;
0e607a80 1011 int32_t interrupt_injected;
a0fb002c 1012 uint8_t soft_interrupt;
a0fb002c
JK
1013 uint8_t has_error_code;
1014 uint32_t sipi_vector;
b8cc45d6 1015 bool tsc_valid;
b862d1fe 1016 int tsc_khz;
fabacc0f
JK
1017 void *kvm_xsave_buf;
1018
ac6c4120 1019 uint64_t mcg_cap;
ac6c4120
AF
1020 uint64_t mcg_ctl;
1021 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
1022
1023 uint64_t tsc_aux;
5a2d0e57
AJ
1024
1025 /* vmstate */
1026 uint16_t fpus_vmstate;
1027 uint16_t fptag_vmstate;
1028 uint16_t fpregs_format_vmstate;
f1665b21 1029 uint64_t xstate_bv;
f1665b21
SY
1030
1031 uint64_t xcr0;
18cd2c17 1032 uint64_t xss;
d362e757
JK
1033
1034 TPRAccess tpr_access_type;
2c0262af
FB
1035} CPUX86State;
1036
5fd2087a
AF
1037#include "cpu-qom.h"
1038
b47ed996 1039X86CPU *cpu_x86_init(const char *cpu_model);
62fc403f
IM
1040X86CPU *cpu_x86_create(const char *cpu_model, DeviceState *icc_bridge,
1041 Error **errp);
2c0262af 1042int cpu_x86_exec(CPUX86State *s);
e916cbf8 1043void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
b5ec5ce0 1044void x86_cpudef_setup(void);
317ac620 1045int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1046
d720b93d 1047int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1048/* MSDOS compatibility mode FPU exception support */
1049void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1050
1051/* this function must always be used to load data in the segment
1052 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1053static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1054 int seg_reg, unsigned int selector,
8988ae89 1055 target_ulong base,
5fafdf24 1056 unsigned int limit,
2c0262af
FB
1057 unsigned int flags)
1058{
1059 SegmentCache *sc;
1060 unsigned int new_hflags;
3b46e624 1061
2c0262af
FB
1062 sc = &env->segs[seg_reg];
1063 sc->selector = selector;
1064 sc->base = base;
1065 sc->limit = limit;
1066 sc->flags = flags;
1067
1068 /* update the hidden flags */
14ce26e7
FB
1069 {
1070 if (seg_reg == R_CS) {
1071#ifdef TARGET_X86_64
1072 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1073 /* long mode */
1074 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1075 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1076 } else
14ce26e7
FB
1077#endif
1078 {
1079 /* legacy / compatibility case */
1080 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1081 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1082 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1083 new_hflags;
1084 }
7125c937
PB
1085 }
1086 if (seg_reg == R_SS) {
1087 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1088#if HF_CPL_MASK != 3
1089#error HF_CPL_MASK is hardcoded
1090#endif
1091 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1092 }
1093 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1094 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1095 if (env->hflags & HF_CS64_MASK) {
1096 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1097 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1098 (env->eflags & VM_MASK) ||
1099 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1100 /* XXX: try to avoid this test. The problem comes from the
1101 fact that is real mode or vm86 mode we only modify the
1102 'base' and 'selector' fields of the segment cache to go
1103 faster. A solution may be to force addseg to one in
1104 translate-i386.c. */
1105 new_hflags |= HF_ADDSEG_MASK;
1106 } else {
5fafdf24 1107 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1108 env->segs[R_ES].base |
5fafdf24 1109 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1110 HF_ADDSEG_SHIFT;
1111 }
5fafdf24 1112 env->hflags = (env->hflags &
14ce26e7 1113 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1114 }
2c0262af
FB
1115}
1116
e9f9d6b1 1117static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1118 uint8_t sipi_vector)
0e26b7b8 1119{
259186a7 1120 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1121 CPUX86State *env = &cpu->env;
1122
0e26b7b8
BS
1123 env->eip = 0;
1124 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1125 sipi_vector << 12,
1126 env->segs[R_CS].limit,
1127 env->segs[R_CS].flags);
259186a7 1128 cs->halted = 0;
0e26b7b8
BS
1129}
1130
84273177
JK
1131int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1132 target_ulong *base, unsigned int *limit,
1133 unsigned int *flags);
1134
d9957a8b 1135/* op_helper.c */
1f1af9fd 1136/* used for debug or cpu save/restore */
c31da136
AJ
1137void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1138floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1139
d9957a8b 1140/* cpu-exec.c */
2c0262af
FB
1141/* the following helpers are only usable in user mode simulation as
1142 they can trigger unexpected exceptions */
1143void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1144void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1145void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1146
1147/* you can call this signal handler from your SIGBUS and SIGSEGV
1148 signal handlers to inform the virtual CPU of exceptions. non zero
1149 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1150int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1151 void *puc);
d9957a8b 1152
c6dc6f63
AP
1153/* cpuid.c */
1154void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1155 uint32_t *eax, uint32_t *ebx,
1156 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1157void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1158void host_cpuid(uint32_t function, uint32_t count,
1159 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1160
d9957a8b 1161/* helper.c */
7510454e 1162int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1163 int is_write, int mmu_idx);
cc36a7a2 1164void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1165
5902564a 1166static inline bool hw_local_breakpoint_enabled(unsigned long dr7, int index)
d9957a8b 1167{
5902564a
LG
1168 return (dr7 >> (index * 2)) & 1;
1169}
1170
1171static inline bool hw_global_breakpoint_enabled(unsigned long dr7, int index)
1172{
1173 return (dr7 >> (index * 2)) & 2;
1174
1175}
1176static inline bool hw_breakpoint_enabled(unsigned long dr7, int index)
1177{
1178 return hw_global_breakpoint_enabled(dr7, index) ||
1179 hw_local_breakpoint_enabled(dr7, index);
d9957a8b 1180}
28ab0e2e 1181
d9957a8b
BS
1182static inline int hw_breakpoint_type(unsigned long dr7, int index)
1183{
d46272c7 1184 return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
d9957a8b
BS
1185}
1186
1187static inline int hw_breakpoint_len(unsigned long dr7, int index)
1188{
d46272c7 1189 int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
d9957a8b
BS
1190 return (len == 2) ? 8 : len + 1;
1191}
1192
1193void hw_breakpoint_insert(CPUX86State *env, int index);
1194void hw_breakpoint_remove(CPUX86State *env, int index);
e175bce5 1195bool check_hw_breakpoints(CPUX86State *env, bool force_dr6_update);
86025ee4 1196void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1197
1198/* will be suppressed */
1199void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1200void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1201void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
1202
d9957a8b
BS
1203/* hw/pc.c */
1204void cpu_smm_update(CPUX86State *env);
1205uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1206
2c0262af 1207#define TARGET_PAGE_BITS 12
9467d44c 1208
52705890
RH
1209#ifdef TARGET_X86_64
1210#define TARGET_PHYS_ADDR_SPACE_BITS 52
1211/* ??? This is really 48 bits, sign-extended, but the only thing
1212 accessible to userland with bit 48 set is the VSYSCALL, and that
1213 is handled via other mechanisms. */
1214#define TARGET_VIRT_ADDR_SPACE_BITS 47
1215#else
1216#define TARGET_PHYS_ADDR_SPACE_BITS 36
1217#define TARGET_VIRT_ADDR_SPACE_BITS 32
1218#endif
1219
e8f6d00c
PB
1220/* XXX: This value should match the one returned by CPUID
1221 * and in exec.c */
1222# if defined(TARGET_X86_64)
1223# define PHYS_ADDR_MASK 0xffffffffffLL
1224# else
1225# define PHYS_ADDR_MASK 0xfffffffffLL
1226# endif
1227
b47ed996
AF
1228static inline CPUX86State *cpu_init(const char *cpu_model)
1229{
1230 X86CPU *cpu = cpu_x86_init(cpu_model);
1231 if (cpu == NULL) {
1232 return NULL;
1233 }
1234 return &cpu->env;
1235}
1236
9467d44c
TS
1237#define cpu_exec cpu_x86_exec
1238#define cpu_gen_code cpu_x86_gen_code
1239#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1240#define cpu_list x86_cpu_list
e4a09c96 1241#define cpudef_setup x86_cpudef_setup
9467d44c 1242
6ebbf390 1243/* MMU modes definitions */
8a201bd4 1244#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1245#define MMU_MODE1_SUFFIX _user
43773ed3 1246#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1247#define MMU_KSMAP_IDX 0
a9321a4d 1248#define MMU_USER_IDX 1
43773ed3 1249#define MMU_KNOSMAP_IDX 2
8a201bd4 1250static inline int cpu_mmu_index(CPUX86State *env)
6ebbf390 1251{
a9321a4d 1252 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1253 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1254 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1255}
1256
1257static inline int cpu_mmu_index_kernel(CPUX86State *env)
1258{
1259 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1260 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1261 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1262}
1263
988c3eb0
RH
1264#define CC_DST (env->cc_dst)
1265#define CC_SRC (env->cc_src)
1266#define CC_SRC2 (env->cc_src2)
1267#define CC_OP (env->cc_op)
f081c76c 1268
5918fffb
BS
1269/* n must be a constant to be efficient */
1270static inline target_long lshift(target_long x, int n)
1271{
1272 if (n >= 0) {
1273 return x << n;
1274 } else {
1275 return x >> (-n);
1276 }
1277}
1278
f081c76c
BS
1279/* float macros */
1280#define FT0 (env->ft0)
1281#define ST0 (env->fpregs[env->fpstt].d)
1282#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1283#define ST1 ST(1)
1284
d9957a8b 1285/* translate.c */
26a5f13b
FB
1286void optimize_flags_init(void);
1287
022c62cb 1288#include "exec/cpu-all.h"
0573fbfc
TS
1289#include "svm.h"
1290
0e26b7b8 1291#if !defined(CONFIG_USER_ONLY)
0d09e41a 1292#include "hw/i386/apic.h"
0e26b7b8
BS
1293#endif
1294
022c62cb 1295#include "exec/exec-all.h"
f081c76c 1296
317ac620 1297static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
6b917547
AL
1298 target_ulong *cs_base, int *flags)
1299{
1300 *cs_base = env->segs[R_CS].base;
1301 *pc = *cs_base + env->eip;
a2397807 1302 *flags = env->hflags |
a9321a4d 1303 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1304}
1305
232fc23b
AF
1306void do_cpu_init(X86CPU *cpu);
1307void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1308
747461c7
JK
1309#define MCE_INJECT_BROADCAST 1
1310#define MCE_INJECT_UNCOND_AO 2
1311
8c5cf3b6 1312void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1313 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1314 uint64_t misc, int flags);
2fa11da0 1315
599b9a5a 1316/* excp_helper.c */
77b2bc2c
BS
1317void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
1318void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1319 int error_code);
599b9a5a
BS
1320void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1321 int error_code, int next_eip_addend);
1322
5918fffb
BS
1323/* cc_helper.c */
1324extern const uint8_t parity_table[256];
1325uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1326void update_fp_status(CPUX86State *env);
5918fffb
BS
1327
1328static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1329{
80cf2c81 1330 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1331}
1332
28fb26f1
PB
1333/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1334 * after generating a call to a helper that uses this.
1335 */
5918fffb
BS
1336static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1337 int update_mask)
1338{
1339 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1340 CC_OP = CC_OP_EFLAGS;
80cf2c81 1341 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1342 env->eflags = (env->eflags & ~update_mask) |
1343 (eflags & update_mask) | 0x2;
1344}
1345
1346/* load efer and update the corresponding hflags. XXX: do consistency
1347 checks with cpuid bits? */
1348static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1349{
1350 env->efer = val;
1351 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1352 if (env->efer & MSR_EFER_LMA) {
1353 env->hflags |= HF_LMA_MASK;
1354 }
1355 if (env->efer & MSR_EFER_SVME) {
1356 env->hflags |= HF_SVME_MASK;
1357 }
1358}
1359
4e47e39a
RH
1360/* fpu_helper.c */
1361void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1362void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1363
6bada5e8
BS
1364/* svm_helper.c */
1365void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1366 uint64_t param);
1367void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1368
97a8ea5a 1369/* seg_helper.c */
599b9a5a 1370void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1371
518e9d7d 1372void do_smm_enter(X86CPU *cpu);
e694d4e2 1373
317ac620 1374void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d362e757 1375
0668af54
EH
1376void x86_cpu_compat_set_features(const char *cpu_model, FeatureWord w,
1377 uint32_t feat_add, uint32_t feat_remove);
1378
1cadaa94 1379void x86_cpu_compat_kvm_no_autoenable(FeatureWord w, uint32_t features);
75d373ef 1380void x86_cpu_compat_kvm_no_autodisable(FeatureWord w, uint32_t features);
8fb4f821 1381
0668af54 1382
8b4beddc
EH
1383/* Return name of 32-bit register, from a R_* constant */
1384const char *get_register_name_32(unsigned int reg);
1385
cb41bad3 1386uint32_t x86_cpu_apic_id_from_index(unsigned int cpu_index);
8932cfdf 1387void enable_compat_apic_id_mode(void);
cb41bad3 1388
dab86234 1389#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1390#define APIC_SPACE_SIZE 0x100000
dab86234 1391
2c0262af 1392#endif /* CPU_I386_H */
This page took 1.121386 seconds and 4 git commands to generate.