]> Git Repo - qemu.git/blame - target-i386/cpu.h
use direct jump only for jumps in the same page
[qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
3 *
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
19 */
20#ifndef CPU_I386_H
21#define CPU_I386_H
22
14ce26e7
FB
23#include "config.h"
24
25#ifdef TARGET_X86_64
26#define TARGET_LONG_BITS 64
27#else
3cf1e035 28#define TARGET_LONG_BITS 32
14ce26e7 29#endif
3cf1e035 30
d720b93d
FB
31/* target supports implicit self modifying code */
32#define TARGET_HAS_SMC
33/* support for self modifying code even if the modified instruction is
34 close to the modifying instruction */
35#define TARGET_HAS_PRECISE_SMC
36
1fddef4b
FB
37#define TARGET_HAS_ICE 1
38
2c0262af
FB
39#include "cpu-defs.h"
40
7a0e1f41
FB
41#include "softfloat.h"
42
58fe2f10
FB
43#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
44#define USE_CODE_COPY
45#endif
46
2c0262af
FB
47#define R_EAX 0
48#define R_ECX 1
49#define R_EDX 2
50#define R_EBX 3
51#define R_ESP 4
52#define R_EBP 5
53#define R_ESI 6
54#define R_EDI 7
55
56#define R_AL 0
57#define R_CL 1
58#define R_DL 2
59#define R_BL 3
60#define R_AH 4
61#define R_CH 5
62#define R_DH 6
63#define R_BH 7
64
65#define R_ES 0
66#define R_CS 1
67#define R_SS 2
68#define R_DS 3
69#define R_FS 4
70#define R_GS 5
71
72/* segment descriptor fields */
73#define DESC_G_MASK (1 << 23)
74#define DESC_B_SHIFT 22
75#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
76#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
77#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
78#define DESC_AVL_MASK (1 << 20)
79#define DESC_P_MASK (1 << 15)
80#define DESC_DPL_SHIFT 13
81#define DESC_S_MASK (1 << 12)
82#define DESC_TYPE_SHIFT 8
83#define DESC_A_MASK (1 << 8)
84
e670b89e
FB
85#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
86#define DESC_C_MASK (1 << 10) /* code: conforming */
87#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 88
e670b89e
FB
89#define DESC_E_MASK (1 << 10) /* data: expansion direction */
90#define DESC_W_MASK (1 << 9) /* data: writable */
91
92#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
93
94/* eflags masks */
95#define CC_C 0x0001
96#define CC_P 0x0004
97#define CC_A 0x0010
98#define CC_Z 0x0040
99#define CC_S 0x0080
100#define CC_O 0x0800
101
102#define TF_SHIFT 8
103#define IOPL_SHIFT 12
104#define VM_SHIFT 17
105
106#define TF_MASK 0x00000100
107#define IF_MASK 0x00000200
108#define DF_MASK 0x00000400
109#define IOPL_MASK 0x00003000
110#define NT_MASK 0x00004000
111#define RF_MASK 0x00010000
112#define VM_MASK 0x00020000
113#define AC_MASK 0x00040000
114#define VIF_MASK 0x00080000
115#define VIP_MASK 0x00100000
116#define ID_MASK 0x00200000
117
118/* hidden flags - used internally by qemu to represent additionnal cpu
119 states. Only the CPL and INHIBIT_IRQ are not redundant. We avoid
120 using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
121 with eflags. */
122/* current cpl */
123#define HF_CPL_SHIFT 0
124/* true if soft mmu is being used */
125#define HF_SOFTMMU_SHIFT 2
126/* true if hardware interrupts must be disabled for next instruction */
127#define HF_INHIBIT_IRQ_SHIFT 3
128/* 16 or 32 segments */
129#define HF_CS32_SHIFT 4
130#define HF_SS32_SHIFT 5
dc196a57 131/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 132#define HF_ADDSEG_SHIFT 6
65262d57
FB
133/* copy of CR0.PE (protected mode) */
134#define HF_PE_SHIFT 7
135#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
136#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
137#define HF_EM_SHIFT 10
138#define HF_TS_SHIFT 11
65262d57 139#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
140#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
141#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
664e0f19 142#define HF_OSFXSR_SHIFT 16 /* CR4.OSFXSR */
65262d57 143#define HF_VM_SHIFT 17 /* must be same as eflags */
2c0262af
FB
144
145#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
146#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
147#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
148#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
149#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
150#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 151#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 152#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
153#define HF_MP_MASK (1 << HF_MP_SHIFT)
154#define HF_EM_MASK (1 << HF_EM_SHIFT)
155#define HF_TS_MASK (1 << HF_TS_SHIFT)
14ce26e7
FB
156#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
157#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
664e0f19 158#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
2c0262af
FB
159
160#define CR0_PE_MASK (1 << 0)
7eee2a50
FB
161#define CR0_MP_MASK (1 << 1)
162#define CR0_EM_MASK (1 << 2)
2c0262af 163#define CR0_TS_MASK (1 << 3)
2ee73ac3 164#define CR0_ET_MASK (1 << 4)
7eee2a50 165#define CR0_NE_MASK (1 << 5)
2c0262af
FB
166#define CR0_WP_MASK (1 << 16)
167#define CR0_AM_MASK (1 << 18)
168#define CR0_PG_MASK (1 << 31)
169
170#define CR4_VME_MASK (1 << 0)
171#define CR4_PVI_MASK (1 << 1)
172#define CR4_TSD_MASK (1 << 2)
173#define CR4_DE_MASK (1 << 3)
174#define CR4_PSE_MASK (1 << 4)
64a595f2
FB
175#define CR4_PAE_MASK (1 << 5)
176#define CR4_PGE_MASK (1 << 7)
14ce26e7
FB
177#define CR4_PCE_MASK (1 << 8)
178#define CR4_OSFXSR_MASK (1 << 9)
179#define CR4_OSXMMEXCPT_MASK (1 << 10)
2c0262af
FB
180
181#define PG_PRESENT_BIT 0
182#define PG_RW_BIT 1
183#define PG_USER_BIT 2
184#define PG_PWT_BIT 3
185#define PG_PCD_BIT 4
186#define PG_ACCESSED_BIT 5
187#define PG_DIRTY_BIT 6
188#define PG_PSE_BIT 7
189#define PG_GLOBAL_BIT 8
190
191#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
192#define PG_RW_MASK (1 << PG_RW_BIT)
193#define PG_USER_MASK (1 << PG_USER_BIT)
194#define PG_PWT_MASK (1 << PG_PWT_BIT)
195#define PG_PCD_MASK (1 << PG_PCD_BIT)
196#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
197#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
198#define PG_PSE_MASK (1 << PG_PSE_BIT)
199#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
200
201#define PG_ERROR_W_BIT 1
202
203#define PG_ERROR_P_MASK 0x01
204#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
205#define PG_ERROR_U_MASK 0x04
206#define PG_ERROR_RSVD_MASK 0x08
207
208#define MSR_IA32_APICBASE 0x1b
209#define MSR_IA32_APICBASE_BSP (1<<8)
210#define MSR_IA32_APICBASE_ENABLE (1<<11)
211#define MSR_IA32_APICBASE_BASE (0xfffff<<12)
212
213#define MSR_IA32_SYSENTER_CS 0x174
214#define MSR_IA32_SYSENTER_ESP 0x175
215#define MSR_IA32_SYSENTER_EIP 0x176
216
8f091a59
FB
217#define MSR_MCG_CAP 0x179
218#define MSR_MCG_STATUS 0x17a
219#define MSR_MCG_CTL 0x17b
220
221#define MSR_PAT 0x277
222
14ce26e7
FB
223#define MSR_EFER 0xc0000080
224
225#define MSR_EFER_SCE (1 << 0)
226#define MSR_EFER_LME (1 << 8)
227#define MSR_EFER_LMA (1 << 10)
228#define MSR_EFER_NXE (1 << 11)
229#define MSR_EFER_FFXSR (1 << 14)
230
231#define MSR_STAR 0xc0000081
232#define MSR_LSTAR 0xc0000082
233#define MSR_CSTAR 0xc0000083
234#define MSR_FMASK 0xc0000084
235#define MSR_FSBASE 0xc0000100
236#define MSR_GSBASE 0xc0000101
237#define MSR_KERNELGSBASE 0xc0000102
238
239/* cpuid_features bits */
240#define CPUID_FP87 (1 << 0)
241#define CPUID_VME (1 << 1)
242#define CPUID_DE (1 << 2)
243#define CPUID_PSE (1 << 3)
244#define CPUID_TSC (1 << 4)
245#define CPUID_MSR (1 << 5)
246#define CPUID_PAE (1 << 6)
247#define CPUID_MCE (1 << 7)
248#define CPUID_CX8 (1 << 8)
249#define CPUID_APIC (1 << 9)
250#define CPUID_SEP (1 << 11) /* sysenter/sysexit */
251#define CPUID_MTRR (1 << 12)
252#define CPUID_PGE (1 << 13)
253#define CPUID_MCA (1 << 14)
254#define CPUID_CMOV (1 << 15)
8f091a59
FB
255#define CPUID_PAT (1 << 16)
256#define CPUID_CLFLUSH (1 << 19)
14ce26e7
FB
257/* ... */
258#define CPUID_MMX (1 << 23)
259#define CPUID_FXSR (1 << 24)
260#define CPUID_SSE (1 << 25)
261#define CPUID_SSE2 (1 << 26)
262
9df217a3
FB
263#define CPUID_EXT_SS3 (1 << 0)
264#define CPUID_EXT_MONITOR (1 << 3)
265#define CPUID_EXT_CX16 (1 << 13)
266
267#define CPUID_EXT2_SYSCALL (1 << 11)
268#define CPUID_EXT2_NX (1 << 20)
8d9bfc2b 269#define CPUID_EXT2_FFXSR (1 << 25)
9df217a3
FB
270#define CPUID_EXT2_LM (1 << 29)
271
2c0262af
FB
272#define EXCP00_DIVZ 0
273#define EXCP01_SSTP 1
274#define EXCP02_NMI 2
275#define EXCP03_INT3 3
276#define EXCP04_INTO 4
277#define EXCP05_BOUND 5
278#define EXCP06_ILLOP 6
279#define EXCP07_PREX 7
280#define EXCP08_DBLE 8
281#define EXCP09_XERR 9
282#define EXCP0A_TSS 10
283#define EXCP0B_NOSEG 11
284#define EXCP0C_STACK 12
285#define EXCP0D_GPF 13
286#define EXCP0E_PAGE 14
287#define EXCP10_COPR 16
288#define EXCP11_ALGN 17
289#define EXCP12_MCHK 18
290
291enum {
292 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
293 CC_OP_EFLAGS, /* all cc are explicitely computed, CC_SRC = flags */
d36cd60e
FB
294
295 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
296 CC_OP_MULW,
297 CC_OP_MULL,
14ce26e7 298 CC_OP_MULQ,
2c0262af
FB
299
300 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
301 CC_OP_ADDW,
302 CC_OP_ADDL,
14ce26e7 303 CC_OP_ADDQ,
2c0262af
FB
304
305 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
306 CC_OP_ADCW,
307 CC_OP_ADCL,
14ce26e7 308 CC_OP_ADCQ,
2c0262af
FB
309
310 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
311 CC_OP_SUBW,
312 CC_OP_SUBL,
14ce26e7 313 CC_OP_SUBQ,
2c0262af
FB
314
315 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
316 CC_OP_SBBW,
317 CC_OP_SBBL,
14ce26e7 318 CC_OP_SBBQ,
2c0262af
FB
319
320 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
321 CC_OP_LOGICW,
322 CC_OP_LOGICL,
14ce26e7 323 CC_OP_LOGICQ,
2c0262af
FB
324
325 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
326 CC_OP_INCW,
327 CC_OP_INCL,
14ce26e7 328 CC_OP_INCQ,
2c0262af
FB
329
330 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
331 CC_OP_DECW,
332 CC_OP_DECL,
14ce26e7 333 CC_OP_DECQ,
2c0262af 334
6b652794 335 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
336 CC_OP_SHLW,
337 CC_OP_SHLL,
14ce26e7 338 CC_OP_SHLQ,
2c0262af
FB
339
340 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
341 CC_OP_SARW,
342 CC_OP_SARL,
14ce26e7 343 CC_OP_SARQ,
2c0262af
FB
344
345 CC_OP_NB,
346};
347
7a0e1f41 348#ifdef FLOATX80
2c0262af
FB
349#define USE_X86LDOUBLE
350#endif
351
352#ifdef USE_X86LDOUBLE
7a0e1f41 353typedef floatx80 CPU86_LDouble;
2c0262af 354#else
7a0e1f41 355typedef float64 CPU86_LDouble;
2c0262af
FB
356#endif
357
358typedef struct SegmentCache {
359 uint32_t selector;
14ce26e7 360 target_ulong base;
2c0262af
FB
361 uint32_t limit;
362 uint32_t flags;
363} SegmentCache;
364
826461bb 365typedef union {
664e0f19
FB
366 uint8_t _b[16];
367 uint16_t _w[8];
368 uint32_t _l[4];
369 uint64_t _q[2];
7a0e1f41
FB
370 float32 _s[4];
371 float64 _d[2];
14ce26e7
FB
372} XMMReg;
373
826461bb
FB
374typedef union {
375 uint8_t _b[8];
376 uint16_t _w[2];
377 uint32_t _l[1];
378 uint64_t q;
379} MMXReg;
380
381#ifdef WORDS_BIGENDIAN
382#define XMM_B(n) _b[15 - (n)]
383#define XMM_W(n) _w[7 - (n)]
384#define XMM_L(n) _l[3 - (n)]
664e0f19 385#define XMM_S(n) _s[3 - (n)]
826461bb 386#define XMM_Q(n) _q[1 - (n)]
664e0f19 387#define XMM_D(n) _d[1 - (n)]
826461bb
FB
388
389#define MMX_B(n) _b[7 - (n)]
390#define MMX_W(n) _w[3 - (n)]
391#define MMX_L(n) _l[1 - (n)]
392#else
393#define XMM_B(n) _b[n]
394#define XMM_W(n) _w[n]
395#define XMM_L(n) _l[n]
664e0f19 396#define XMM_S(n) _s[n]
826461bb 397#define XMM_Q(n) _q[n]
664e0f19 398#define XMM_D(n) _d[n]
826461bb
FB
399
400#define MMX_B(n) _b[n]
401#define MMX_W(n) _w[n]
402#define MMX_L(n) _l[n]
403#endif
664e0f19 404#define MMX_Q(n) q
826461bb 405
14ce26e7
FB
406#ifdef TARGET_X86_64
407#define CPU_NB_REGS 16
408#else
409#define CPU_NB_REGS 8
410#endif
411
2c0262af 412typedef struct CPUX86State {
14ce26e7
FB
413#if TARGET_LONG_BITS > HOST_LONG_BITS
414 /* temporaries if we cannot store them in host registers */
415 target_ulong t0, t1, t2;
416#endif
417
2c0262af 418 /* standard registers */
14ce26e7
FB
419 target_ulong regs[CPU_NB_REGS];
420 target_ulong eip;
421 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
422 flags and DF are set to zero because they are
423 stored elsewhere */
424
425 /* emulator internal eflags handling */
14ce26e7
FB
426 target_ulong cc_src;
427 target_ulong cc_dst;
2c0262af
FB
428 uint32_t cc_op;
429 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
430 uint32_t hflags; /* hidden flags, see HF_xxx constants */
431
9df217a3
FB
432 /* segments */
433 SegmentCache segs[6]; /* selector values */
434 SegmentCache ldt;
435 SegmentCache tr;
436 SegmentCache gdt; /* only base and limit are used */
437 SegmentCache idt; /* only base and limit are used */
438
439 target_ulong cr[5]; /* NOTE: cr1 is unused */
440 uint32_t a20_mask;
441
2c0262af
FB
442 /* FPU state */
443 unsigned int fpstt; /* top of stack index */
444 unsigned int fpus;
445 unsigned int fpuc;
446 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
664e0f19
FB
447 union {
448#ifdef USE_X86LDOUBLE
449 CPU86_LDouble d __attribute__((aligned(16)));
450#else
451 CPU86_LDouble d;
452#endif
453 MMXReg mmx;
454 } fpregs[8];
2c0262af
FB
455
456 /* emulator internal variables */
7a0e1f41 457 float_status fp_status;
2c0262af
FB
458 CPU86_LDouble ft0;
459 union {
460 float f;
461 double d;
462 int i32;
463 int64_t i64;
464 } fp_convert;
465
7a0e1f41 466 float_status sse_status;
664e0f19 467 uint32_t mxcsr;
14ce26e7
FB
468 XMMReg xmm_regs[CPU_NB_REGS];
469 XMMReg xmm_t0;
664e0f19 470 MMXReg mmx_t0;
14ce26e7 471
2c0262af
FB
472 /* sysenter registers */
473 uint32_t sysenter_cs;
474 uint32_t sysenter_esp;
475 uint32_t sysenter_eip;
8d9bfc2b
FB
476 uint64_t efer;
477 uint64_t star;
14ce26e7 478#ifdef TARGET_X86_64
14ce26e7
FB
479 target_ulong lstar;
480 target_ulong cstar;
481 target_ulong fmask;
482 target_ulong kernelgsbase;
483#endif
58fe2f10 484
8f091a59
FB
485 uint64_t pat;
486
58fe2f10 487 /* temporary data for USE_CODE_COPY mode */
7eee2a50 488#ifdef USE_CODE_COPY
58fe2f10
FB
489 uint32_t tmp0;
490 uint32_t saved_esp;
7eee2a50
FB
491 int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
492#endif
2c0262af
FB
493
494 /* exception/interrupt handling */
495 jmp_buf jmp_env;
496 int exception_index;
497 int error_code;
498 int exception_is_int;
826461bb 499 target_ulong exception_next_eip;
2c0262af 500 struct TranslationBlock *current_tb; /* currently executing TB */
14ce26e7 501 target_ulong dr[8]; /* debug registers */
2c0262af
FB
502 int interrupt_request;
503 int user_mode_only; /* user mode only simulation */
504
d720b93d
FB
505 /* soft mmu support */
506 /* in order to avoid passing too many arguments to the memory
507 write helpers, we store some rarely used information in the CPU
508 context) */
509 unsigned long mem_write_pc; /* host pc at which the memory was
510 written */
14ce26e7
FB
511 target_ulong mem_write_vaddr; /* target virtual addr at which the
512 memory was written */
2c0262af
FB
513 /* 0 = kernel, 1 = user */
514 CPUTLBEntry tlb_read[2][CPU_TLB_SIZE];
515 CPUTLBEntry tlb_write[2][CPU_TLB_SIZE];
516
ffddfee3 517 /* from this point: preserved by CPU reset */
2c0262af 518 /* ice debug support */
14ce26e7 519 target_ulong breakpoints[MAX_BREAKPOINTS];
2c0262af
FB
520 int nb_breakpoints;
521 int singlestep_enabled;
522
14ce26e7 523 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 524 uint32_t cpuid_level;
14ce26e7
FB
525 uint32_t cpuid_vendor1;
526 uint32_t cpuid_vendor2;
527 uint32_t cpuid_vendor3;
528 uint32_t cpuid_version;
529 uint32_t cpuid_features;
9df217a3 530 uint32_t cpuid_ext_features;
8d9bfc2b
FB
531 uint32_t cpuid_xlevel;
532 uint32_t cpuid_model[12];
533 uint32_t cpuid_ext2_features;
534
9df217a3
FB
535#ifdef USE_KQEMU
536 int kqemu_enabled;
537#endif
14ce26e7
FB
538 /* in order to simplify APIC support, we leave this pointer to the
539 user */
540 struct APICState *apic_state;
2c0262af
FB
541 /* user data */
542 void *opaque;
543} CPUX86State;
544
2c0262af
FB
545CPUX86State *cpu_x86_init(void);
546int cpu_x86_exec(CPUX86State *s);
547void cpu_x86_close(CPUX86State *s);
d720b93d 548int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
549/* MSDOS compatibility mode FPU exception support */
550void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
551
552/* this function must always be used to load data in the segment
553 cache: it synchronizes the hflags with the segment cache values */
554static inline void cpu_x86_load_seg_cache(CPUX86State *env,
555 int seg_reg, unsigned int selector,
14ce26e7 556 uint32_t base, unsigned int limit,
2c0262af
FB
557 unsigned int flags)
558{
559 SegmentCache *sc;
560 unsigned int new_hflags;
561
562 sc = &env->segs[seg_reg];
563 sc->selector = selector;
564 sc->base = base;
565 sc->limit = limit;
566 sc->flags = flags;
567
568 /* update the hidden flags */
14ce26e7
FB
569 {
570 if (seg_reg == R_CS) {
571#ifdef TARGET_X86_64
572 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
573 /* long mode */
574 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
575 env->hflags &= ~(HF_ADDSEG_MASK);
576 } else
577#endif
578 {
579 /* legacy / compatibility case */
580 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
581 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
582 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
583 new_hflags;
584 }
585 }
586 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
587 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
588 if (env->hflags & HF_CS64_MASK) {
589 /* zero base assumed for DS, ES and SS in long mode */
590 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
591 (env->eflags & VM_MASK) ||
592 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
593 /* XXX: try to avoid this test. The problem comes from the
594 fact that is real mode or vm86 mode we only modify the
595 'base' and 'selector' fields of the segment cache to go
596 faster. A solution may be to force addseg to one in
597 translate-i386.c. */
598 new_hflags |= HF_ADDSEG_MASK;
599 } else {
735a8fd3
FB
600 new_hflags |= ((env->segs[R_DS].base |
601 env->segs[R_ES].base |
602 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
603 HF_ADDSEG_SHIFT;
604 }
605 env->hflags = (env->hflags &
606 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 607 }
2c0262af
FB
608}
609
610/* wrapper, just in case memory mappings must be changed */
611static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
612{
613#if HF_CPL_MASK == 3
614 s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
615#else
616#error HF_CPL_MASK is hardcoded
617#endif
618}
619
1f1af9fd
FB
620/* used for debug or cpu save/restore */
621void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
622CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);
623
2c0262af
FB
624/* the following helpers are only usable in user mode simulation as
625 they can trigger unexpected exceptions */
626void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
627void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
628void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);
629
630/* you can call this signal handler from your SIGBUS and SIGSEGV
631 signal handlers to inform the virtual CPU of exceptions. non zero
632 is returned if the signal was handled by the virtual CPU. */
633struct siginfo;
634int cpu_x86_signal_handler(int host_signum, struct siginfo *info,
635 void *puc);
461c0471 636void cpu_x86_set_a20(CPUX86State *env, int a20_state);
2c0262af 637
28ab0e2e
FB
638uint64_t cpu_get_tsc(CPUX86State *env);
639
14ce26e7
FB
640void cpu_set_apic_base(CPUX86State *env, uint64_t val);
641uint64_t cpu_get_apic_base(CPUX86State *env);
9230e66e
FB
642void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
643#ifndef NO_CPU_IO_DEFS
644uint8_t cpu_get_apic_tpr(CPUX86State *env);
645#endif
14ce26e7 646
64a595f2
FB
647/* will be suppressed */
648void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
649
2c0262af
FB
650/* used to debug */
651#define X86_DUMP_FPU 0x0001 /* dump FPU state too */
652#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */
2c0262af
FB
653
654#define TARGET_PAGE_BITS 12
655#include "cpu-all.h"
656
657#endif /* CPU_I386_H */
This page took 0.161197 seconds and 4 git commands to generate.