]> Git Repo - qemu.git/blame - tcg/tcg.h
s390x/css: Use static initialization for channel_subsys fields
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
f8393946 28#include "qemu-common.h"
0ec9eabc 29#include "qemu/bitops.h"
78cd7b83
RH
30#include "tcg-target.h"
31
6e0b0730
PC
32#define CPU_TEMP_BUF_NLONGS 128
33
78cd7b83
RH
34/* Default target word size to pointer size. */
35#ifndef TCG_TARGET_REG_BITS
36# if UINTPTR_MAX == UINT32_MAX
37# define TCG_TARGET_REG_BITS 32
38# elif UINTPTR_MAX == UINT64_MAX
39# define TCG_TARGET_REG_BITS 64
40# else
41# error Unknown pointer size for tcg target
42# endif
817b838e
SW
43#endif
44
c896fe29
FB
45#if TCG_TARGET_REG_BITS == 32
46typedef int32_t tcg_target_long;
47typedef uint32_t tcg_target_ulong;
48#define TCG_PRIlx PRIx32
49#define TCG_PRIld PRId32
50#elif TCG_TARGET_REG_BITS == 64
51typedef int64_t tcg_target_long;
52typedef uint64_t tcg_target_ulong;
53#define TCG_PRIlx PRIx64
54#define TCG_PRIld PRId64
55#else
56#error unsupported
57#endif
58
59#if TCG_TARGET_NB_REGS <= 32
60typedef uint32_t TCGRegSet;
61#elif TCG_TARGET_NB_REGS <= 64
62typedef uint64_t TCGRegSet;
63#else
64#error unsupported
65#endif
66
25c4d9cc 67#if TCG_TARGET_REG_BITS == 32
e6a72734 68/* Turn some undef macros into false macros. */
609ad705
RH
69#define TCG_TARGET_HAS_extrl_i64_i32 0
70#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 71#define TCG_TARGET_HAS_div_i64 0
ca675f46 72#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
73#define TCG_TARGET_HAS_div2_i64 0
74#define TCG_TARGET_HAS_rot_i64 0
75#define TCG_TARGET_HAS_ext8s_i64 0
76#define TCG_TARGET_HAS_ext16s_i64 0
77#define TCG_TARGET_HAS_ext32s_i64 0
78#define TCG_TARGET_HAS_ext8u_i64 0
79#define TCG_TARGET_HAS_ext16u_i64 0
80#define TCG_TARGET_HAS_ext32u_i64 0
81#define TCG_TARGET_HAS_bswap16_i64 0
82#define TCG_TARGET_HAS_bswap32_i64 0
83#define TCG_TARGET_HAS_bswap64_i64 0
84#define TCG_TARGET_HAS_neg_i64 0
85#define TCG_TARGET_HAS_not_i64 0
86#define TCG_TARGET_HAS_andc_i64 0
87#define TCG_TARGET_HAS_orc_i64 0
88#define TCG_TARGET_HAS_eqv_i64 0
89#define TCG_TARGET_HAS_nand_i64 0
90#define TCG_TARGET_HAS_nor_i64 0
91#define TCG_TARGET_HAS_deposit_i64 0
ffc5ea09 92#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
93#define TCG_TARGET_HAS_add2_i64 0
94#define TCG_TARGET_HAS_sub2_i64 0
95#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 96#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
97#define TCG_TARGET_HAS_muluh_i64 0
98#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
99/* Turn some undef macros into true macros. */
100#define TCG_TARGET_HAS_add2_i32 1
101#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
102#endif
103
a4773324
JK
104#ifndef TCG_TARGET_deposit_i32_valid
105#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
106#endif
107#ifndef TCG_TARGET_deposit_i64_valid
108#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
109#endif
110
25c4d9cc
RH
111/* Only one of DIV or DIV2 should be defined. */
112#if defined(TCG_TARGET_HAS_div_i32)
113#define TCG_TARGET_HAS_div2_i32 0
114#elif defined(TCG_TARGET_HAS_div2_i32)
115#define TCG_TARGET_HAS_div_i32 0
ca675f46 116#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
117#endif
118#if defined(TCG_TARGET_HAS_div_i64)
119#define TCG_TARGET_HAS_div2_i64 0
120#elif defined(TCG_TARGET_HAS_div2_i64)
121#define TCG_TARGET_HAS_div_i64 0
ca675f46 122#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
123#endif
124
df9ebea5
RH
125/* For 32-bit targets, some sort of unsigned widening multiply is required. */
126#if TCG_TARGET_REG_BITS == 32 \
127 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
128 || defined(TCG_TARGET_HAS_muluh_i32))
129# error "Missing unsigned widening multiply"
130#endif
131
9aef40ed
RH
132#ifndef TARGET_INSN_START_EXTRA_WORDS
133# define TARGET_INSN_START_WORDS 1
134#else
135# define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
136#endif
137
a9751609 138typedef enum TCGOpcode {
c61aaf7a 139#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
140#include "tcg-opc.h"
141#undef DEF
142 NB_OPS,
a9751609 143} TCGOpcode;
c896fe29
FB
144
145#define tcg_regset_clear(d) (d) = 0
146#define tcg_regset_set(d, s) (d) = (s)
147#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
7d301752
AJ
148#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
149#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
c896fe29
FB
150#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
151#define tcg_regset_or(d, a, b) (d) = (a) | (b)
152#define tcg_regset_and(d, a, b) (d) = (a) & (b)
153#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
154#define tcg_regset_not(d, a) (d) = ~(a)
155
1813e175 156#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
157# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
158#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
159typedef uint8_t tcg_insn_unit;
160#elif TCG_TARGET_INSN_UNIT_SIZE == 2
161typedef uint16_t tcg_insn_unit;
162#elif TCG_TARGET_INSN_UNIT_SIZE == 4
163typedef uint32_t tcg_insn_unit;
164#elif TCG_TARGET_INSN_UNIT_SIZE == 8
165typedef uint64_t tcg_insn_unit;
166#else
167/* The port better have done this. */
168#endif
169
170
c896fe29
FB
171typedef struct TCGRelocation {
172 struct TCGRelocation *next;
173 int type;
1813e175 174 tcg_insn_unit *ptr;
2ba7fae2 175 intptr_t addend;
c896fe29
FB
176} TCGRelocation;
177
178typedef struct TCGLabel {
51e3972c
RH
179 unsigned has_value : 1;
180 unsigned id : 31;
c896fe29 181 union {
2ba7fae2 182 uintptr_t value;
1813e175 183 tcg_insn_unit *value_ptr;
c896fe29
FB
184 TCGRelocation *first_reloc;
185 } u;
186} TCGLabel;
187
188typedef struct TCGPool {
189 struct TCGPool *next;
c44f945a
BS
190 int size;
191 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
192} TCGPool;
193
194#define TCG_POOL_CHUNK_SIZE 32768
195
c4071c90 196#define TCG_MAX_TEMPS 512
190ce7fb 197#define TCG_MAX_INSNS 512
c896fe29 198
b03cce8e
FB
199/* when the size of the arguments of a called function is smaller than
200 this value, they are statically allocated in the TB stack frame */
201#define TCG_STATIC_CALL_ARGS_SIZE 128
202
c02244a5
RH
203typedef enum TCGType {
204 TCG_TYPE_I32,
205 TCG_TYPE_I64,
206 TCG_TYPE_COUNT, /* number of different types */
c896fe29 207
3b6dac34 208 /* An alias for the size of the host register. */
c896fe29 209#if TCG_TARGET_REG_BITS == 32
3b6dac34 210 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 211#else
3b6dac34 212 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 213#endif
3b6dac34 214
d289837e
RH
215 /* An alias for the size of the native pointer. */
216#if UINTPTR_MAX == UINT32_MAX
217 TCG_TYPE_PTR = TCG_TYPE_I32,
218#else
219 TCG_TYPE_PTR = TCG_TYPE_I64,
220#endif
3b6dac34
RH
221
222 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
223#if TARGET_LONG_BITS == 64
224 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 225#else
c02244a5 226 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 227#endif
c02244a5 228} TCGType;
c896fe29 229
6c5f4ead
RH
230/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
231typedef enum TCGMemOp {
232 MO_8 = 0,
233 MO_16 = 1,
234 MO_32 = 2,
235 MO_64 = 3,
236 MO_SIZE = 3, /* Mask for the above. */
237
238 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
239
240 MO_BSWAP = 8, /* Host reverse endian. */
241#ifdef HOST_WORDS_BIGENDIAN
242 MO_LE = MO_BSWAP,
243 MO_BE = 0,
244#else
245 MO_LE = 0,
246 MO_BE = MO_BSWAP,
247#endif
248#ifdef TARGET_WORDS_BIGENDIAN
249 MO_TE = MO_BE,
250#else
251 MO_TE = MO_LE,
252#endif
253
dfb36305
RH
254 /* MO_UNALN accesses are never checked for alignment.
255 MO_ALIGN accesses will result in a call to the CPU's
256 do_unaligned_access hook if the guest address is not aligned.
257 The default depends on whether the target CPU defines ALIGNED_ONLY. */
258 MO_AMASK = 16,
259#ifdef ALIGNED_ONLY
260 MO_ALIGN = 0,
261 MO_UNALN = MO_AMASK,
262#else
263 MO_ALIGN = MO_AMASK,
264 MO_UNALN = 0,
265#endif
266
6c5f4ead
RH
267 /* Combinations of the above, for ease of use. */
268 MO_UB = MO_8,
269 MO_UW = MO_16,
270 MO_UL = MO_32,
271 MO_SB = MO_SIGN | MO_8,
272 MO_SW = MO_SIGN | MO_16,
273 MO_SL = MO_SIGN | MO_32,
274 MO_Q = MO_64,
275
276 MO_LEUW = MO_LE | MO_UW,
277 MO_LEUL = MO_LE | MO_UL,
278 MO_LESW = MO_LE | MO_SW,
279 MO_LESL = MO_LE | MO_SL,
280 MO_LEQ = MO_LE | MO_Q,
281
282 MO_BEUW = MO_BE | MO_UW,
283 MO_BEUL = MO_BE | MO_UL,
284 MO_BESW = MO_BE | MO_SW,
285 MO_BESL = MO_BE | MO_SL,
286 MO_BEQ = MO_BE | MO_Q,
287
288 MO_TEUW = MO_TE | MO_UW,
289 MO_TEUL = MO_TE | MO_UL,
290 MO_TESW = MO_TE | MO_SW,
291 MO_TESL = MO_TE | MO_SL,
292 MO_TEQ = MO_TE | MO_Q,
293
294 MO_SSIZE = MO_SIZE | MO_SIGN,
295} TCGMemOp;
296
c896fe29
FB
297typedef tcg_target_ulong TCGArg;
298
b6c73a6d
RH
299/* Define a type and accessor macros for variables. Using pointer types
300 is nice because it gives some level of type safely. Converting to and
301 from intptr_t rather than int reduces the number of sign-extension
302 instructions that get implied on 64-bit hosts. Users of tcg_gen_* don't
303 need to know about any of this, and should treat TCGv as an opaque type.
06ea77bc 304 In addition we do typechecking for different types of variables. TCGv_i32
a7812ae4 305 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
b6c73a6d 306 are aliases for target_ulong and host pointer sized values respectively. */
ac56dd48 307
b6c73a6d
RH
308typedef struct TCGv_i32_d *TCGv_i32;
309typedef struct TCGv_i64_d *TCGv_i64;
310typedef struct TCGv_ptr_d *TCGv_ptr;
ac56dd48 311
b6c73a6d
RH
312static inline TCGv_i32 QEMU_ARTIFICIAL MAKE_TCGV_I32(intptr_t i)
313{
314 return (TCGv_i32)i;
315}
ac56dd48 316
b6c73a6d 317static inline TCGv_i64 QEMU_ARTIFICIAL MAKE_TCGV_I64(intptr_t i)
ac56dd48 318{
b6c73a6d
RH
319 return (TCGv_i64)i;
320}
ac56dd48 321
b6c73a6d 322static inline TCGv_ptr QEMU_ARTIFICIAL MAKE_TCGV_PTR(intptr_t i)
a7812ae4 323{
b6c73a6d
RH
324 return (TCGv_ptr)i;
325}
ac56dd48 326
b6c73a6d
RH
327static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I32(TCGv_i32 t)
328{
329 return (intptr_t)t;
330}
ac56dd48 331
b6c73a6d
RH
332static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I64(TCGv_i64 t)
333{
334 return (intptr_t)t;
335}
336
337static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_PTR(TCGv_ptr t)
338{
339 return (intptr_t)t;
340}
44e6acb0 341
ac56dd48 342#if TCG_TARGET_REG_BITS == 32
b6c73a6d
RH
343#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
344#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
ac56dd48
PB
345#endif
346
43e860ef
AJ
347#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
348#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
c1de788a 349#define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b))
43e860ef 350
a50f5b91 351/* Dummy definition to avoid compiler warnings. */
a7812ae4
PB
352#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
353#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
c1de788a 354#define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1)
a50f5b91 355
afcb92be
RH
356#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
357#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
c1de788a 358#define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1)
afcb92be 359
c896fe29 360/* call flags */
78505279
AJ
361/* Helper does not read globals (either directly or through an exception). It
362 implies TCG_CALL_NO_WRITE_GLOBALS. */
363#define TCG_CALL_NO_READ_GLOBALS 0x0010
364/* Helper does not write globals */
365#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
366/* Helper can be safely suppressed if the return value is not used. */
367#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
368
369/* convenience version of most used call flags */
370#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
371#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
372#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
373#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
374#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
375
39cf05d3 376/* used to align parameters */
a7812ae4 377#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
39cf05d3
FB
378#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
379
a93cf9df
SW
380/* Conditions. Note that these are laid out for easy manipulation by
381 the functions below:
0aed257f
RH
382 bit 0 is used for inverting;
383 bit 1 is signed,
384 bit 2 is unsigned,
385 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 386typedef enum {
0aed257f
RH
387 /* non-signed */
388 TCG_COND_NEVER = 0 | 0 | 0 | 0,
389 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
390 TCG_COND_EQ = 8 | 0 | 0 | 0,
391 TCG_COND_NE = 8 | 0 | 0 | 1,
392 /* signed */
393 TCG_COND_LT = 0 | 0 | 2 | 0,
394 TCG_COND_GE = 0 | 0 | 2 | 1,
395 TCG_COND_LE = 8 | 0 | 2 | 0,
396 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 397 /* unsigned */
0aed257f
RH
398 TCG_COND_LTU = 0 | 4 | 0 | 0,
399 TCG_COND_GEU = 0 | 4 | 0 | 1,
400 TCG_COND_LEU = 8 | 4 | 0 | 0,
401 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
402} TCGCond;
403
1c086220 404/* Invert the sense of the comparison. */
401d466d
RH
405static inline TCGCond tcg_invert_cond(TCGCond c)
406{
407 return (TCGCond)(c ^ 1);
408}
409
1c086220
RH
410/* Swap the operands in a comparison. */
411static inline TCGCond tcg_swap_cond(TCGCond c)
412{
0aed257f 413 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
414}
415
d1e321b8 416/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
417static inline TCGCond tcg_unsigned_cond(TCGCond c)
418{
0aed257f 419 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
420}
421
d1e321b8 422/* Must a comparison be considered unsigned? */
bcc66562
RH
423static inline bool is_unsigned_cond(TCGCond c)
424{
0aed257f 425 return (c & 4) != 0;
bcc66562
RH
426}
427
d1e321b8
RH
428/* Create a "high" version of a double-word comparison.
429 This removes equality from a LTE or GTE comparison. */
430static inline TCGCond tcg_high_cond(TCGCond c)
431{
432 switch (c) {
433 case TCG_COND_GE:
434 case TCG_COND_LE:
435 case TCG_COND_GEU:
436 case TCG_COND_LEU:
437 return (TCGCond)(c ^ 8);
438 default:
439 return c;
440 }
441}
442
00c8fa9f
EC
443typedef enum TCGTempVal {
444 TEMP_VAL_DEAD,
445 TEMP_VAL_REG,
446 TEMP_VAL_MEM,
447 TEMP_VAL_CONST,
448} TCGTempVal;
c896fe29 449
c896fe29 450typedef struct TCGTemp {
b6638662 451 TCGReg reg:8;
00c8fa9f
EC
452 TCGTempVal val_type:8;
453 TCGType base_type:8;
454 TCGType type:8;
c896fe29 455 unsigned int fixed_reg:1;
b3915dbb
RH
456 unsigned int indirect_reg:1;
457 unsigned int indirect_base:1;
c896fe29
FB
458 unsigned int mem_coherent:1;
459 unsigned int mem_allocated:1;
5225d669 460 unsigned int temp_local:1; /* If true, the temp is saved across
641d5fbe 461 basic blocks. Otherwise, it is not
5225d669 462 preserved across basic blocks. */
e8996ee0 463 unsigned int temp_allocated:1; /* never used for code gen */
00c8fa9f
EC
464
465 tcg_target_long val;
b3a62939 466 struct TCGTemp *mem_base;
00c8fa9f 467 intptr_t mem_offset;
c896fe29
FB
468 const char *name;
469} TCGTemp;
470
c896fe29
FB
471typedef struct TCGContext TCGContext;
472
0ec9eabc
RH
473typedef struct TCGTempSet {
474 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
475} TCGTempSet;
476
c45cb8bb
RH
477typedef struct TCGOp {
478 TCGOpcode opc : 8;
479
480 /* The number of out and in parameter for a call. */
481 unsigned callo : 2;
482 unsigned calli : 6;
483
484 /* Index of the arguments for this op, or -1 for zero-operand ops. */
485 signed args : 16;
486
487 /* Index of the prex/next op, or -1 for the end of the list. */
488 signed prev : 16;
489 signed next : 16;
490} TCGOp;
491
492QEMU_BUILD_BUG_ON(NB_OPS > 0xff);
493QEMU_BUILD_BUG_ON(OPC_BUF_SIZE >= 0x7fff);
494QEMU_BUILD_BUG_ON(OPPARAM_BUF_SIZE >= 0x7fff);
495
c896fe29
FB
496struct TCGContext {
497 uint8_t *pool_cur, *pool_end;
4055299e 498 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29 499 int nb_labels;
c896fe29
FB
500 int nb_globals;
501 int nb_temps;
c896fe29
FB
502
503 /* goto_tb support */
1813e175 504 tcg_insn_unit *code_buf;
fe7e1d3e 505 uintptr_t *tb_next;
c896fe29
FB
506 uint16_t *tb_next_offset;
507 uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */
508
641d5fbe 509 /* liveness analysis */
866cb6cb
AJ
510 uint16_t *op_dead_args; /* for each operation, each bit tells if the
511 corresponding argument is dead */
ec7a869d
AJ
512 uint8_t *op_sync_args; /* for each operation, each bit tells if the
513 corresponding output argument needs to be
514 sync to memory. */
641d5fbe 515
c896fe29 516 TCGRegSet reserved_regs;
e2c6d1b4
RH
517 intptr_t current_frame_offset;
518 intptr_t frame_start;
519 intptr_t frame_end;
b3a62939 520 TCGTemp *frame_temp;
c896fe29 521
1813e175 522 tcg_insn_unit *code_ptr;
c896fe29 523
6e085f72 524 GHashTable *helpers;
a23a9ec6
FB
525
526#ifdef CONFIG_PROFILER
527 /* profiling info */
528 int64_t tb_count1;
529 int64_t tb_count;
530 int64_t op_count; /* total insn count */
531 int op_count_max; /* max insn per TB */
532 int64_t temp_count;
533 int temp_count_max;
a23a9ec6
FB
534 int64_t del_op_count;
535 int64_t code_in_len;
536 int64_t code_out_len;
fca8a500 537 int64_t search_out_len;
a23a9ec6
FB
538 int64_t interm_time;
539 int64_t code_time;
540 int64_t la_time;
c5cc28ff 541 int64_t opt_time;
a23a9ec6
FB
542 int64_t restore_count;
543 int64_t restore_time;
544#endif
27bfd83c
PM
545
546#ifdef CONFIG_DEBUG_TCG
547 int temps_in_use;
0a209d4b 548 int goto_tb_issue_mask;
27bfd83c 549#endif
b76f0d8c 550
c45cb8bb
RH
551 int gen_first_op_idx;
552 int gen_last_op_idx;
553 int gen_next_op_idx;
554 int gen_next_parm_idx;
8232a46a 555
1813e175
RH
556 /* Code generation. Note that we specifically do not use tcg_insn_unit
557 here, because there's too much arithmetic throughout that relies
558 on addition and subtraction working on bytes. Rely on the GCC
559 extension that allows arithmetic on void*. */
0b0d3320 560 int code_gen_max_blocks;
1813e175
RH
561 void *code_gen_prologue;
562 void *code_gen_buffer;
0b0d3320 563 size_t code_gen_buffer_size;
1813e175 564 void *code_gen_ptr;
0b0d3320 565
b125f9dc
RH
566 /* Threshold to flush the translated code buffer. */
567 void *code_gen_highwater;
568
5e5f07e0
EV
569 TBContext tb_ctx;
570
ce151109 571 /* The TCGBackendData structure is private to tcg-target.inc.c. */
9ecefc84 572 struct TCGBackendData *be;
c45cb8bb
RH
573
574 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
575 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
576
f8b2f202
RH
577 /* Tells which temporary holds a given register.
578 It does not take into account fixed registers */
579 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
c45cb8bb
RH
580
581 TCGOp gen_op_buf[OPC_BUF_SIZE];
582 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
583
fca8a500
RH
584 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
585 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
c896fe29
FB
586};
587
588extern TCGContext tcg_ctx;
c896fe29 589
fe700adb
RH
590/* The number of opcodes emitted so far. */
591static inline int tcg_op_buf_count(void)
592{
c45cb8bb 593 return tcg_ctx.gen_next_op_idx;
fe700adb
RH
594}
595
596/* Test for whether to terminate the TB for using too many opcodes. */
597static inline bool tcg_op_buf_full(void)
598{
599 return tcg_op_buf_count() >= OPC_MAX_SIZE;
600}
601
c896fe29
FB
602/* pool based memory allocation */
603
604void *tcg_malloc_internal(TCGContext *s, int size);
605void tcg_pool_reset(TCGContext *s);
606void tcg_pool_delete(TCGContext *s);
607
677ef623
FK
608void tb_lock(void);
609void tb_unlock(void);
610void tb_lock_reset(void);
611
c896fe29
FB
612static inline void *tcg_malloc(int size)
613{
614 TCGContext *s = &tcg_ctx;
615 uint8_t *ptr, *ptr_end;
616 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
617 ptr = s->pool_cur;
618 ptr_end = ptr + size;
619 if (unlikely(ptr_end > s->pool_end)) {
620 return tcg_malloc_internal(&tcg_ctx, size);
621 } else {
622 s->pool_cur = ptr_end;
623 return ptr;
624 }
625}
626
627void tcg_context_init(TCGContext *s);
9002ec79 628void tcg_prologue_init(TCGContext *s);
c896fe29
FB
629void tcg_func_start(TCGContext *s);
630
1813e175 631int tcg_gen_code(TCGContext *s, tcg_insn_unit *gen_code_buf);
c896fe29 632
b6638662 633void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
a7812ae4 634
e1ccc054
RH
635int tcg_global_mem_new_internal(TCGType, TCGv_ptr, intptr_t, const char *);
636
b6638662
RH
637TCGv_i32 tcg_global_reg_new_i32(TCGReg reg, const char *name);
638TCGv_i64 tcg_global_reg_new_i64(TCGReg reg, const char *name);
e1ccc054 639
a7812ae4 640TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
e1ccc054
RH
641TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
642
643void tcg_temp_free_i32(TCGv_i32 arg);
644void tcg_temp_free_i64(TCGv_i64 arg);
645
e1ccc054
RH
646static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
647 const char *name)
648{
649 int idx = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
650 return MAKE_TCGV_I32(idx);
651}
652
a7812ae4
PB
653static inline TCGv_i32 tcg_temp_new_i32(void)
654{
655 return tcg_temp_new_internal_i32(0);
656}
e1ccc054 657
a7812ae4
PB
658static inline TCGv_i32 tcg_temp_local_new_i32(void)
659{
660 return tcg_temp_new_internal_i32(1);
661}
a7812ae4 662
e1ccc054
RH
663static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
664 const char *name)
665{
666 int idx = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
667 return MAKE_TCGV_I64(idx);
668}
669
a7812ae4 670static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 671{
a7812ae4 672 return tcg_temp_new_internal_i64(0);
641d5fbe 673}
e1ccc054 674
a7812ae4 675static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 676{
a7812ae4 677 return tcg_temp_new_internal_i64(1);
641d5fbe 678}
a7812ae4 679
27bfd83c
PM
680#if defined(CONFIG_DEBUG_TCG)
681/* If you call tcg_clear_temp_count() at the start of a section of
682 * code which is not supposed to leak any TCG temporaries, then
683 * calling tcg_check_temp_count() at the end of the section will
684 * return 1 if the section did in fact leak a temporary.
685 */
686void tcg_clear_temp_count(void);
687int tcg_check_temp_count(void);
688#else
689#define tcg_clear_temp_count() do { } while (0)
690#define tcg_check_temp_count() 0
691#endif
692
405cf9ff 693void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
246ae24d 694void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
695
696#define TCG_CT_ALIAS 0x80
697#define TCG_CT_IALIAS 0x40
698#define TCG_CT_REG 0x01
699#define TCG_CT_CONST 0x02 /* any constant of register size */
700
701typedef struct TCGArgConstraint {
5ff9d6a4
FB
702 uint16_t ct;
703 uint8_t alias_index;
c896fe29
FB
704 union {
705 TCGRegSet regs;
706 } u;
707} TCGArgConstraint;
708
709#define TCG_MAX_OP_ARGS 16
710
8399ad59
RH
711/* Bits for TCGOpDef->flags, 8 bits available. */
712enum {
713 /* Instruction defines the end of a basic block. */
714 TCG_OPF_BB_END = 0x01,
715 /* Instruction clobbers call registers and potentially update globals. */
716 TCG_OPF_CALL_CLOBBER = 0x02,
3d5c5f87
AJ
717 /* Instruction has side effects: it cannot be removed if its outputs
718 are not used, and might trigger exceptions. */
8399ad59
RH
719 TCG_OPF_SIDE_EFFECTS = 0x04,
720 /* Instruction operands are 64-bits (otherwise 32-bits). */
721 TCG_OPF_64BIT = 0x08,
c1a61f6c
RH
722 /* Instruction is optional and not implemented by the host, or insn
723 is generic and should not be implemened by the host. */
25c4d9cc 724 TCG_OPF_NOT_PRESENT = 0x10,
8399ad59 725};
c896fe29
FB
726
727typedef struct TCGOpDef {
728 const char *name;
729 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
730 uint8_t flags;
c896fe29
FB
731 TCGArgConstraint *args_ct;
732 int *sorted_args;
c68aaa18
SW
733#if defined(CONFIG_DEBUG_TCG)
734 int used;
735#endif
c896fe29 736} TCGOpDef;
8399ad59
RH
737
738extern TCGOpDef tcg_op_defs[];
2a24374a
SW
739extern const size_t tcg_op_defs_max;
740
c896fe29 741typedef struct TCGTargetOpDef {
a9751609 742 TCGOpcode op;
c896fe29
FB
743 const char *args_ct_str[TCG_MAX_OP_ARGS];
744} TCGTargetOpDef;
745
c896fe29
FB
746#define tcg_abort() \
747do {\
748 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
749 abort();\
750} while (0)
751
c552d6c0
RH
752#ifdef CONFIG_DEBUG_TCG
753# define tcg_debug_assert(X) do { assert(X); } while (0)
754#elif QEMU_GNUC_PREREQ(4, 5)
755# define tcg_debug_assert(X) \
756 do { if (!(X)) { __builtin_unreachable(); } } while (0)
757#else
758# define tcg_debug_assert(X) do { (void)(X); } while (0)
759#endif
760
c896fe29
FB
761void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
762
8b73d49f 763#if UINTPTR_MAX == UINT32_MAX
ebecf363
PM
764#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
765#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
766
8b73d49f 767#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
ebecf363
PM
768#define tcg_global_reg_new_ptr(R, N) \
769 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
770#define tcg_global_mem_new_ptr(R, O, N) \
771 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
772#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
773#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
c896fe29 774#else
ebecf363
PM
775#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
776#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
777
8b73d49f 778#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
ebecf363
PM
779#define tcg_global_reg_new_ptr(R, N) \
780 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
781#define tcg_global_mem_new_ptr(R, O, N) \
782 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
783#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
784#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
c896fe29
FB
785#endif
786
bbb8a1b4
RH
787void tcg_gen_callN(TCGContext *s, void *func,
788 TCGArg ret, int nargs, TCGArg *args);
a7812ae4 789
0c627cdc 790void tcg_op_remove(TCGContext *s, TCGOp *op);
c45cb8bb 791void tcg_optimize(TCGContext *s);
8f2e8c07 792
a7812ae4 793/* only used for debugging purposes */
eeacee4d 794void tcg_dump_ops(TCGContext *s);
a7812ae4
PB
795
796void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
797TCGv_i32 tcg_const_i32(int32_t val);
798TCGv_i64 tcg_const_i64(int64_t val);
799TCGv_i32 tcg_const_local_i32(int32_t val);
800TCGv_i64 tcg_const_local_i64(int64_t val);
801
42a268c2
RH
802TCGLabel *gen_new_label(void);
803
804/**
805 * label_arg
806 * @l: label
807 *
808 * Encode a label for storage in the TCG opcode stream.
809 */
810
811static inline TCGArg label_arg(TCGLabel *l)
812{
51e3972c 813 return (uintptr_t)l;
42a268c2
RH
814}
815
816/**
817 * arg_label
818 * @i: value
819 *
820 * The opposite of label_arg. Retrieve a label from the
821 * encoding of the TCG opcode stream.
822 */
823
51e3972c 824static inline TCGLabel *arg_label(TCGArg i)
42a268c2 825{
51e3972c 826 return (TCGLabel *)(uintptr_t)i;
42a268c2
RH
827}
828
52a1f64e
RH
829/**
830 * tcg_ptr_byte_diff
831 * @a, @b: addresses to be differenced
832 *
833 * There are many places within the TCG backends where we need a byte
834 * difference between two pointers. While this can be accomplished
835 * with local casting, it's easy to get wrong -- especially if one is
836 * concerned with the signedness of the result.
837 *
838 * This version relies on GCC's void pointer arithmetic to get the
839 * correct result.
840 */
841
842static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
843{
844 return a - b;
845}
846
847/**
848 * tcg_pcrel_diff
849 * @s: the tcg context
850 * @target: address of the target
851 *
852 * Produce a pc-relative difference, from the current code_ptr
853 * to the destination address.
854 */
855
856static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
857{
858 return tcg_ptr_byte_diff(target, s->code_ptr);
859}
860
861/**
862 * tcg_current_code_size
863 * @s: the tcg context
864 *
865 * Compute the current code size within the translation block.
866 * This is used to fill in qemu's data structures for goto_tb.
867 */
868
869static inline size_t tcg_current_code_size(TCGContext *s)
870{
871 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
872}
873
59227d5d
RH
874/* Combine the TCGMemOp and mmu_idx parameters into a single value. */
875typedef uint32_t TCGMemOpIdx;
876
877/**
878 * make_memop_idx
879 * @op: memory operation
880 * @idx: mmu index
881 *
882 * Encode these values into a single parameter.
883 */
884static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
885{
886 tcg_debug_assert(idx <= 15);
887 return (op << 4) | idx;
888}
889
890/**
891 * get_memop
892 * @oi: combined op/idx parameter
893 *
894 * Extract the memory operation from the combined value.
895 */
896static inline TCGMemOp get_memop(TCGMemOpIdx oi)
897{
898 return oi >> 4;
899}
900
901/**
902 * get_mmuidx
903 * @oi: combined op/idx parameter
904 *
905 * Extract the mmu index from the combined value.
906 */
907static inline unsigned get_mmuidx(TCGMemOpIdx oi)
908{
909 return oi & 15;
910}
911
0980011b
PM
912/**
913 * tcg_qemu_tb_exec:
914 * @env: CPUArchState * for the CPU
915 * @tb_ptr: address of generated code for the TB to execute
916 *
917 * Start executing code from a given translation block.
918 * Where translation blocks have been linked, execution
919 * may proceed from the given TB into successive ones.
920 * Control eventually returns only when some action is needed
921 * from the top-level loop: either control must pass to a TB
922 * which has not yet been directly linked, or an asynchronous
923 * event such as an interrupt needs handling.
924 *
925 * The return value is a pointer to the next TB to execute
926 * (if known; otherwise zero). This pointer is assumed to be
927 * 4-aligned, and the bottom two bits are used to return further
928 * information:
929 * 0, 1: the link between this TB and the next is via the specified
930 * TB index (0 or 1). That is, we left the TB via (the equivalent
931 * of) "goto_tb <index>". The main loop uses this to determine
932 * how to link the TB just executed to the next.
933 * 2: we are using instruction counting code generation, and we
934 * did not start executing this TB because the instruction counter
935 * would hit zero midway through it. In this case the next-TB pointer
936 * returned is the TB we were about to execute, and the caller must
937 * arrange to execute the remaining count of instructions.
378df4b2
PM
938 * 3: we stopped because the CPU's exit_request flag was set
939 * (usually meaning that there is an interrupt that needs to be
940 * handled). The next-TB pointer returned is the TB we were
941 * about to execute when we noticed the pending exit request.
0980011b
PM
942 *
943 * If the bottom two bits indicate an exit-via-index then the CPU
944 * state is correctly synchronised and ready for execution of the next
945 * TB (and in particular the guest PC is the address to execute next).
946 * Otherwise, we gave up on execution of this TB before it started, and
fee068e4
PC
947 * the caller must fix up the CPU state by calling the CPU's
948 * synchronize_from_tb() method with the next-TB pointer we return (falling
949 * back to calling the CPU's set_pc method with tb->pb if no
950 * synchronize_from_tb() method exists).
0980011b
PM
951 *
952 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
953 * to this default (which just calls the prologue.code emitted by
954 * tcg_target_qemu_prologue()).
955 */
956#define TB_EXIT_MASK 3
957#define TB_EXIT_IDX0 0
958#define TB_EXIT_IDX1 1
959#define TB_EXIT_ICOUNT_EXPIRED 2
378df4b2 960#define TB_EXIT_REQUESTED 3
0980011b 961
5a58e884
PB
962#ifdef HAVE_TCG_QEMU_TB_EXEC
963uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
964#else
ce285b17 965# define tcg_qemu_tb_exec(env, tb_ptr) \
04d5a1da 966 ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
932a6909 967#endif
813da627
RH
968
969void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 970
e58eb534
RH
971/*
972 * Memory helpers that will be used by TCG generated code.
973 */
974#ifdef CONFIG_SOFTMMU
c8f94df5
RH
975/* Value zero-extended to tcg register size. */
976tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 977 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 978tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 979 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 980tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 981 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 982uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 983 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 984tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 985 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 986tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 987 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 988uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 989 TCGMemOpIdx oi, uintptr_t retaddr);
e58eb534 990
c8f94df5
RH
991/* Value sign-extended to tcg register size. */
992tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 993 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 994tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 995 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 996tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 997 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 998tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 999 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1000tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1001 TCGMemOpIdx oi, uintptr_t retaddr);
c8f94df5 1002
e58eb534 1003void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
3972ef6f 1004 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1005void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1006 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1007void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1008 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1009void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1010 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1011void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1012 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1013void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1014 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1015void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1016 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1017
282dffc8
PD
1018uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
1019 TCGMemOpIdx oi, uintptr_t retaddr);
1020uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
1021 TCGMemOpIdx oi, uintptr_t retaddr);
1022uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
1023 TCGMemOpIdx oi, uintptr_t retaddr);
1024uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
1025 TCGMemOpIdx oi, uintptr_t retaddr);
1026uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
1027 TCGMemOpIdx oi, uintptr_t retaddr);
1028uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1029 TCGMemOpIdx oi, uintptr_t retaddr);
1030uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1031 TCGMemOpIdx oi, uintptr_t retaddr);
1032
867b3201
RH
1033/* Temporary aliases until backends are converted. */
1034#ifdef TARGET_WORDS_BIGENDIAN
1035# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1036# define helper_ret_lduw_mmu helper_be_lduw_mmu
1037# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1038# define helper_ret_ldul_mmu helper_be_ldul_mmu
282dffc8 1039# define helper_ret_ldl_mmu helper_be_ldul_mmu
867b3201
RH
1040# define helper_ret_ldq_mmu helper_be_ldq_mmu
1041# define helper_ret_stw_mmu helper_be_stw_mmu
1042# define helper_ret_stl_mmu helper_be_stl_mmu
1043# define helper_ret_stq_mmu helper_be_stq_mmu
282dffc8
PD
1044# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1045# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1046# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
867b3201
RH
1047#else
1048# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1049# define helper_ret_lduw_mmu helper_le_lduw_mmu
1050# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1051# define helper_ret_ldul_mmu helper_le_ldul_mmu
282dffc8 1052# define helper_ret_ldl_mmu helper_le_ldul_mmu
867b3201
RH
1053# define helper_ret_ldq_mmu helper_le_ldq_mmu
1054# define helper_ret_stw_mmu helper_le_stw_mmu
1055# define helper_ret_stl_mmu helper_le_stl_mmu
1056# define helper_ret_stq_mmu helper_le_stq_mmu
282dffc8
PD
1057# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1058# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1059# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
867b3201 1060#endif
e58eb534 1061
e58eb534
RH
1062#endif /* CONFIG_SOFTMMU */
1063
1064#endif /* TCG_H */
This page took 0.935116 seconds and 4 git commands to generate.