]>
Commit | Line | Data |
---|---|---|
b8842209 GH |
1 | /* |
2 | * QEMU IDE Emulation: MacIO support. | |
3 | * | |
4 | * Copyright (c) 2003 Fabrice Bellard | |
5 | * Copyright (c) 2006 Openedhand Ltd. | |
6 | * | |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
baec1910 AF |
25 | #include "hw/hw.h" |
26 | #include "hw/ppc/mac.h" | |
0d09e41a | 27 | #include "hw/ppc/mac_dbdma.h" |
737e150e | 28 | #include "block/block.h" |
9c17d615 | 29 | #include "sysemu/dma.h" |
59f2a787 GH |
30 | |
31 | #include <hw/ide/internal.h> | |
b8842209 | 32 | |
33ce36bb AG |
33 | /* debug MACIO */ |
34 | // #define DEBUG_MACIO | |
35 | ||
36 | #ifdef DEBUG_MACIO | |
37 | static const int debug_macio = 1; | |
38 | #else | |
39 | static const int debug_macio = 0; | |
40 | #endif | |
41 | ||
42 | #define MACIO_DPRINTF(fmt, ...) do { \ | |
43 | if (debug_macio) { \ | |
44 | printf(fmt , ## __VA_ARGS__); \ | |
45 | } \ | |
46 | } while (0) | |
47 | ||
48 | ||
b8842209 GH |
49 | /***********************************************************/ |
50 | /* MacIO based PowerPC IDE */ | |
51 | ||
02c7c992 BS |
52 | #define MACIO_PAGE_SIZE 4096 |
53 | ||
b8842209 GH |
54 | static void pmac_ide_atapi_transfer_cb(void *opaque, int ret) |
55 | { | |
56 | DBDMA_io *io = opaque; | |
57 | MACIOIDEState *m = io->opaque; | |
58 | IDEState *s = idebus_active_if(&m->bus); | |
80fc95d8 | 59 | int unaligned; |
b8842209 GH |
60 | |
61 | if (ret < 0) { | |
62 | m->aiocb = NULL; | |
63 | qemu_sglist_destroy(&s->sg); | |
64 | ide_atapi_io_error(s, ret); | |
80fc95d8 | 65 | io->remainder_len = 0; |
a597e79c | 66 | goto done; |
b8842209 GH |
67 | } |
68 | ||
cae32357 AG |
69 | if (!m->dma_active) { |
70 | MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", | |
71 | s->nsector, io->len, s->status); | |
72 | /* data not ready yet, wait for the channel to get restarted */ | |
73 | io->processing = false; | |
74 | return; | |
75 | } | |
76 | ||
33ce36bb AG |
77 | MACIO_DPRINTF("io_buffer_size = %#x\n", s->io_buffer_size); |
78 | ||
b8842209 GH |
79 | if (s->io_buffer_size > 0) { |
80 | m->aiocb = NULL; | |
81 | qemu_sglist_destroy(&s->sg); | |
82 | ||
83 | s->packet_transfer_size -= s->io_buffer_size; | |
84 | ||
85 | s->io_buffer_index += s->io_buffer_size; | |
8aef291f | 86 | s->lba += s->io_buffer_index >> 11; |
b8842209 GH |
87 | s->io_buffer_index &= 0x7ff; |
88 | } | |
89 | ||
f35ea98c | 90 | s->io_buffer_size = MIN(io->len, s->packet_transfer_size); |
80fc95d8 AG |
91 | |
92 | MACIO_DPRINTF("remainder: %d io->len: %d size: %d\n", io->remainder_len, | |
93 | io->len, s->packet_transfer_size); | |
94 | if (io->remainder_len && io->len) { | |
95 | /* guest wants the rest of its previous transfer */ | |
96 | int remainder_len = MIN(io->remainder_len, io->len); | |
97 | ||
98 | MACIO_DPRINTF("copying remainder %d bytes\n", remainder_len); | |
99 | ||
100 | cpu_physical_memory_write(io->addr, io->remainder + 0x200 - | |
101 | remainder_len, remainder_len); | |
102 | ||
103 | io->addr += remainder_len; | |
104 | io->len -= remainder_len; | |
105 | s->io_buffer_size = remainder_len; | |
106 | io->remainder_len -= remainder_len; | |
107 | /* treat remainder as individual transfer, start again */ | |
108 | qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1, | |
109 | &address_space_memory); | |
110 | pmac_ide_atapi_transfer_cb(opaque, 0); | |
111 | return; | |
112 | } | |
113 | ||
114 | if (!s->packet_transfer_size) { | |
33ce36bb | 115 | MACIO_DPRINTF("end of transfer\n"); |
b8842209 | 116 | ide_atapi_cmd_ok(s); |
cae32357 | 117 | m->dma_active = false; |
33ce36bb | 118 | } |
b8842209 GH |
119 | |
120 | if (io->len == 0) { | |
33ce36bb | 121 | MACIO_DPRINTF("end of DMA\n"); |
a597e79c | 122 | goto done; |
b8842209 GH |
123 | } |
124 | ||
125 | /* launch next transfer */ | |
126 | ||
80fc95d8 AG |
127 | /* handle unaligned accesses first, get them over with and only do the |
128 | remaining bulk transfer using our async DMA helpers */ | |
129 | unaligned = io->len & 0x1ff; | |
130 | if (unaligned) { | |
131 | int sector_num = (s->lba << 2) + (s->io_buffer_index >> 9); | |
132 | int nsector = io->len >> 9; | |
33ce36bb | 133 | |
04dd1259 | 134 | MACIO_DPRINTF("precopying unaligned %d bytes to %#" HWADDR_PRIx "\n", |
80fc95d8 AG |
135 | unaligned, io->addr + io->len - unaligned); |
136 | ||
137 | bdrv_read(s->bs, sector_num + nsector, io->remainder, 1); | |
138 | cpu_physical_memory_write(io->addr + io->len - unaligned, | |
139 | io->remainder, unaligned); | |
140 | ||
141 | io->len -= unaligned; | |
142 | } | |
143 | ||
144 | MACIO_DPRINTF("io->len = %#x\n", io->len); | |
b8842209 | 145 | |
f487b677 | 146 | qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1, |
df32fd1c | 147 | &address_space_memory); |
b8842209 | 148 | qemu_sglist_add(&s->sg, io->addr, io->len); |
80fc95d8 AG |
149 | io->addr += s->io_buffer_size; |
150 | io->remainder_len = MIN(s->packet_transfer_size - s->io_buffer_size, | |
151 | (0x200 - unaligned) & 0x1ff); | |
152 | MACIO_DPRINTF("set remainder to: %d\n", io->remainder_len); | |
153 | ||
154 | /* We would read no data from the block layer, thus not get a callback. | |
155 | Just fake completion manually. */ | |
156 | if (!io->len) { | |
157 | pmac_ide_atapi_transfer_cb(opaque, 0); | |
158 | return; | |
159 | } | |
160 | ||
b8842209 GH |
161 | io->len = 0; |
162 | ||
33ce36bb AG |
163 | MACIO_DPRINTF("sector_num=%d size=%d, cmd_cmd=%d\n", |
164 | (s->lba << 2) + (s->io_buffer_index >> 9), | |
165 | s->packet_transfer_size, s->dma_cmd); | |
166 | ||
b8842209 GH |
167 | m->aiocb = dma_bdrv_read(s->bs, &s->sg, |
168 | (int64_t)(s->lba << 2) + (s->io_buffer_index >> 9), | |
169 | pmac_ide_atapi_transfer_cb, io); | |
a597e79c CH |
170 | return; |
171 | ||
172 | done: | |
33ce36bb | 173 | MACIO_DPRINTF("done DMA\n"); |
5366d0c8 | 174 | block_acct_done(bdrv_get_stats(s->bs), &s->acct); |
a597e79c | 175 | io->dma_end(opaque); |
b8842209 GH |
176 | } |
177 | ||
178 | static void pmac_ide_transfer_cb(void *opaque, int ret) | |
179 | { | |
180 | DBDMA_io *io = opaque; | |
181 | MACIOIDEState *m = io->opaque; | |
182 | IDEState *s = idebus_active_if(&m->bus); | |
80fc95d8 | 183 | int n = 0; |
b8842209 | 184 | int64_t sector_num; |
80fc95d8 | 185 | int unaligned; |
b8842209 GH |
186 | |
187 | if (ret < 0) { | |
33ce36bb | 188 | MACIO_DPRINTF("DMA error\n"); |
b8842209 GH |
189 | m->aiocb = NULL; |
190 | qemu_sglist_destroy(&s->sg); | |
8aef291f | 191 | ide_dma_error(s); |
80fc95d8 | 192 | io->remainder_len = 0; |
a597e79c | 193 | goto done; |
b8842209 GH |
194 | } |
195 | ||
3e300fa6 AG |
196 | if (--io->requests) { |
197 | /* More requests still in flight */ | |
198 | return; | |
199 | } | |
200 | ||
cae32357 AG |
201 | if (!m->dma_active) { |
202 | MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n", | |
203 | s->nsector, io->len, s->status); | |
204 | /* data not ready yet, wait for the channel to get restarted */ | |
205 | io->processing = false; | |
206 | return; | |
207 | } | |
208 | ||
b8842209 | 209 | sector_num = ide_get_sector(s); |
33ce36bb | 210 | MACIO_DPRINTF("io_buffer_size = %#x\n", s->io_buffer_size); |
b8842209 GH |
211 | if (s->io_buffer_size > 0) { |
212 | m->aiocb = NULL; | |
213 | qemu_sglist_destroy(&s->sg); | |
214 | n = (s->io_buffer_size + 0x1ff) >> 9; | |
215 | sector_num += n; | |
216 | ide_set_sector(s, sector_num); | |
217 | s->nsector -= n; | |
218 | } | |
219 | ||
3e300fa6 AG |
220 | if (io->finish_remain_read) { |
221 | /* Finish a stale read from the last iteration */ | |
222 | io->finish_remain_read = false; | |
223 | cpu_physical_memory_write(io->finish_addr, io->remainder, | |
224 | io->finish_len); | |
225 | } | |
226 | ||
04dd1259 SW |
227 | MACIO_DPRINTF("remainder: %d io->len: %d nsector: %d " |
228 | "sector_num: %" PRId64 "\n", | |
80fc95d8 AG |
229 | io->remainder_len, io->len, s->nsector, sector_num); |
230 | if (io->remainder_len && io->len) { | |
231 | /* guest wants the rest of its previous transfer */ | |
232 | int remainder_len = MIN(io->remainder_len, io->len); | |
233 | uint8_t *p = &io->remainder[0x200 - remainder_len]; | |
234 | ||
04dd1259 | 235 | MACIO_DPRINTF("copying remainder %d bytes at %#" HWADDR_PRIx "\n", |
80fc95d8 AG |
236 | remainder_len, io->addr); |
237 | ||
238 | switch (s->dma_cmd) { | |
239 | case IDE_DMA_READ: | |
240 | cpu_physical_memory_write(io->addr, p, remainder_len); | |
241 | break; | |
242 | case IDE_DMA_WRITE: | |
243 | cpu_physical_memory_read(io->addr, p, remainder_len); | |
80fc95d8 AG |
244 | break; |
245 | case IDE_DMA_TRIM: | |
246 | break; | |
247 | } | |
248 | io->addr += remainder_len; | |
249 | io->len -= remainder_len; | |
250 | io->remainder_len -= remainder_len; | |
3e300fa6 AG |
251 | |
252 | if (s->dma_cmd == IDE_DMA_WRITE && !io->remainder_len) { | |
253 | io->requests++; | |
254 | qemu_iovec_reset(&io->iov); | |
255 | qemu_iovec_add(&io->iov, io->remainder, 0x200); | |
256 | ||
257 | m->aiocb = bdrv_aio_writev(s->bs, sector_num - 1, &io->iov, 1, | |
258 | pmac_ide_transfer_cb, io); | |
259 | } | |
80fc95d8 AG |
260 | } |
261 | ||
262 | if (s->nsector == 0 && !io->remainder_len) { | |
33ce36bb | 263 | MACIO_DPRINTF("end of transfer\n"); |
b8842209 | 264 | s->status = READY_STAT | SEEK_STAT; |
9cdd03a7 | 265 | ide_set_irq(s->bus); |
cae32357 | 266 | m->dma_active = false; |
b8842209 GH |
267 | } |
268 | ||
b8842209 | 269 | if (io->len == 0) { |
33ce36bb | 270 | MACIO_DPRINTF("end of DMA\n"); |
a597e79c | 271 | goto done; |
b8842209 GH |
272 | } |
273 | ||
274 | /* launch next transfer */ | |
275 | ||
276 | s->io_buffer_index = 0; | |
f35ea98c | 277 | s->io_buffer_size = MIN(io->len, s->nsector * 512); |
b8842209 | 278 | |
80fc95d8 AG |
279 | /* handle unaligned accesses first, get them over with and only do the |
280 | remaining bulk transfer using our async DMA helpers */ | |
281 | unaligned = io->len & 0x1ff; | |
282 | if (unaligned) { | |
283 | int nsector = io->len >> 9; | |
284 | ||
04dd1259 | 285 | MACIO_DPRINTF("precopying unaligned %d bytes to %#" HWADDR_PRIx "\n", |
80fc95d8 AG |
286 | unaligned, io->addr + io->len - unaligned); |
287 | ||
288 | switch (s->dma_cmd) { | |
289 | case IDE_DMA_READ: | |
3e300fa6 AG |
290 | io->requests++; |
291 | io->finish_addr = io->addr + io->len - unaligned; | |
292 | io->finish_len = unaligned; | |
293 | io->finish_remain_read = true; | |
294 | qemu_iovec_reset(&io->iov); | |
295 | qemu_iovec_add(&io->iov, io->remainder, 0x200); | |
296 | ||
297 | m->aiocb = bdrv_aio_readv(s->bs, sector_num + nsector, &io->iov, 1, | |
298 | pmac_ide_transfer_cb, io); | |
80fc95d8 AG |
299 | break; |
300 | case IDE_DMA_WRITE: | |
301 | /* cache the contents in our io struct */ | |
302 | cpu_physical_memory_read(io->addr + io->len - unaligned, | |
3e300fa6 AG |
303 | io->remainder + io->remainder_len, |
304 | unaligned); | |
80fc95d8 AG |
305 | break; |
306 | case IDE_DMA_TRIM: | |
307 | break; | |
308 | } | |
80fc95d8 AG |
309 | } |
310 | ||
33ce36bb AG |
311 | MACIO_DPRINTF("io->len = %#x\n", io->len); |
312 | ||
f487b677 | 313 | qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1, |
df32fd1c | 314 | &address_space_memory); |
b8842209 | 315 | qemu_sglist_add(&s->sg, io->addr, io->len); |
80fc95d8 AG |
316 | io->addr += io->len + unaligned; |
317 | io->remainder_len = (0x200 - unaligned) & 0x1ff; | |
318 | MACIO_DPRINTF("set remainder to: %d\n", io->remainder_len); | |
319 | ||
3e300fa6 | 320 | /* Only subsector reads happening */ |
80fc95d8 | 321 | if (!io->len) { |
3e300fa6 AG |
322 | if (!io->requests) { |
323 | io->requests++; | |
324 | pmac_ide_transfer_cb(opaque, ret); | |
325 | } | |
80fc95d8 AG |
326 | return; |
327 | } | |
328 | ||
b8842209 GH |
329 | io->len = 0; |
330 | ||
33ce36bb AG |
331 | MACIO_DPRINTF("sector_num=%" PRId64 " n=%d, nsector=%d, cmd_cmd=%d\n", |
332 | sector_num, n, s->nsector, s->dma_cmd); | |
333 | ||
4e1e0051 CH |
334 | switch (s->dma_cmd) { |
335 | case IDE_DMA_READ: | |
b8842209 | 336 | m->aiocb = dma_bdrv_read(s->bs, &s->sg, sector_num, |
8aef291f | 337 | pmac_ide_transfer_cb, io); |
4e1e0051 CH |
338 | break; |
339 | case IDE_DMA_WRITE: | |
b8842209 | 340 | m->aiocb = dma_bdrv_write(s->bs, &s->sg, sector_num, |
8aef291f | 341 | pmac_ide_transfer_cb, io); |
4e1e0051 | 342 | break; |
d353fb72 CH |
343 | case IDE_DMA_TRIM: |
344 | m->aiocb = dma_bdrv_io(s->bs, &s->sg, sector_num, | |
b9b5df6f | 345 | ide_issue_trim, pmac_ide_transfer_cb, io, |
43cf8ae6 | 346 | DMA_DIRECTION_TO_DEVICE); |
d353fb72 | 347 | break; |
4e1e0051 | 348 | } |
3e300fa6 AG |
349 | |
350 | io->requests++; | |
a597e79c | 351 | return; |
b9b2008b | 352 | |
a597e79c CH |
353 | done: |
354 | if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) { | |
5366d0c8 | 355 | block_acct_done(bdrv_get_stats(s->bs), &s->acct); |
a597e79c CH |
356 | } |
357 | io->dma_end(io); | |
b8842209 GH |
358 | } |
359 | ||
360 | static void pmac_ide_transfer(DBDMA_io *io) | |
361 | { | |
362 | MACIOIDEState *m = io->opaque; | |
363 | IDEState *s = idebus_active_if(&m->bus); | |
364 | ||
33ce36bb AG |
365 | MACIO_DPRINTF("\n"); |
366 | ||
b8842209 | 367 | s->io_buffer_size = 0; |
cd8722bb | 368 | if (s->drive_kind == IDE_CD) { |
85720d36 MCA |
369 | |
370 | /* Handle non-block ATAPI DMA transfers */ | |
371 | if (s->lba == -1) { | |
372 | s->io_buffer_size = MIN(io->len, s->packet_transfer_size); | |
5366d0c8 BC |
373 | block_acct_start(bdrv_get_stats(s->bs), &s->acct, s->io_buffer_size, |
374 | BLOCK_ACCT_READ); | |
85720d36 MCA |
375 | MACIO_DPRINTF("non-block ATAPI DMA transfer size: %d\n", |
376 | s->io_buffer_size); | |
377 | ||
378 | /* Copy ATAPI buffer directly to RAM and finish */ | |
379 | cpu_physical_memory_write(io->addr, s->io_buffer, | |
380 | s->io_buffer_size); | |
381 | ide_atapi_cmd_ok(s); | |
382 | m->dma_active = false; | |
383 | ||
384 | MACIO_DPRINTF("end of non-block ATAPI DMA transfer\n"); | |
5366d0c8 | 385 | block_acct_done(bdrv_get_stats(s->bs), &s->acct); |
85720d36 MCA |
386 | io->dma_end(io); |
387 | return; | |
388 | } | |
389 | ||
5366d0c8 BC |
390 | block_acct_start(bdrv_get_stats(s->bs), &s->acct, io->len, |
391 | BLOCK_ACCT_READ); | |
b8842209 GH |
392 | pmac_ide_atapi_transfer_cb(io, 0); |
393 | return; | |
394 | } | |
395 | ||
a597e79c CH |
396 | switch (s->dma_cmd) { |
397 | case IDE_DMA_READ: | |
5366d0c8 BC |
398 | block_acct_start(bdrv_get_stats(s->bs), &s->acct, io->len, |
399 | BLOCK_ACCT_READ); | |
a597e79c CH |
400 | break; |
401 | case IDE_DMA_WRITE: | |
5366d0c8 BC |
402 | block_acct_start(bdrv_get_stats(s->bs), &s->acct, io->len, |
403 | BLOCK_ACCT_WRITE); | |
a597e79c CH |
404 | break; |
405 | default: | |
406 | break; | |
407 | } | |
408 | ||
3e300fa6 | 409 | io->requests++; |
b8842209 GH |
410 | pmac_ide_transfer_cb(io, 0); |
411 | } | |
412 | ||
413 | static void pmac_ide_flush(DBDMA_io *io) | |
414 | { | |
415 | MACIOIDEState *m = io->opaque; | |
416 | ||
922453bc SH |
417 | if (m->aiocb) { |
418 | bdrv_drain_all(); | |
419 | } | |
b8842209 GH |
420 | } |
421 | ||
422 | /* PowerMac IDE memory IO */ | |
423 | static void pmac_ide_writeb (void *opaque, | |
a8170e5e | 424 | hwaddr addr, uint32_t val) |
b8842209 GH |
425 | { |
426 | MACIOIDEState *d = opaque; | |
427 | ||
428 | addr = (addr & 0xFFF) >> 4; | |
429 | switch (addr) { | |
430 | case 1 ... 7: | |
431 | ide_ioport_write(&d->bus, addr, val); | |
432 | break; | |
433 | case 8: | |
434 | case 22: | |
435 | ide_cmd_write(&d->bus, 0, val); | |
436 | break; | |
437 | default: | |
438 | break; | |
439 | } | |
440 | } | |
441 | ||
a8170e5e | 442 | static uint32_t pmac_ide_readb (void *opaque,hwaddr addr) |
b8842209 GH |
443 | { |
444 | uint8_t retval; | |
445 | MACIOIDEState *d = opaque; | |
446 | ||
447 | addr = (addr & 0xFFF) >> 4; | |
448 | switch (addr) { | |
449 | case 1 ... 7: | |
450 | retval = ide_ioport_read(&d->bus, addr); | |
451 | break; | |
452 | case 8: | |
453 | case 22: | |
454 | retval = ide_status_read(&d->bus, 0); | |
455 | break; | |
456 | default: | |
457 | retval = 0xFF; | |
458 | break; | |
459 | } | |
460 | return retval; | |
461 | } | |
462 | ||
463 | static void pmac_ide_writew (void *opaque, | |
a8170e5e | 464 | hwaddr addr, uint32_t val) |
b8842209 GH |
465 | { |
466 | MACIOIDEState *d = opaque; | |
467 | ||
468 | addr = (addr & 0xFFF) >> 4; | |
b8842209 | 469 | val = bswap16(val); |
b8842209 GH |
470 | if (addr == 0) { |
471 | ide_data_writew(&d->bus, 0, val); | |
472 | } | |
473 | } | |
474 | ||
a8170e5e | 475 | static uint32_t pmac_ide_readw (void *opaque,hwaddr addr) |
b8842209 GH |
476 | { |
477 | uint16_t retval; | |
478 | MACIOIDEState *d = opaque; | |
479 | ||
480 | addr = (addr & 0xFFF) >> 4; | |
481 | if (addr == 0) { | |
482 | retval = ide_data_readw(&d->bus, 0); | |
483 | } else { | |
484 | retval = 0xFFFF; | |
485 | } | |
b8842209 | 486 | retval = bswap16(retval); |
b8842209 GH |
487 | return retval; |
488 | } | |
489 | ||
490 | static void pmac_ide_writel (void *opaque, | |
a8170e5e | 491 | hwaddr addr, uint32_t val) |
b8842209 GH |
492 | { |
493 | MACIOIDEState *d = opaque; | |
494 | ||
495 | addr = (addr & 0xFFF) >> 4; | |
b8842209 | 496 | val = bswap32(val); |
b8842209 GH |
497 | if (addr == 0) { |
498 | ide_data_writel(&d->bus, 0, val); | |
499 | } | |
500 | } | |
501 | ||
a8170e5e | 502 | static uint32_t pmac_ide_readl (void *opaque,hwaddr addr) |
b8842209 GH |
503 | { |
504 | uint32_t retval; | |
505 | MACIOIDEState *d = opaque; | |
506 | ||
507 | addr = (addr & 0xFFF) >> 4; | |
508 | if (addr == 0) { | |
509 | retval = ide_data_readl(&d->bus, 0); | |
510 | } else { | |
511 | retval = 0xFFFFFFFF; | |
512 | } | |
b8842209 | 513 | retval = bswap32(retval); |
b8842209 GH |
514 | return retval; |
515 | } | |
516 | ||
a348f108 | 517 | static const MemoryRegionOps pmac_ide_ops = { |
23c5e4ca AK |
518 | .old_mmio = { |
519 | .write = { | |
520 | pmac_ide_writeb, | |
521 | pmac_ide_writew, | |
522 | pmac_ide_writel, | |
523 | }, | |
524 | .read = { | |
525 | pmac_ide_readb, | |
526 | pmac_ide_readw, | |
527 | pmac_ide_readl, | |
528 | }, | |
529 | }, | |
530 | .endianness = DEVICE_NATIVE_ENDIAN, | |
b8842209 GH |
531 | }; |
532 | ||
44bfa332 JQ |
533 | static const VMStateDescription vmstate_pmac = { |
534 | .name = "ide", | |
535 | .version_id = 3, | |
536 | .minimum_version_id = 0, | |
35d08458 | 537 | .fields = (VMStateField[]) { |
44bfa332 JQ |
538 | VMSTATE_IDE_BUS(bus, MACIOIDEState), |
539 | VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState), | |
540 | VMSTATE_END_OF_LIST() | |
b8842209 | 541 | } |
44bfa332 | 542 | }; |
b8842209 | 543 | |
07a7484e | 544 | static void macio_ide_reset(DeviceState *dev) |
b8842209 | 545 | { |
07a7484e | 546 | MACIOIDEState *d = MACIO_IDE(dev); |
b8842209 | 547 | |
4a643563 | 548 | ide_bus_reset(&d->bus); |
b8842209 GH |
549 | } |
550 | ||
4aa3510f AG |
551 | static int ide_nop_int(IDEDMA *dma, int x) |
552 | { | |
553 | return 0; | |
554 | } | |
555 | ||
556 | static void ide_nop_restart(void *opaque, int x, RunState y) | |
557 | { | |
558 | } | |
559 | ||
560 | static void ide_dbdma_start(IDEDMA *dma, IDEState *s, | |
561 | BlockDriverCompletionFunc *cb) | |
562 | { | |
563 | MACIOIDEState *m = container_of(dma, MACIOIDEState, dma); | |
564 | ||
565 | MACIO_DPRINTF("\n"); | |
cae32357 | 566 | m->dma_active = true; |
4aa3510f AG |
567 | DBDMA_kick(m->dbdma); |
568 | } | |
569 | ||
570 | static const IDEDMAOps dbdma_ops = { | |
571 | .start_dma = ide_dbdma_start, | |
4aa3510f AG |
572 | .prepare_buf = ide_nop_int, |
573 | .rw_buf = ide_nop_int, | |
574 | .set_unit = ide_nop_int, | |
4aa3510f | 575 | .restart_cb = ide_nop_restart, |
4aa3510f AG |
576 | }; |
577 | ||
07a7484e | 578 | static void macio_ide_realizefn(DeviceState *dev, Error **errp) |
b8842209 | 579 | { |
07a7484e AF |
580 | MACIOIDEState *s = MACIO_IDE(dev); |
581 | ||
582 | ide_init2(&s->bus, s->irq); | |
4aa3510f AG |
583 | |
584 | /* Register DMA callbacks */ | |
585 | s->dma.ops = &dbdma_ops; | |
586 | s->bus.dma = &s->dma; | |
07a7484e AF |
587 | } |
588 | ||
589 | static void macio_ide_initfn(Object *obj) | |
590 | { | |
591 | SysBusDevice *d = SYS_BUS_DEVICE(obj); | |
592 | MACIOIDEState *s = MACIO_IDE(obj); | |
593 | ||
c6baf942 | 594 | ide_bus_new(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2); |
1437c94b | 595 | memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000); |
07a7484e AF |
596 | sysbus_init_mmio(d, &s->mem); |
597 | sysbus_init_irq(d, &s->irq); | |
598 | sysbus_init_irq(d, &s->dma_irq); | |
599 | } | |
600 | ||
601 | static void macio_ide_class_init(ObjectClass *oc, void *data) | |
602 | { | |
603 | DeviceClass *dc = DEVICE_CLASS(oc); | |
604 | ||
605 | dc->realize = macio_ide_realizefn; | |
606 | dc->reset = macio_ide_reset; | |
607 | dc->vmsd = &vmstate_pmac; | |
608 | } | |
b8842209 | 609 | |
07a7484e AF |
610 | static const TypeInfo macio_ide_type_info = { |
611 | .name = TYPE_MACIO_IDE, | |
612 | .parent = TYPE_SYS_BUS_DEVICE, | |
613 | .instance_size = sizeof(MACIOIDEState), | |
614 | .instance_init = macio_ide_initfn, | |
615 | .class_init = macio_ide_class_init, | |
616 | }; | |
b8842209 | 617 | |
07a7484e AF |
618 | static void macio_ide_register_types(void) |
619 | { | |
620 | type_register_static(&macio_ide_type_info); | |
621 | } | |
b8842209 | 622 | |
14eefd0e | 623 | /* hd_table must contain 2 block drivers */ |
07a7484e AF |
624 | void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table) |
625 | { | |
626 | int i; | |
b8842209 | 627 | |
07a7484e AF |
628 | for (i = 0; i < 2; i++) { |
629 | if (hd_table[i]) { | |
630 | ide_create_drive(&s->bus, i, hd_table[i]); | |
631 | } | |
632 | } | |
b8842209 | 633 | } |
07a7484e AF |
634 | |
635 | void macio_ide_register_dma(MACIOIDEState *s, void *dbdma, int channel) | |
636 | { | |
4aa3510f | 637 | s->dbdma = dbdma; |
07a7484e AF |
638 | DBDMA_register_channel(dbdma, channel, s->dma_irq, |
639 | pmac_ide_transfer, pmac_ide_flush, s); | |
640 | } | |
641 | ||
642 | type_init(macio_ide_register_types) |