]> Git Repo - qemu.git/blame - hw/acpi/ich9.c
x86: Clean up includes
[qemu.git] / hw / acpi / ich9.c
CommitLineData
e516572f
JB
1/*
2 * ACPI implementation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
6f918e40
JB
5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
7 * Copyright (C) 2012 Jason Baron <[email protected]>
8 *
9 * This is based on acpi.c.
e516572f
JB
10 *
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License version 2 as published by the Free Software Foundation.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
19 *
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, see <http://www.gnu.org/licenses/>
e516572f 22 *
6f918e40
JB
23 * Contributions after 2012-01-13 are licensed under the terms of the
24 * GNU GPL, version 2 or (at your option) any later version.
e516572f 25 */
b6a0aa05 26#include "qemu/osdep.h"
83c9f4ca 27#include "hw/hw.h"
6f1426ab 28#include "qapi/visitor.h"
0d09e41a 29#include "hw/i386/pc.h"
83c9f4ca 30#include "hw/pci/pci.h"
1de7afc9 31#include "qemu/timer.h"
9c17d615 32#include "sysemu/sysemu.h"
0d09e41a 33#include "hw/acpi/acpi.h"
92055797 34#include "hw/acpi/tco.h"
9c17d615 35#include "sysemu/kvm.h"
022c62cb 36#include "exec/address-spaces.h"
e516572f 37
0d09e41a 38#include "hw/i386/ich9.h"
1f862184 39#include "hw/mem/pc-dimm.h"
e516572f
JB
40
41//#define DEBUG
42
43#ifdef DEBUG
44#define ICH9_DEBUG(fmt, ...) \
45do { printf("%s "fmt, __func__, ## __VA_ARGS__); } while (0)
46#else
47#define ICH9_DEBUG(fmt, ...) do { } while (0)
48#endif
49
e516572f
JB
50static void ich9_pm_update_sci_fn(ACPIREGS *regs)
51{
52 ICH9LPCPMRegs *pm = container_of(regs, ICH9LPCPMRegs, acpi_regs);
06313503 53 acpi_update_sci(&pm->acpi_regs, pm->irq);
e516572f
JB
54}
55
76a7daf9
GH
56static uint64_t ich9_gpe_readb(void *opaque, hwaddr addr, unsigned width)
57{
58 ICH9LPCPMRegs *pm = opaque;
59 return acpi_gpe_ioport_readb(&pm->acpi_regs, addr);
60}
61
62static void ich9_gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
63 unsigned width)
64{
65 ICH9LPCPMRegs *pm = opaque;
66 acpi_gpe_ioport_writeb(&pm->acpi_regs, addr, val);
2c047956 67 acpi_update_sci(&pm->acpi_regs, pm->irq);
76a7daf9
GH
68}
69
70static const MemoryRegionOps ich9_gpe_ops = {
71 .read = ich9_gpe_readb,
72 .write = ich9_gpe_writeb,
73 .valid.min_access_size = 1,
74 .valid.max_access_size = 4,
75 .impl.min_access_size = 1,
76 .impl.max_access_size = 1,
77 .endianness = DEVICE_LITTLE_ENDIAN,
78};
79
10cc69b0
GH
80static uint64_t ich9_smi_readl(void *opaque, hwaddr addr, unsigned width)
81{
82 ICH9LPCPMRegs *pm = opaque;
83 switch (addr) {
84 case 0:
85 return pm->smi_en;
86 case 4:
87 return pm->smi_sts;
88 default:
89 return 0;
90 }
91}
92
93static void ich9_smi_writel(void *opaque, hwaddr addr, uint64_t val,
94 unsigned width)
95{
96 ICH9LPCPMRegs *pm = opaque;
92055797
PA
97 TCOIORegs *tr = &pm->tco_regs;
98 uint64_t tco_en;
99
10cc69b0
GH
100 switch (addr) {
101 case 0:
92055797
PA
102 tco_en = pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN;
103 /* once TCO_LOCK bit is set, TCO_EN bit cannot be overwritten */
104 if (tr->tco.cnt1 & TCO_LOCK) {
105 val = (val & ~ICH9_PMIO_SMI_EN_TCO_EN) | tco_en;
106 }
11e66a15
GH
107 pm->smi_en &= ~pm->smi_en_wmask;
108 pm->smi_en |= (val & pm->smi_en_wmask);
10cc69b0
GH
109 break;
110 }
111}
112
113static const MemoryRegionOps ich9_smi_ops = {
114 .read = ich9_smi_readl,
115 .write = ich9_smi_writel,
116 .valid.min_access_size = 4,
117 .valid.max_access_size = 4,
118 .endianness = DEVICE_LITTLE_ENDIAN,
119};
120
e516572f
JB
121void ich9_pm_iospace_update(ICH9LPCPMRegs *pm, uint32_t pm_io_base)
122{
123 ICH9_DEBUG("to 0x%x\n", pm_io_base);
124
125 assert((pm_io_base & ICH9_PMIO_MASK) == 0);
126
e516572f 127 pm->pm_io_base = pm_io_base;
cacaab8b
GH
128 memory_region_transaction_begin();
129 memory_region_set_enabled(&pm->io, pm->pm_io_base != 0);
130 memory_region_set_address(&pm->io, pm->pm_io_base);
131 memory_region_transaction_commit();
e516572f
JB
132}
133
134static int ich9_pm_post_load(void *opaque, int version_id)
135{
136 ICH9LPCPMRegs *pm = opaque;
137 uint32_t pm_io_base = pm->pm_io_base;
138 pm->pm_io_base = 0;
139 ich9_pm_iospace_update(pm, pm_io_base);
140 return 0;
141}
142
143#define VMSTATE_GPE_ARRAY(_field, _state) \
144 { \
145 .name = (stringify(_field)), \
146 .version_id = 0, \
147 .num = ICH9_PMIO_GPE0_LEN, \
148 .info = &vmstate_info_uint8, \
149 .size = sizeof(uint8_t), \
150 .flags = VMS_ARRAY | VMS_POINTER, \
151 .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
152 }
153
f816a62d
IM
154static bool vmstate_test_use_memhp(void *opaque)
155{
156 ICH9LPCPMRegs *s = opaque;
157 return s->acpi_memory_hotplug.is_enabled;
158}
159
160static const VMStateDescription vmstate_memhp_state = {
161 .name = "ich9_pm/memhp",
162 .version_id = 1,
163 .minimum_version_id = 1,
164 .minimum_version_id_old = 1,
5cd8cada 165 .needed = vmstate_test_use_memhp,
f816a62d
IM
166 .fields = (VMStateField[]) {
167 VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, ICH9LPCPMRegs),
168 VMSTATE_END_OF_LIST()
169 }
170};
171
92055797
PA
172static bool vmstate_test_use_tco(void *opaque)
173{
174 ICH9LPCPMRegs *s = opaque;
175 return s->enable_tco;
176}
177
178static const VMStateDescription vmstate_tco_io_state = {
179 .name = "ich9_pm/tco",
180 .version_id = 1,
181 .minimum_version_id = 1,
182 .minimum_version_id_old = 1,
183 .needed = vmstate_test_use_tco,
184 .fields = (VMStateField[]) {
185 VMSTATE_STRUCT(tco_regs, ICH9LPCPMRegs, 1, vmstate_tco_io_sts,
186 TCOIORegs),
187 VMSTATE_END_OF_LIST()
188 }
189};
190
e516572f
JB
191const VMStateDescription vmstate_ich9_pm = {
192 .name = "ich9_pm",
193 .version_id = 1,
194 .minimum_version_id = 1,
e516572f
JB
195 .post_load = ich9_pm_post_load,
196 .fields = (VMStateField[]) {
197 VMSTATE_UINT16(acpi_regs.pm1.evt.sts, ICH9LPCPMRegs),
198 VMSTATE_UINT16(acpi_regs.pm1.evt.en, ICH9LPCPMRegs),
199 VMSTATE_UINT16(acpi_regs.pm1.cnt.cnt, ICH9LPCPMRegs),
e720677e 200 VMSTATE_TIMER_PTR(acpi_regs.tmr.timer, ICH9LPCPMRegs),
e516572f
JB
201 VMSTATE_INT64(acpi_regs.tmr.overflow_time, ICH9LPCPMRegs),
202 VMSTATE_GPE_ARRAY(acpi_regs.gpe.sts, ICH9LPCPMRegs),
203 VMSTATE_GPE_ARRAY(acpi_regs.gpe.en, ICH9LPCPMRegs),
204 VMSTATE_UINT32(smi_en, ICH9LPCPMRegs),
205 VMSTATE_UINT32(smi_sts, ICH9LPCPMRegs),
206 VMSTATE_END_OF_LIST()
f816a62d 207 },
5cd8cada
JQ
208 .subsections = (const VMStateDescription*[]) {
209 &vmstate_memhp_state,
92055797
PA
210 &vmstate_tco_io_state,
211 NULL
e516572f
JB
212 }
213};
214
215static void pm_reset(void *opaque)
216{
217 ICH9LPCPMRegs *pm = opaque;
218 ich9_pm_iospace_update(pm, 0);
219
220 acpi_pm1_evt_reset(&pm->acpi_regs);
221 acpi_pm1_cnt_reset(&pm->acpi_regs);
222 acpi_pm_tmr_reset(&pm->acpi_regs);
223 acpi_gpe_reset(&pm->acpi_regs);
224
be66680e 225 pm->smi_en = 0;
fba72476 226 if (!pm->smm_enabled) {
f3c30aea 227 /* Mark SMM as already inited to prevent SMM from running. */
21bcfdd9
JK
228 pm->smi_en |= ICH9_PMIO_SMI_EN_APMC_EN;
229 }
11e66a15 230 pm->smi_en_wmask = ~0;
21bcfdd9 231
06313503 232 acpi_update_sci(&pm->acpi_regs, pm->irq);
e516572f
JB
233}
234
235static void pm_powerdown_req(Notifier *n, void *opaque)
236{
237 ICH9LPCPMRegs *pm = container_of(n, ICH9LPCPMRegs, powerdown_notifier);
238
239 acpi_pm1_evt_power_down(&pm->acpi_regs);
240}
241
92055797
PA
242void ich9_pm_init(PCIDevice *lpc_pci, ICH9LPCPMRegs *pm,
243 bool smm_enabled, bool enable_tco,
a3ac6b53 244 qemu_irq sci_irq)
e516572f 245{
64bde0f3 246 memory_region_init(&pm->io, OBJECT(lpc_pci), "ich9-pm", ICH9_PMIO_SIZE);
cacaab8b 247 memory_region_set_enabled(&pm->io, false);
503b19fc
GH
248 memory_region_add_subregion(pci_address_space_io(lpc_pci),
249 0, &pm->io);
cacaab8b 250
77d58b1e 251 acpi_pm_tmr_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
b5a7c024 252 acpi_pm1_evt_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
9a10bbb4
LE
253 acpi_pm1_cnt_init(&pm->acpi_regs, &pm->io, pm->disable_s3, pm->disable_s4,
254 pm->s4_val);
76a7daf9 255
e516572f 256 acpi_gpe_init(&pm->acpi_regs, ICH9_PMIO_GPE0_LEN);
64bde0f3 257 memory_region_init_io(&pm->io_gpe, OBJECT(lpc_pci), &ich9_gpe_ops, pm,
75902802 258 "acpi-gpe0", ICH9_PMIO_GPE0_LEN);
76a7daf9 259 memory_region_add_subregion(&pm->io, ICH9_PMIO_GPE0_STS, &pm->io_gpe);
e516572f 260
64bde0f3 261 memory_region_init_io(&pm->io_smi, OBJECT(lpc_pci), &ich9_smi_ops, pm,
75902802 262 "acpi-smi", 8);
10cc69b0
GH
263 memory_region_add_subregion(&pm->io, ICH9_PMIO_SMI_EN, &pm->io_smi);
264
fba72476 265 pm->smm_enabled = smm_enabled;
92055797
PA
266
267 pm->enable_tco = enable_tco;
268 if (pm->enable_tco) {
269 acpi_pm_tco_init(&pm->tco_regs, &pm->io);
270 }
271
e516572f
JB
272 pm->irq = sci_irq;
273 qemu_register_reset(pm_reset, pm);
274 pm->powerdown_notifier.notify = pm_powerdown_req;
275 qemu_register_powerdown_notifier(&pm->powerdown_notifier);
d6610bc2 276
411b5db8
GZ
277 acpi_cpu_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci),
278 &pm->gpe_cpu, ICH9_CPU_HOTPLUG_IO_BASE);
1f862184
IM
279
280 if (pm->acpi_memory_hotplug.is_enabled) {
281 acpi_memory_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci),
282 &pm->acpi_memory_hotplug);
283 }
e516572f 284}
6f1426ab
MT
285
286static void ich9_pm_get_gpe0_blk(Object *obj, Visitor *v,
287 void *opaque, const char *name,
288 Error **errp)
289{
290 ICH9LPCPMRegs *pm = opaque;
291 uint32_t value = pm->pm_io_base + ICH9_PMIO_GPE0_STS;
292
293 visit_type_uint32(v, &value, name, errp);
294}
295
1f862184
IM
296static bool ich9_pm_get_memory_hotplug_support(Object *obj, Error **errp)
297{
298 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
299
300 return s->pm.acpi_memory_hotplug.is_enabled;
301}
302
303static void ich9_pm_set_memory_hotplug_support(Object *obj, bool value,
304 Error **errp)
305{
306 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
307
308 s->pm.acpi_memory_hotplug.is_enabled = value;
309}
310
6ac0d8d4
AS
311static void ich9_pm_get_disable_s3(Object *obj, Visitor *v,
312 void *opaque, const char *name,
313 Error **errp)
314{
315 ICH9LPCPMRegs *pm = opaque;
316 uint8_t value = pm->disable_s3;
317
318 visit_type_uint8(v, &value, name, errp);
319}
320
321static void ich9_pm_set_disable_s3(Object *obj, Visitor *v,
322 void *opaque, const char *name,
323 Error **errp)
324{
325 ICH9LPCPMRegs *pm = opaque;
326 Error *local_err = NULL;
327 uint8_t value;
328
329 visit_type_uint8(v, &value, name, &local_err);
330 if (local_err) {
331 goto out;
332 }
333 pm->disable_s3 = value;
334out:
335 error_propagate(errp, local_err);
336}
337
338static void ich9_pm_get_disable_s4(Object *obj, Visitor *v,
339 void *opaque, const char *name,
340 Error **errp)
341{
342 ICH9LPCPMRegs *pm = opaque;
343 uint8_t value = pm->disable_s4;
344
345 visit_type_uint8(v, &value, name, errp);
346}
347
348static void ich9_pm_set_disable_s4(Object *obj, Visitor *v,
349 void *opaque, const char *name,
350 Error **errp)
351{
352 ICH9LPCPMRegs *pm = opaque;
353 Error *local_err = NULL;
354 uint8_t value;
355
356 visit_type_uint8(v, &value, name, &local_err);
357 if (local_err) {
358 goto out;
359 }
360 pm->disable_s4 = value;
361out:
362 error_propagate(errp, local_err);
363}
364
365static void ich9_pm_get_s4_val(Object *obj, Visitor *v,
366 void *opaque, const char *name,
367 Error **errp)
368{
369 ICH9LPCPMRegs *pm = opaque;
370 uint8_t value = pm->s4_val;
371
372 visit_type_uint8(v, &value, name, errp);
373}
374
375static void ich9_pm_set_s4_val(Object *obj, Visitor *v,
376 void *opaque, const char *name,
377 Error **errp)
378{
379 ICH9LPCPMRegs *pm = opaque;
380 Error *local_err = NULL;
381 uint8_t value;
382
383 visit_type_uint8(v, &value, name, &local_err);
384 if (local_err) {
385 goto out;
386 }
387 pm->s4_val = value;
388out:
389 error_propagate(errp, local_err);
390}
391
92055797
PA
392static bool ich9_pm_get_enable_tco(Object *obj, Error **errp)
393{
394 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
395 return s->pm.enable_tco;
396}
397
398static void ich9_pm_set_enable_tco(Object *obj, bool value, Error **errp)
399{
400 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
401 s->pm.enable_tco = value;
402}
403
6f1426ab
MT
404void ich9_pm_add_properties(Object *obj, ICH9LPCPMRegs *pm, Error **errp)
405{
406 static const uint32_t gpe0_len = ICH9_PMIO_GPE0_LEN;
1f862184 407 pm->acpi_memory_hotplug.is_enabled = true;
6ac0d8d4
AS
408 pm->disable_s3 = 0;
409 pm->disable_s4 = 0;
410 pm->s4_val = 2;
6f1426ab
MT
411
412 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_PM_IO_BASE,
413 &pm->pm_io_base, errp);
414 object_property_add(obj, ACPI_PM_PROP_GPE0_BLK, "uint32",
415 ich9_pm_get_gpe0_blk,
416 NULL, NULL, pm, NULL);
417 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_GPE0_BLK_LEN,
418 &gpe0_len, errp);
1f862184
IM
419 object_property_add_bool(obj, "memory-hotplug-support",
420 ich9_pm_get_memory_hotplug_support,
421 ich9_pm_set_memory_hotplug_support,
422 NULL);
6ac0d8d4
AS
423 object_property_add(obj, ACPI_PM_PROP_S3_DISABLED, "uint8",
424 ich9_pm_get_disable_s3,
425 ich9_pm_set_disable_s3,
426 NULL, pm, NULL);
427 object_property_add(obj, ACPI_PM_PROP_S4_DISABLED, "uint8",
428 ich9_pm_get_disable_s4,
429 ich9_pm_set_disable_s4,
430 NULL, pm, NULL);
431 object_property_add(obj, ACPI_PM_PROP_S4_VAL, "uint8",
432 ich9_pm_get_s4_val,
433 ich9_pm_set_s4_val,
434 NULL, pm, NULL);
92055797
PA
435 object_property_add_bool(obj, ACPI_PM_PROP_TCO_ENABLED,
436 ich9_pm_get_enable_tco,
437 ich9_pm_set_enable_tco,
438 NULL);
1f862184
IM
439}
440
441void ich9_pm_device_plug_cb(ICH9LPCPMRegs *pm, DeviceState *dev, Error **errp)
442{
443 if (pm->acpi_memory_hotplug.is_enabled &&
444 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
445 acpi_memory_plug_cb(&pm->acpi_regs, pm->irq, &pm->acpi_memory_hotplug,
446 dev, errp);
c5171ed0
GZ
447 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
448 acpi_cpu_plug_cb(&pm->acpi_regs, pm->irq, &pm->gpe_cpu, dev, errp);
1f862184
IM
449 } else {
450 error_setg(errp, "acpi: device plug request for not supported device"
451 " type: %s", object_get_typename(OBJECT(dev)));
452 }
6f1426ab 453}
43f50410 454
469b8ad2
TC
455void ich9_pm_device_unplug_request_cb(ICH9LPCPMRegs *pm, DeviceState *dev,
456 Error **errp)
457{
64fec58e
TC
458 if (pm->acpi_memory_hotplug.is_enabled &&
459 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
460 acpi_memory_unplug_request_cb(&pm->acpi_regs, pm->irq,
461 &pm->acpi_memory_hotplug, dev, errp);
462 } else {
463 error_setg(errp, "acpi: device unplug request for not supported device"
464 " type: %s", object_get_typename(OBJECT(dev)));
465 }
469b8ad2
TC
466}
467
91a734a6
TC
468void ich9_pm_device_unplug_cb(ICH9LPCPMRegs *pm, DeviceState *dev,
469 Error **errp)
470{
f7d3e29d
TC
471 if (pm->acpi_memory_hotplug.is_enabled &&
472 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
473 acpi_memory_unplug_cb(&pm->acpi_memory_hotplug, dev, errp);
474 } else {
475 error_setg(errp, "acpi: device unplug for not supported device"
476 " type: %s", object_get_typename(OBJECT(dev)));
477 }
91a734a6
TC
478}
479
43f50410
IM
480void ich9_pm_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
481{
482 ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
483
484 acpi_memory_ospm_status(&s->pm.acpi_memory_hotplug, list);
485}
This page took 0.286825 seconds and 4 git commands to generate.