]>
Commit | Line | Data |
---|---|---|
c896fe29 FB |
1 | /* |
2 | * Tiny Code Generator for QEMU | |
3 | * | |
4 | * Copyright (c) 2008 Fabrice Bellard | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
e58eb534 RH |
24 | |
25 | #ifndef TCG_H | |
26 | #define TCG_H | |
27 | ||
f8393946 | 28 | #include "qemu-common.h" |
0ec9eabc | 29 | #include "qemu/bitops.h" |
78cd7b83 RH |
30 | #include "tcg-target.h" |
31 | ||
32 | /* Default target word size to pointer size. */ | |
33 | #ifndef TCG_TARGET_REG_BITS | |
34 | # if UINTPTR_MAX == UINT32_MAX | |
35 | # define TCG_TARGET_REG_BITS 32 | |
36 | # elif UINTPTR_MAX == UINT64_MAX | |
37 | # define TCG_TARGET_REG_BITS 64 | |
38 | # else | |
39 | # error Unknown pointer size for tcg target | |
40 | # endif | |
817b838e SW |
41 | #endif |
42 | ||
c896fe29 FB |
43 | #if TCG_TARGET_REG_BITS == 32 |
44 | typedef int32_t tcg_target_long; | |
45 | typedef uint32_t tcg_target_ulong; | |
46 | #define TCG_PRIlx PRIx32 | |
47 | #define TCG_PRIld PRId32 | |
48 | #elif TCG_TARGET_REG_BITS == 64 | |
49 | typedef int64_t tcg_target_long; | |
50 | typedef uint64_t tcg_target_ulong; | |
51 | #define TCG_PRIlx PRIx64 | |
52 | #define TCG_PRIld PRId64 | |
53 | #else | |
54 | #error unsupported | |
55 | #endif | |
56 | ||
c38bb94a SW |
57 | #include "tcg-runtime.h" |
58 | ||
c896fe29 FB |
59 | #if TCG_TARGET_NB_REGS <= 32 |
60 | typedef uint32_t TCGRegSet; | |
61 | #elif TCG_TARGET_NB_REGS <= 64 | |
62 | typedef uint64_t TCGRegSet; | |
63 | #else | |
64 | #error unsupported | |
65 | #endif | |
66 | ||
25c4d9cc | 67 | #if TCG_TARGET_REG_BITS == 32 |
e6a72734 | 68 | /* Turn some undef macros into false macros. */ |
4bb7a41e | 69 | #define TCG_TARGET_HAS_trunc_shr_i32 0 |
25c4d9cc | 70 | #define TCG_TARGET_HAS_div_i64 0 |
ca675f46 | 71 | #define TCG_TARGET_HAS_rem_i64 0 |
25c4d9cc RH |
72 | #define TCG_TARGET_HAS_div2_i64 0 |
73 | #define TCG_TARGET_HAS_rot_i64 0 | |
74 | #define TCG_TARGET_HAS_ext8s_i64 0 | |
75 | #define TCG_TARGET_HAS_ext16s_i64 0 | |
76 | #define TCG_TARGET_HAS_ext32s_i64 0 | |
77 | #define TCG_TARGET_HAS_ext8u_i64 0 | |
78 | #define TCG_TARGET_HAS_ext16u_i64 0 | |
79 | #define TCG_TARGET_HAS_ext32u_i64 0 | |
80 | #define TCG_TARGET_HAS_bswap16_i64 0 | |
81 | #define TCG_TARGET_HAS_bswap32_i64 0 | |
82 | #define TCG_TARGET_HAS_bswap64_i64 0 | |
83 | #define TCG_TARGET_HAS_neg_i64 0 | |
84 | #define TCG_TARGET_HAS_not_i64 0 | |
85 | #define TCG_TARGET_HAS_andc_i64 0 | |
86 | #define TCG_TARGET_HAS_orc_i64 0 | |
87 | #define TCG_TARGET_HAS_eqv_i64 0 | |
88 | #define TCG_TARGET_HAS_nand_i64 0 | |
89 | #define TCG_TARGET_HAS_nor_i64 0 | |
90 | #define TCG_TARGET_HAS_deposit_i64 0 | |
ffc5ea09 | 91 | #define TCG_TARGET_HAS_movcond_i64 0 |
d7156f7c RH |
92 | #define TCG_TARGET_HAS_add2_i64 0 |
93 | #define TCG_TARGET_HAS_sub2_i64 0 | |
94 | #define TCG_TARGET_HAS_mulu2_i64 0 | |
4d3203fd | 95 | #define TCG_TARGET_HAS_muls2_i64 0 |
03271524 RH |
96 | #define TCG_TARGET_HAS_muluh_i64 0 |
97 | #define TCG_TARGET_HAS_mulsh_i64 0 | |
e6a72734 RH |
98 | /* Turn some undef macros into true macros. */ |
99 | #define TCG_TARGET_HAS_add2_i32 1 | |
100 | #define TCG_TARGET_HAS_sub2_i32 1 | |
25c4d9cc RH |
101 | #endif |
102 | ||
a4773324 JK |
103 | #ifndef TCG_TARGET_deposit_i32_valid |
104 | #define TCG_TARGET_deposit_i32_valid(ofs, len) 1 | |
105 | #endif | |
106 | #ifndef TCG_TARGET_deposit_i64_valid | |
107 | #define TCG_TARGET_deposit_i64_valid(ofs, len) 1 | |
108 | #endif | |
109 | ||
25c4d9cc RH |
110 | /* Only one of DIV or DIV2 should be defined. */ |
111 | #if defined(TCG_TARGET_HAS_div_i32) | |
112 | #define TCG_TARGET_HAS_div2_i32 0 | |
113 | #elif defined(TCG_TARGET_HAS_div2_i32) | |
114 | #define TCG_TARGET_HAS_div_i32 0 | |
ca675f46 | 115 | #define TCG_TARGET_HAS_rem_i32 0 |
25c4d9cc RH |
116 | #endif |
117 | #if defined(TCG_TARGET_HAS_div_i64) | |
118 | #define TCG_TARGET_HAS_div2_i64 0 | |
119 | #elif defined(TCG_TARGET_HAS_div2_i64) | |
120 | #define TCG_TARGET_HAS_div_i64 0 | |
ca675f46 | 121 | #define TCG_TARGET_HAS_rem_i64 0 |
25c4d9cc RH |
122 | #endif |
123 | ||
df9ebea5 RH |
124 | /* For 32-bit targets, some sort of unsigned widening multiply is required. */ |
125 | #if TCG_TARGET_REG_BITS == 32 \ | |
126 | && !(defined(TCG_TARGET_HAS_mulu2_i32) \ | |
127 | || defined(TCG_TARGET_HAS_muluh_i32)) | |
128 | # error "Missing unsigned widening multiply" | |
129 | #endif | |
130 | ||
a9751609 | 131 | typedef enum TCGOpcode { |
c61aaf7a | 132 | #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name, |
c896fe29 FB |
133 | #include "tcg-opc.h" |
134 | #undef DEF | |
135 | NB_OPS, | |
a9751609 | 136 | } TCGOpcode; |
c896fe29 FB |
137 | |
138 | #define tcg_regset_clear(d) (d) = 0 | |
139 | #define tcg_regset_set(d, s) (d) = (s) | |
140 | #define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg) | |
7d301752 AJ |
141 | #define tcg_regset_set_reg(d, r) (d) |= 1L << (r) |
142 | #define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r)) | |
c896fe29 FB |
143 | #define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1) |
144 | #define tcg_regset_or(d, a, b) (d) = (a) | (b) | |
145 | #define tcg_regset_and(d, a, b) (d) = (a) & (b) | |
146 | #define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b) | |
147 | #define tcg_regset_not(d, a) (d) = ~(a) | |
148 | ||
149 | typedef struct TCGRelocation { | |
150 | struct TCGRelocation *next; | |
151 | int type; | |
152 | uint8_t *ptr; | |
2ba7fae2 | 153 | intptr_t addend; |
c896fe29 FB |
154 | } TCGRelocation; |
155 | ||
156 | typedef struct TCGLabel { | |
c44f945a | 157 | int has_value; |
c896fe29 | 158 | union { |
2ba7fae2 | 159 | uintptr_t value; |
c896fe29 FB |
160 | TCGRelocation *first_reloc; |
161 | } u; | |
162 | } TCGLabel; | |
163 | ||
164 | typedef struct TCGPool { | |
165 | struct TCGPool *next; | |
c44f945a BS |
166 | int size; |
167 | uint8_t data[0] __attribute__ ((aligned)); | |
c896fe29 FB |
168 | } TCGPool; |
169 | ||
170 | #define TCG_POOL_CHUNK_SIZE 32768 | |
171 | ||
172 | #define TCG_MAX_LABELS 512 | |
173 | ||
c4071c90 | 174 | #define TCG_MAX_TEMPS 512 |
c896fe29 | 175 | |
b03cce8e FB |
176 | /* when the size of the arguments of a called function is smaller than |
177 | this value, they are statically allocated in the TB stack frame */ | |
178 | #define TCG_STATIC_CALL_ARGS_SIZE 128 | |
179 | ||
c02244a5 RH |
180 | typedef enum TCGType { |
181 | TCG_TYPE_I32, | |
182 | TCG_TYPE_I64, | |
183 | TCG_TYPE_COUNT, /* number of different types */ | |
c896fe29 | 184 | |
3b6dac34 | 185 | /* An alias for the size of the host register. */ |
c896fe29 | 186 | #if TCG_TARGET_REG_BITS == 32 |
3b6dac34 | 187 | TCG_TYPE_REG = TCG_TYPE_I32, |
c02244a5 | 188 | #else |
3b6dac34 | 189 | TCG_TYPE_REG = TCG_TYPE_I64, |
c02244a5 | 190 | #endif |
3b6dac34 | 191 | |
d289837e RH |
192 | /* An alias for the size of the native pointer. */ |
193 | #if UINTPTR_MAX == UINT32_MAX | |
194 | TCG_TYPE_PTR = TCG_TYPE_I32, | |
195 | #else | |
196 | TCG_TYPE_PTR = TCG_TYPE_I64, | |
197 | #endif | |
3b6dac34 RH |
198 | |
199 | /* An alias for the size of the target "long", aka register. */ | |
c02244a5 RH |
200 | #if TARGET_LONG_BITS == 64 |
201 | TCG_TYPE_TL = TCG_TYPE_I64, | |
c896fe29 | 202 | #else |
c02244a5 | 203 | TCG_TYPE_TL = TCG_TYPE_I32, |
c896fe29 | 204 | #endif |
c02244a5 | 205 | } TCGType; |
c896fe29 | 206 | |
6c5f4ead RH |
207 | /* Constants for qemu_ld and qemu_st for the Memory Operation field. */ |
208 | typedef enum TCGMemOp { | |
209 | MO_8 = 0, | |
210 | MO_16 = 1, | |
211 | MO_32 = 2, | |
212 | MO_64 = 3, | |
213 | MO_SIZE = 3, /* Mask for the above. */ | |
214 | ||
215 | MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */ | |
216 | ||
217 | MO_BSWAP = 8, /* Host reverse endian. */ | |
218 | #ifdef HOST_WORDS_BIGENDIAN | |
219 | MO_LE = MO_BSWAP, | |
220 | MO_BE = 0, | |
221 | #else | |
222 | MO_LE = 0, | |
223 | MO_BE = MO_BSWAP, | |
224 | #endif | |
225 | #ifdef TARGET_WORDS_BIGENDIAN | |
226 | MO_TE = MO_BE, | |
227 | #else | |
228 | MO_TE = MO_LE, | |
229 | #endif | |
230 | ||
231 | /* Combinations of the above, for ease of use. */ | |
232 | MO_UB = MO_8, | |
233 | MO_UW = MO_16, | |
234 | MO_UL = MO_32, | |
235 | MO_SB = MO_SIGN | MO_8, | |
236 | MO_SW = MO_SIGN | MO_16, | |
237 | MO_SL = MO_SIGN | MO_32, | |
238 | MO_Q = MO_64, | |
239 | ||
240 | MO_LEUW = MO_LE | MO_UW, | |
241 | MO_LEUL = MO_LE | MO_UL, | |
242 | MO_LESW = MO_LE | MO_SW, | |
243 | MO_LESL = MO_LE | MO_SL, | |
244 | MO_LEQ = MO_LE | MO_Q, | |
245 | ||
246 | MO_BEUW = MO_BE | MO_UW, | |
247 | MO_BEUL = MO_BE | MO_UL, | |
248 | MO_BESW = MO_BE | MO_SW, | |
249 | MO_BESL = MO_BE | MO_SL, | |
250 | MO_BEQ = MO_BE | MO_Q, | |
251 | ||
252 | MO_TEUW = MO_TE | MO_UW, | |
253 | MO_TEUL = MO_TE | MO_UL, | |
254 | MO_TESW = MO_TE | MO_SW, | |
255 | MO_TESL = MO_TE | MO_SL, | |
256 | MO_TEQ = MO_TE | MO_Q, | |
257 | ||
258 | MO_SSIZE = MO_SIZE | MO_SIGN, | |
259 | } TCGMemOp; | |
260 | ||
c896fe29 FB |
261 | typedef tcg_target_ulong TCGArg; |
262 | ||
8ef935b2 | 263 | /* Define a type and accessor macros for variables. Using a struct is |
ac56dd48 PB |
264 | nice because it gives some level of type safely. Ideally the compiler |
265 | be able to see through all this. However in practice this is not true, | |
9814dd27 | 266 | especially on targets with braindamaged ABIs (e.g. i386). |
ac56dd48 PB |
267 | We use plain int by default to avoid this runtime overhead. |
268 | Users of tcg_gen_* don't need to know about any of this, and should | |
a7812ae4 | 269 | treat TCGv as an opaque type. |
06ea77bc | 270 | In addition we do typechecking for different types of variables. TCGv_i32 |
a7812ae4 PB |
271 | and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr |
272 | are aliases for target_ulong and host pointer sized values respectively. | |
273 | */ | |
ac56dd48 | 274 | |
092c73ee | 275 | #ifdef CONFIG_DEBUG_TCG |
f8393946 AJ |
276 | #define DEBUG_TCGV 1 |
277 | #endif | |
ac56dd48 PB |
278 | |
279 | #ifdef DEBUG_TCGV | |
280 | ||
281 | typedef struct | |
282 | { | |
a810a2de | 283 | int i32; |
a7812ae4 | 284 | } TCGv_i32; |
ac56dd48 | 285 | |
a7812ae4 PB |
286 | typedef struct |
287 | { | |
a810a2de | 288 | int i64; |
a7812ae4 PB |
289 | } TCGv_i64; |
290 | ||
ebecf363 PM |
291 | typedef struct { |
292 | int iptr; | |
293 | } TCGv_ptr; | |
294 | ||
a7812ae4 PB |
295 | #define MAKE_TCGV_I32(i) __extension__ \ |
296 | ({ TCGv_i32 make_tcgv_tmp = {i}; make_tcgv_tmp;}) | |
297 | #define MAKE_TCGV_I64(i) __extension__ \ | |
298 | ({ TCGv_i64 make_tcgv_tmp = {i}; make_tcgv_tmp;}) | |
ebecf363 PM |
299 | #define MAKE_TCGV_PTR(i) __extension__ \ |
300 | ({ TCGv_ptr make_tcgv_tmp = {i}; make_tcgv_tmp; }) | |
a810a2de BS |
301 | #define GET_TCGV_I32(t) ((t).i32) |
302 | #define GET_TCGV_I64(t) ((t).i64) | |
ebecf363 | 303 | #define GET_TCGV_PTR(t) ((t).iptr) |
ac56dd48 | 304 | #if TCG_TARGET_REG_BITS == 32 |
a7812ae4 PB |
305 | #define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t)) |
306 | #define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1) | |
ac56dd48 PB |
307 | #endif |
308 | ||
309 | #else /* !DEBUG_TCGV */ | |
310 | ||
a7812ae4 PB |
311 | typedef int TCGv_i32; |
312 | typedef int TCGv_i64; | |
ebecf363 PM |
313 | #if TCG_TARGET_REG_BITS == 32 |
314 | #define TCGv_ptr TCGv_i32 | |
315 | #else | |
316 | #define TCGv_ptr TCGv_i64 | |
317 | #endif | |
a7812ae4 PB |
318 | #define MAKE_TCGV_I32(x) (x) |
319 | #define MAKE_TCGV_I64(x) (x) | |
ebecf363 | 320 | #define MAKE_TCGV_PTR(x) (x) |
a7812ae4 PB |
321 | #define GET_TCGV_I32(t) (t) |
322 | #define GET_TCGV_I64(t) (t) | |
ebecf363 | 323 | #define GET_TCGV_PTR(t) (t) |
44e6acb0 | 324 | |
ac56dd48 | 325 | #if TCG_TARGET_REG_BITS == 32 |
a7812ae4 | 326 | #define TCGV_LOW(t) (t) |
ac56dd48 PB |
327 | #define TCGV_HIGH(t) ((t) + 1) |
328 | #endif | |
329 | ||
330 | #endif /* DEBUG_TCGV */ | |
331 | ||
43e860ef AJ |
332 | #define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b)) |
333 | #define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b)) | |
c1de788a | 334 | #define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b)) |
43e860ef | 335 | |
a50f5b91 | 336 | /* Dummy definition to avoid compiler warnings. */ |
a7812ae4 PB |
337 | #define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1) |
338 | #define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1) | |
c1de788a | 339 | #define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1) |
a50f5b91 | 340 | |
afcb92be RH |
341 | #define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1) |
342 | #define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1) | |
c1de788a | 343 | #define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1) |
afcb92be | 344 | |
c896fe29 | 345 | /* call flags */ |
78505279 AJ |
346 | /* Helper does not read globals (either directly or through an exception). It |
347 | implies TCG_CALL_NO_WRITE_GLOBALS. */ | |
348 | #define TCG_CALL_NO_READ_GLOBALS 0x0010 | |
349 | /* Helper does not write globals */ | |
350 | #define TCG_CALL_NO_WRITE_GLOBALS 0x0020 | |
351 | /* Helper can be safely suppressed if the return value is not used. */ | |
352 | #define TCG_CALL_NO_SIDE_EFFECTS 0x0040 | |
353 | ||
354 | /* convenience version of most used call flags */ | |
355 | #define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS | |
356 | #define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS | |
357 | #define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS | |
358 | #define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE) | |
359 | #define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE) | |
360 | ||
39cf05d3 | 361 | /* used to align parameters */ |
a7812ae4 | 362 | #define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1) |
39cf05d3 FB |
363 | #define TCG_CALL_DUMMY_ARG ((TCGArg)(-1)) |
364 | ||
a93cf9df SW |
365 | /* Conditions. Note that these are laid out for easy manipulation by |
366 | the functions below: | |
0aed257f RH |
367 | bit 0 is used for inverting; |
368 | bit 1 is signed, | |
369 | bit 2 is unsigned, | |
370 | bit 3 is used with bit 0 for swapping signed/unsigned. */ | |
c896fe29 | 371 | typedef enum { |
0aed257f RH |
372 | /* non-signed */ |
373 | TCG_COND_NEVER = 0 | 0 | 0 | 0, | |
374 | TCG_COND_ALWAYS = 0 | 0 | 0 | 1, | |
375 | TCG_COND_EQ = 8 | 0 | 0 | 0, | |
376 | TCG_COND_NE = 8 | 0 | 0 | 1, | |
377 | /* signed */ | |
378 | TCG_COND_LT = 0 | 0 | 2 | 0, | |
379 | TCG_COND_GE = 0 | 0 | 2 | 1, | |
380 | TCG_COND_LE = 8 | 0 | 2 | 0, | |
381 | TCG_COND_GT = 8 | 0 | 2 | 1, | |
c896fe29 | 382 | /* unsigned */ |
0aed257f RH |
383 | TCG_COND_LTU = 0 | 4 | 0 | 0, |
384 | TCG_COND_GEU = 0 | 4 | 0 | 1, | |
385 | TCG_COND_LEU = 8 | 4 | 0 | 0, | |
386 | TCG_COND_GTU = 8 | 4 | 0 | 1, | |
c896fe29 FB |
387 | } TCGCond; |
388 | ||
1c086220 | 389 | /* Invert the sense of the comparison. */ |
401d466d RH |
390 | static inline TCGCond tcg_invert_cond(TCGCond c) |
391 | { | |
392 | return (TCGCond)(c ^ 1); | |
393 | } | |
394 | ||
1c086220 RH |
395 | /* Swap the operands in a comparison. */ |
396 | static inline TCGCond tcg_swap_cond(TCGCond c) | |
397 | { | |
0aed257f | 398 | return c & 6 ? (TCGCond)(c ^ 9) : c; |
1c086220 RH |
399 | } |
400 | ||
d1e321b8 | 401 | /* Create an "unsigned" version of a "signed" comparison. */ |
ff44c2f3 RH |
402 | static inline TCGCond tcg_unsigned_cond(TCGCond c) |
403 | { | |
0aed257f | 404 | return c & 2 ? (TCGCond)(c ^ 6) : c; |
ff44c2f3 RH |
405 | } |
406 | ||
d1e321b8 | 407 | /* Must a comparison be considered unsigned? */ |
bcc66562 RH |
408 | static inline bool is_unsigned_cond(TCGCond c) |
409 | { | |
0aed257f | 410 | return (c & 4) != 0; |
bcc66562 RH |
411 | } |
412 | ||
d1e321b8 RH |
413 | /* Create a "high" version of a double-word comparison. |
414 | This removes equality from a LTE or GTE comparison. */ | |
415 | static inline TCGCond tcg_high_cond(TCGCond c) | |
416 | { | |
417 | switch (c) { | |
418 | case TCG_COND_GE: | |
419 | case TCG_COND_LE: | |
420 | case TCG_COND_GEU: | |
421 | case TCG_COND_LEU: | |
422 | return (TCGCond)(c ^ 8); | |
423 | default: | |
424 | return c; | |
425 | } | |
426 | } | |
427 | ||
c896fe29 FB |
428 | #define TEMP_VAL_DEAD 0 |
429 | #define TEMP_VAL_REG 1 | |
430 | #define TEMP_VAL_MEM 2 | |
431 | #define TEMP_VAL_CONST 3 | |
432 | ||
433 | /* XXX: optimize memory layout */ | |
434 | typedef struct TCGTemp { | |
435 | TCGType base_type; | |
436 | TCGType type; | |
437 | int val_type; | |
438 | int reg; | |
439 | tcg_target_long val; | |
440 | int mem_reg; | |
2f2f244d | 441 | intptr_t mem_offset; |
c896fe29 FB |
442 | unsigned int fixed_reg:1; |
443 | unsigned int mem_coherent:1; | |
444 | unsigned int mem_allocated:1; | |
5225d669 | 445 | unsigned int temp_local:1; /* If true, the temp is saved across |
641d5fbe | 446 | basic blocks. Otherwise, it is not |
5225d669 | 447 | preserved across basic blocks. */ |
e8996ee0 | 448 | unsigned int temp_allocated:1; /* never used for code gen */ |
c896fe29 FB |
449 | const char *name; |
450 | } TCGTemp; | |
451 | ||
c896fe29 FB |
452 | typedef struct TCGContext TCGContext; |
453 | ||
0ec9eabc RH |
454 | typedef struct TCGTempSet { |
455 | unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)]; | |
456 | } TCGTempSet; | |
457 | ||
c896fe29 FB |
458 | struct TCGContext { |
459 | uint8_t *pool_cur, *pool_end; | |
4055299e | 460 | TCGPool *pool_first, *pool_current, *pool_first_large; |
c896fe29 FB |
461 | TCGLabel *labels; |
462 | int nb_labels; | |
c896fe29 FB |
463 | int nb_globals; |
464 | int nb_temps; | |
c896fe29 FB |
465 | |
466 | /* goto_tb support */ | |
467 | uint8_t *code_buf; | |
fe7e1d3e | 468 | uintptr_t *tb_next; |
c896fe29 FB |
469 | uint16_t *tb_next_offset; |
470 | uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */ | |
471 | ||
641d5fbe | 472 | /* liveness analysis */ |
866cb6cb AJ |
473 | uint16_t *op_dead_args; /* for each operation, each bit tells if the |
474 | corresponding argument is dead */ | |
ec7a869d AJ |
475 | uint8_t *op_sync_args; /* for each operation, each bit tells if the |
476 | corresponding output argument needs to be | |
477 | sync to memory. */ | |
641d5fbe | 478 | |
c896fe29 FB |
479 | /* tells in which temporary a given register is. It does not take |
480 | into account fixed registers */ | |
481 | int reg_to_temp[TCG_TARGET_NB_REGS]; | |
482 | TCGRegSet reserved_regs; | |
e2c6d1b4 RH |
483 | intptr_t current_frame_offset; |
484 | intptr_t frame_start; | |
485 | intptr_t frame_end; | |
c896fe29 FB |
486 | int frame_reg; |
487 | ||
488 | uint8_t *code_ptr; | |
d8382011 | 489 | TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */ |
0ec9eabc | 490 | TCGTempSet free_temps[TCG_TYPE_COUNT * 2]; |
c896fe29 | 491 | |
6e085f72 | 492 | GHashTable *helpers; |
a23a9ec6 FB |
493 | |
494 | #ifdef CONFIG_PROFILER | |
495 | /* profiling info */ | |
496 | int64_t tb_count1; | |
497 | int64_t tb_count; | |
498 | int64_t op_count; /* total insn count */ | |
499 | int op_count_max; /* max insn per TB */ | |
500 | int64_t temp_count; | |
501 | int temp_count_max; | |
a23a9ec6 FB |
502 | int64_t del_op_count; |
503 | int64_t code_in_len; | |
504 | int64_t code_out_len; | |
505 | int64_t interm_time; | |
506 | int64_t code_time; | |
507 | int64_t la_time; | |
c5cc28ff | 508 | int64_t opt_time; |
a23a9ec6 FB |
509 | int64_t restore_count; |
510 | int64_t restore_time; | |
511 | #endif | |
27bfd83c PM |
512 | |
513 | #ifdef CONFIG_DEBUG_TCG | |
514 | int temps_in_use; | |
0a209d4b | 515 | int goto_tb_issue_mask; |
27bfd83c | 516 | #endif |
b76f0d8c | 517 | |
8232a46a EV |
518 | uint16_t gen_opc_buf[OPC_BUF_SIZE]; |
519 | TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE]; | |
520 | ||
521 | uint16_t *gen_opc_ptr; | |
522 | TCGArg *gen_opparam_ptr; | |
c3a43607 EV |
523 | target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
524 | uint16_t gen_opc_icount[OPC_BUF_SIZE]; | |
525 | uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; | |
8232a46a | 526 | |
0b0d3320 EV |
527 | /* Code generation */ |
528 | int code_gen_max_blocks; | |
529 | uint8_t *code_gen_prologue; | |
530 | uint8_t *code_gen_buffer; | |
531 | size_t code_gen_buffer_size; | |
532 | /* threshold to flush the translated code buffer */ | |
533 | size_t code_gen_buffer_max_size; | |
534 | uint8_t *code_gen_ptr; | |
535 | ||
5e5f07e0 EV |
536 | TBContext tb_ctx; |
537 | ||
9ecefc84 RH |
538 | /* The TCGBackendData structure is private to tcg-target.c. */ |
539 | struct TCGBackendData *be; | |
c896fe29 FB |
540 | }; |
541 | ||
542 | extern TCGContext tcg_ctx; | |
c896fe29 FB |
543 | |
544 | /* pool based memory allocation */ | |
545 | ||
546 | void *tcg_malloc_internal(TCGContext *s, int size); | |
547 | void tcg_pool_reset(TCGContext *s); | |
548 | void tcg_pool_delete(TCGContext *s); | |
549 | ||
550 | static inline void *tcg_malloc(int size) | |
551 | { | |
552 | TCGContext *s = &tcg_ctx; | |
553 | uint8_t *ptr, *ptr_end; | |
554 | size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1); | |
555 | ptr = s->pool_cur; | |
556 | ptr_end = ptr + size; | |
557 | if (unlikely(ptr_end > s->pool_end)) { | |
558 | return tcg_malloc_internal(&tcg_ctx, size); | |
559 | } else { | |
560 | s->pool_cur = ptr_end; | |
561 | return ptr; | |
562 | } | |
563 | } | |
564 | ||
565 | void tcg_context_init(TCGContext *s); | |
9002ec79 | 566 | void tcg_prologue_init(TCGContext *s); |
c896fe29 FB |
567 | void tcg_func_start(TCGContext *s); |
568 | ||
54604f74 AJ |
569 | int tcg_gen_code(TCGContext *s, uint8_t *gen_code_buf); |
570 | int tcg_gen_code_search_pc(TCGContext *s, uint8_t *gen_code_buf, long offset); | |
c896fe29 | 571 | |
e2c6d1b4 | 572 | void tcg_set_frame(TCGContext *s, int reg, intptr_t start, intptr_t size); |
a7812ae4 PB |
573 | |
574 | TCGv_i32 tcg_global_reg_new_i32(int reg, const char *name); | |
2f2f244d | 575 | TCGv_i32 tcg_global_mem_new_i32(int reg, intptr_t offset, const char *name); |
a7812ae4 PB |
576 | TCGv_i32 tcg_temp_new_internal_i32(int temp_local); |
577 | static inline TCGv_i32 tcg_temp_new_i32(void) | |
578 | { | |
579 | return tcg_temp_new_internal_i32(0); | |
580 | } | |
581 | static inline TCGv_i32 tcg_temp_local_new_i32(void) | |
582 | { | |
583 | return tcg_temp_new_internal_i32(1); | |
584 | } | |
585 | void tcg_temp_free_i32(TCGv_i32 arg); | |
586 | char *tcg_get_arg_str_i32(TCGContext *s, char *buf, int buf_size, TCGv_i32 arg); | |
587 | ||
588 | TCGv_i64 tcg_global_reg_new_i64(int reg, const char *name); | |
2f2f244d | 589 | TCGv_i64 tcg_global_mem_new_i64(int reg, intptr_t offset, const char *name); |
a7812ae4 PB |
590 | TCGv_i64 tcg_temp_new_internal_i64(int temp_local); |
591 | static inline TCGv_i64 tcg_temp_new_i64(void) | |
641d5fbe | 592 | { |
a7812ae4 | 593 | return tcg_temp_new_internal_i64(0); |
641d5fbe | 594 | } |
a7812ae4 | 595 | static inline TCGv_i64 tcg_temp_local_new_i64(void) |
641d5fbe | 596 | { |
a7812ae4 | 597 | return tcg_temp_new_internal_i64(1); |
641d5fbe | 598 | } |
a7812ae4 PB |
599 | void tcg_temp_free_i64(TCGv_i64 arg); |
600 | char *tcg_get_arg_str_i64(TCGContext *s, char *buf, int buf_size, TCGv_i64 arg); | |
601 | ||
27bfd83c PM |
602 | #if defined(CONFIG_DEBUG_TCG) |
603 | /* If you call tcg_clear_temp_count() at the start of a section of | |
604 | * code which is not supposed to leak any TCG temporaries, then | |
605 | * calling tcg_check_temp_count() at the end of the section will | |
606 | * return 1 if the section did in fact leak a temporary. | |
607 | */ | |
608 | void tcg_clear_temp_count(void); | |
609 | int tcg_check_temp_count(void); | |
610 | #else | |
611 | #define tcg_clear_temp_count() do { } while (0) | |
612 | #define tcg_check_temp_count() 0 | |
613 | #endif | |
614 | ||
405cf9ff | 615 | void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf); |
c896fe29 FB |
616 | |
617 | #define TCG_CT_ALIAS 0x80 | |
618 | #define TCG_CT_IALIAS 0x40 | |
619 | #define TCG_CT_REG 0x01 | |
620 | #define TCG_CT_CONST 0x02 /* any constant of register size */ | |
621 | ||
622 | typedef struct TCGArgConstraint { | |
5ff9d6a4 FB |
623 | uint16_t ct; |
624 | uint8_t alias_index; | |
c896fe29 FB |
625 | union { |
626 | TCGRegSet regs; | |
627 | } u; | |
628 | } TCGArgConstraint; | |
629 | ||
630 | #define TCG_MAX_OP_ARGS 16 | |
631 | ||
8399ad59 RH |
632 | /* Bits for TCGOpDef->flags, 8 bits available. */ |
633 | enum { | |
634 | /* Instruction defines the end of a basic block. */ | |
635 | TCG_OPF_BB_END = 0x01, | |
636 | /* Instruction clobbers call registers and potentially update globals. */ | |
637 | TCG_OPF_CALL_CLOBBER = 0x02, | |
3d5c5f87 AJ |
638 | /* Instruction has side effects: it cannot be removed if its outputs |
639 | are not used, and might trigger exceptions. */ | |
8399ad59 RH |
640 | TCG_OPF_SIDE_EFFECTS = 0x04, |
641 | /* Instruction operands are 64-bits (otherwise 32-bits). */ | |
642 | TCG_OPF_64BIT = 0x08, | |
c1a61f6c RH |
643 | /* Instruction is optional and not implemented by the host, or insn |
644 | is generic and should not be implemened by the host. */ | |
25c4d9cc | 645 | TCG_OPF_NOT_PRESENT = 0x10, |
8399ad59 | 646 | }; |
c896fe29 FB |
647 | |
648 | typedef struct TCGOpDef { | |
649 | const char *name; | |
650 | uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args; | |
651 | uint8_t flags; | |
c896fe29 FB |
652 | TCGArgConstraint *args_ct; |
653 | int *sorted_args; | |
c68aaa18 SW |
654 | #if defined(CONFIG_DEBUG_TCG) |
655 | int used; | |
656 | #endif | |
c896fe29 | 657 | } TCGOpDef; |
8399ad59 RH |
658 | |
659 | extern TCGOpDef tcg_op_defs[]; | |
2a24374a SW |
660 | extern const size_t tcg_op_defs_max; |
661 | ||
c896fe29 | 662 | typedef struct TCGTargetOpDef { |
a9751609 | 663 | TCGOpcode op; |
c896fe29 FB |
664 | const char *args_ct_str[TCG_MAX_OP_ARGS]; |
665 | } TCGTargetOpDef; | |
666 | ||
c896fe29 FB |
667 | #define tcg_abort() \ |
668 | do {\ | |
669 | fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\ | |
670 | abort();\ | |
671 | } while (0) | |
672 | ||
c552d6c0 RH |
673 | #ifdef CONFIG_DEBUG_TCG |
674 | # define tcg_debug_assert(X) do { assert(X); } while (0) | |
675 | #elif QEMU_GNUC_PREREQ(4, 5) | |
676 | # define tcg_debug_assert(X) \ | |
677 | do { if (!(X)) { __builtin_unreachable(); } } while (0) | |
678 | #else | |
679 | # define tcg_debug_assert(X) do { (void)(X); } while (0) | |
680 | #endif | |
681 | ||
c896fe29 FB |
682 | void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs); |
683 | ||
8b73d49f | 684 | #if UINTPTR_MAX == UINT32_MAX |
ebecf363 PM |
685 | #define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n)) |
686 | #define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n)) | |
687 | ||
8b73d49f | 688 | #define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V))) |
ebecf363 PM |
689 | #define tcg_global_reg_new_ptr(R, N) \ |
690 | TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N))) | |
691 | #define tcg_global_mem_new_ptr(R, O, N) \ | |
692 | TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N))) | |
693 | #define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32()) | |
694 | #define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T)) | |
c896fe29 | 695 | #else |
ebecf363 PM |
696 | #define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n)) |
697 | #define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n)) | |
698 | ||
8b73d49f | 699 | #define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V))) |
ebecf363 PM |
700 | #define tcg_global_reg_new_ptr(R, N) \ |
701 | TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N))) | |
702 | #define tcg_global_mem_new_ptr(R, O, N) \ | |
703 | TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N))) | |
704 | #define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64()) | |
705 | #define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T)) | |
c896fe29 FB |
706 | #endif |
707 | ||
a7812ae4 PB |
708 | void tcg_gen_callN(TCGContext *s, TCGv_ptr func, unsigned int flags, |
709 | int sizemask, TCGArg ret, int nargs, TCGArg *args); | |
710 | ||
711 | void tcg_gen_shifti_i64(TCGv_i64 ret, TCGv_i64 arg1, | |
712 | int c, int right, int arith); | |
713 | ||
8f2e8c07 KB |
714 | TCGArg *tcg_optimize(TCGContext *s, uint16_t *tcg_opc_ptr, TCGArg *args, |
715 | TCGOpDef *tcg_op_def); | |
716 | ||
a7812ae4 | 717 | /* only used for debugging purposes */ |
eeacee4d | 718 | void tcg_dump_ops(TCGContext *s); |
a7812ae4 PB |
719 | |
720 | void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf); | |
721 | TCGv_i32 tcg_const_i32(int32_t val); | |
722 | TCGv_i64 tcg_const_i64(int64_t val); | |
723 | TCGv_i32 tcg_const_local_i32(int32_t val); | |
724 | TCGv_i64 tcg_const_local_i64(int64_t val); | |
725 | ||
0980011b PM |
726 | /** |
727 | * tcg_qemu_tb_exec: | |
728 | * @env: CPUArchState * for the CPU | |
729 | * @tb_ptr: address of generated code for the TB to execute | |
730 | * | |
731 | * Start executing code from a given translation block. | |
732 | * Where translation blocks have been linked, execution | |
733 | * may proceed from the given TB into successive ones. | |
734 | * Control eventually returns only when some action is needed | |
735 | * from the top-level loop: either control must pass to a TB | |
736 | * which has not yet been directly linked, or an asynchronous | |
737 | * event such as an interrupt needs handling. | |
738 | * | |
739 | * The return value is a pointer to the next TB to execute | |
740 | * (if known; otherwise zero). This pointer is assumed to be | |
741 | * 4-aligned, and the bottom two bits are used to return further | |
742 | * information: | |
743 | * 0, 1: the link between this TB and the next is via the specified | |
744 | * TB index (0 or 1). That is, we left the TB via (the equivalent | |
745 | * of) "goto_tb <index>". The main loop uses this to determine | |
746 | * how to link the TB just executed to the next. | |
747 | * 2: we are using instruction counting code generation, and we | |
748 | * did not start executing this TB because the instruction counter | |
749 | * would hit zero midway through it. In this case the next-TB pointer | |
750 | * returned is the TB we were about to execute, and the caller must | |
751 | * arrange to execute the remaining count of instructions. | |
378df4b2 PM |
752 | * 3: we stopped because the CPU's exit_request flag was set |
753 | * (usually meaning that there is an interrupt that needs to be | |
754 | * handled). The next-TB pointer returned is the TB we were | |
755 | * about to execute when we noticed the pending exit request. | |
0980011b PM |
756 | * |
757 | * If the bottom two bits indicate an exit-via-index then the CPU | |
758 | * state is correctly synchronised and ready for execution of the next | |
759 | * TB (and in particular the guest PC is the address to execute next). | |
760 | * Otherwise, we gave up on execution of this TB before it started, and | |
761 | * the caller must fix up the CPU state by calling cpu_pc_from_tb() | |
762 | * with the next-TB pointer we return. | |
763 | * | |
764 | * Note that TCG targets may use a different definition of tcg_qemu_tb_exec | |
765 | * to this default (which just calls the prologue.code emitted by | |
766 | * tcg_target_qemu_prologue()). | |
767 | */ | |
768 | #define TB_EXIT_MASK 3 | |
769 | #define TB_EXIT_IDX0 0 | |
770 | #define TB_EXIT_IDX1 1 | |
771 | #define TB_EXIT_ICOUNT_EXPIRED 2 | |
378df4b2 | 772 | #define TB_EXIT_REQUESTED 3 |
0980011b | 773 | |
ce285b17 SW |
774 | #if !defined(tcg_qemu_tb_exec) |
775 | # define tcg_qemu_tb_exec(env, tb_ptr) \ | |
04d5a1da | 776 | ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr) |
932a6909 | 777 | #endif |
813da627 RH |
778 | |
779 | void tcg_register_jit(void *buf, size_t buf_size); | |
b76f0d8c | 780 | |
e58eb534 RH |
781 | /* |
782 | * Memory helpers that will be used by TCG generated code. | |
783 | */ | |
784 | #ifdef CONFIG_SOFTMMU | |
c8f94df5 RH |
785 | /* Value zero-extended to tcg register size. */ |
786 | tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr, | |
787 | int mmu_idx, uintptr_t retaddr); | |
867b3201 RH |
788 | tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr, |
789 | int mmu_idx, uintptr_t retaddr); | |
790 | tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr, | |
791 | int mmu_idx, uintptr_t retaddr); | |
792 | uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr, | |
793 | int mmu_idx, uintptr_t retaddr); | |
794 | tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr, | |
795 | int mmu_idx, uintptr_t retaddr); | |
796 | tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr, | |
797 | int mmu_idx, uintptr_t retaddr); | |
798 | uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr, | |
799 | int mmu_idx, uintptr_t retaddr); | |
e58eb534 | 800 | |
c8f94df5 RH |
801 | /* Value sign-extended to tcg register size. */ |
802 | tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr, | |
803 | int mmu_idx, uintptr_t retaddr); | |
867b3201 RH |
804 | tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr, |
805 | int mmu_idx, uintptr_t retaddr); | |
806 | tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr, | |
807 | int mmu_idx, uintptr_t retaddr); | |
808 | tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr, | |
809 | int mmu_idx, uintptr_t retaddr); | |
810 | tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr, | |
811 | int mmu_idx, uintptr_t retaddr); | |
c8f94df5 | 812 | |
e58eb534 RH |
813 | void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val, |
814 | int mmu_idx, uintptr_t retaddr); | |
867b3201 RH |
815 | void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val, |
816 | int mmu_idx, uintptr_t retaddr); | |
817 | void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val, | |
818 | int mmu_idx, uintptr_t retaddr); | |
819 | void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val, | |
820 | int mmu_idx, uintptr_t retaddr); | |
821 | void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val, | |
822 | int mmu_idx, uintptr_t retaddr); | |
823 | void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val, | |
824 | int mmu_idx, uintptr_t retaddr); | |
825 | void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val, | |
826 | int mmu_idx, uintptr_t retaddr); | |
827 | ||
828 | /* Temporary aliases until backends are converted. */ | |
829 | #ifdef TARGET_WORDS_BIGENDIAN | |
830 | # define helper_ret_ldsw_mmu helper_be_ldsw_mmu | |
831 | # define helper_ret_lduw_mmu helper_be_lduw_mmu | |
832 | # define helper_ret_ldsl_mmu helper_be_ldsl_mmu | |
833 | # define helper_ret_ldul_mmu helper_be_ldul_mmu | |
834 | # define helper_ret_ldq_mmu helper_be_ldq_mmu | |
835 | # define helper_ret_stw_mmu helper_be_stw_mmu | |
836 | # define helper_ret_stl_mmu helper_be_stl_mmu | |
837 | # define helper_ret_stq_mmu helper_be_stq_mmu | |
838 | #else | |
839 | # define helper_ret_ldsw_mmu helper_le_ldsw_mmu | |
840 | # define helper_ret_lduw_mmu helper_le_lduw_mmu | |
841 | # define helper_ret_ldsl_mmu helper_le_ldsl_mmu | |
842 | # define helper_ret_ldul_mmu helper_le_ldul_mmu | |
843 | # define helper_ret_ldq_mmu helper_le_ldq_mmu | |
844 | # define helper_ret_stw_mmu helper_le_stw_mmu | |
845 | # define helper_ret_stl_mmu helper_le_stl_mmu | |
846 | # define helper_ret_stq_mmu helper_le_stq_mmu | |
847 | #endif | |
e58eb534 RH |
848 | |
849 | uint8_t helper_ldb_mmu(CPUArchState *env, target_ulong addr, int mmu_idx); | |
850 | uint16_t helper_ldw_mmu(CPUArchState *env, target_ulong addr, int mmu_idx); | |
851 | uint32_t helper_ldl_mmu(CPUArchState *env, target_ulong addr, int mmu_idx); | |
852 | uint64_t helper_ldq_mmu(CPUArchState *env, target_ulong addr, int mmu_idx); | |
853 | ||
854 | void helper_stb_mmu(CPUArchState *env, target_ulong addr, | |
855 | uint8_t val, int mmu_idx); | |
856 | void helper_stw_mmu(CPUArchState *env, target_ulong addr, | |
857 | uint16_t val, int mmu_idx); | |
858 | void helper_stl_mmu(CPUArchState *env, target_ulong addr, | |
859 | uint32_t val, int mmu_idx); | |
860 | void helper_stq_mmu(CPUArchState *env, target_ulong addr, | |
861 | uint64_t val, int mmu_idx); | |
862 | #endif /* CONFIG_SOFTMMU */ | |
863 | ||
864 | #endif /* TCG_H */ |