]> Git Repo - qemu.git/blame - target/arm/sve.decode
Merge remote-tracking branch 'remotes/stefanha/tags/block-pull-request' into staging
[qemu.git] / target / arm / sve.decode
CommitLineData
38388f7e
RH
1# AArch64 SVE instruction descriptions
2#
3# Copyright (c) 2017 Linaro, Ltd
4#
5# This library is free software; you can redistribute it and/or
6# modify it under the terms of the GNU Lesser General Public
7# License as published by the Free Software Foundation; either
8# version 2 of the License, or (at your option) any later version.
9#
10# This library is distributed in the hope that it will be useful,
11# but WITHOUT ANY WARRANTY; without even the implied warranty of
12# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13# Lesser General Public License for more details.
14#
15# You should have received a copy of the GNU Lesser General Public
16# License along with this library; if not, see <http://www.gnu.org/licenses/>.
17
18#
19# This file is processed by scripts/decodetree.py
20#
21
d1822297
RH
22###########################################################################
23# Named fields. These are primarily for disjoint fields.
24
f25a2361 25%imm4_16_p1 16:4 !function=plus1
ccd841c3 26%imm6_22_5 22:1 5:5
30562ab7 27%imm7_22_16 22:2 16:5
b94f8f60 28%imm8_16_10 16:5 10:3
d1822297 29%imm9_16_10 16:s6 10:3
1a039c7e 30%size_23 23:2
68459864 31%dtype_23_13 23:2 13:2
ca40a6e6 32%index3_22_19 22:1 19:2
d1822297 33
ccd841c3
RH
34# A combination of tsz:imm3 -- extract esize.
35%tszimm_esz 22:2 5:5 !function=tszimm_esz
36# A combination of tsz:imm3 -- extract (2 * esize) - (tsz:imm3)
37%tszimm_shr 22:2 5:5 !function=tszimm_shr
38# A combination of tsz:imm3 -- extract (tsz:imm3) - esize
39%tszimm_shl 22:2 5:5 !function=tszimm_shl
40
d9d78dcc
RH
41# Similarly for the tszh/tszl pair at 22/16 for zzi
42%tszimm16_esz 22:2 16:5 !function=tszimm_esz
43%tszimm16_shr 22:2 16:5 !function=tszimm_shr
44%tszimm16_shl 22:2 16:5 !function=tszimm_shl
45
f25a2361
RH
46# Signed 8-bit immediate, optionally shifted left by 8.
47%sh8_i8s 5:9 !function=expand_imm_sh8s
6e6a157d
RH
48# Unsigned 8-bit immediate, optionally shifted left by 8.
49%sh8_i8u 5:9 !function=expand_imm_sh8u
f25a2361 50
c4e7c493
RH
51# Unsigned load of msz into esz=2, represented as a dtype.
52%msz_dtype 23:2 !function=msz_dtype
53
f97cfd59
RH
54# Either a copy of rd (at bit 0), or a different source
55# as propagated via the MOVPRFX instruction.
56%reg_movprfx 0:5
57
38388f7e
RH
58###########################################################################
59# Named attribute sets. These are used to make nice(er) names
60# when creating helpers common to those for the individual
61# instruction patterns.
62
028e2a7b 63&rr_esz rd rn esz
d1822297 64&rri rd rn imm
e1fa1164 65&rr_dbm rd rn dbm
4b242d9c 66&rrri rd rn rm imm
d9d78dcc 67&rri_esz rd rn imm esz
38388f7e 68&rrr_esz rd rn rm esz
047cec97 69&rpr_esz rd pg rn esz
35da316f 70&rpr_s rd pg rn s
516e246a 71&rprr_s rd pg rn rm s
f97cfd59 72&rprr_esz rd pg rn rm esz
96a36e4a 73&rprrr_esz rd pg rn rm ra esz
ccd841c3 74&rpri_esz rd pg rn imm esz
24e82e68
RH
75&ptrue rd esz pat s
76&incdec_cnt rd pat esz imm d u
77&incdec2_cnt rd rn pat esz imm d u
9ee3a611
RH
78&incdec_pred rd pg esz d u
79&incdec2_pred rd rn pg esz d u
c4e7c493
RH
80&rprr_load rd pg rn rm dtype nreg
81&rpri_load rd pg rn imm dtype nreg
1a039c7e
RH
82&rprr_store rd pg rn rm msz esz nreg
83&rpri_store rd pg rn imm msz esz nreg
673e9fa6
RH
84&rprr_gather_load rd pg rn rm esz msz u ff xs scale
85&rpri_gather_load rd pg rn imm esz msz u ff
f6dbf62a 86&rprr_scatter_store rd pg rn rm esz msz xs scale
408ecde9 87&rpri_scatter_store rd pg rn imm esz msz
38388f7e
RH
88
89###########################################################################
90# Named instruction formats. These are generally used to
91# reduce the amount of duplication between instruction patterns.
92
028e2a7b
RH
93# Two operand with unused vector element size
94@pd_pn_e0 ........ ........ ....... rn:4 . rd:4 &rr_esz esz=0
95
96# Two operand
97@pd_pn ........ esz:2 .. .... ....... rn:4 . rd:4 &rr_esz
0762cd42 98@rd_rn ........ esz:2 ...... ...... rn:5 rd:5 &rr_esz
028e2a7b 99
35da316f
RH
100# Two operand with governing predicate, flags setting
101@pd_pg_pn_s ........ . s:1 ...... .. pg:4 . rn:4 . rd:4 &rpr_s
407e6ce7 102@pd_pg_pn_s0 ........ . . ...... .. pg:4 . rn:4 . rd:4 &rpr_s s=0
35da316f 103
38388f7e
RH
104# Three operand with unused vector element size
105@rd_rn_rm_e0 ........ ... rm:5 ... ... rn:5 rd:5 &rrr_esz esz=0
106
516e246a
RH
107# Three predicate operand, with governing predicate, flag setting
108@pd_pg_pn_pm_s ........ . s:1 .. rm:4 .. pg:4 . rn:4 . rd:4 &rprr_s
109
fea98f9c
RH
110# Three operand, vector element size
111@rd_rn_rm ........ esz:2 . rm:5 ... ... rn:5 rd:5 &rrr_esz
d731d8cb 112@pd_pn_pm ........ esz:2 .. rm:4 ....... rn:4 . rd:4 &rrr_esz
30562ab7
RH
113@rdn_rm ........ esz:2 ...... ...... rm:5 rd:5 \
114 &rrr_esz rn=%reg_movprfx
6e6a157d
RH
115@rdn_sh_i8u ........ esz:2 ...... ...... ..... rd:5 \
116 &rri_esz rn=%reg_movprfx imm=%sh8_i8u
117@rdn_i8u ........ esz:2 ...... ... imm:8 rd:5 \
118 &rri_esz rn=%reg_movprfx
119@rdn_i8s ........ esz:2 ...... ... imm:s8 rd:5 \
120 &rri_esz rn=%reg_movprfx
fea98f9c 121
4b242d9c
RH
122# Three operand with "memory" size, aka immediate left shift
123@rd_rn_msz_rm ........ ... rm:5 .... imm:2 rn:5 rd:5 &rrri
124
f97cfd59
RH
125# Two register operand, with governing predicate, vector element size
126@rdn_pg_rm ........ esz:2 ... ... ... pg:3 rm:5 rd:5 \
127 &rprr_esz rn=%reg_movprfx
128@rdm_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 rd:5 \
129 &rprr_esz rm=%reg_movprfx
d3fe4a29 130@rd_pg4_rn_rm ........ esz:2 . rm:5 .. pg:4 rn:5 rd:5 &rprr_esz
757f9cff 131@pd_pg_rn_rm ........ esz:2 . rm:5 ... pg:3 rn:5 . rd:4 &rprr_esz
f97cfd59 132
96a36e4a
RH
133# Three register operand, with governing predicate, vector element size
134@rda_pg_rn_rm ........ esz:2 . rm:5 ... pg:3 rn:5 rd:5 \
135 &rprrr_esz ra=%reg_movprfx
136@rdn_pg_ra_rm ........ esz:2 . rm:5 ... pg:3 ra:5 rd:5 \
137 &rprrr_esz rn=%reg_movprfx
6ceabaad
RH
138@rdn_pg_rm_ra ........ esz:2 . ra:5 ... pg:3 rm:5 rd:5 \
139 &rprrr_esz rn=%reg_movprfx
96a36e4a 140
047cec97
RH
141# One register operand, with governing predicate, vector element size
142@rd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 rd:5 &rpr_esz
9ee3a611 143@rd_pg4_pn ........ esz:2 ... ... .. pg:4 . rn:4 rd:5 &rpr_esz
4d2e2a03 144@pd_pg_rn ........ esz:2 ... ... ... pg:3 rn:5 . rd:4 &rpr_esz
047cec97 145
8092c6a3
RH
146# One register operand, with governing predicate, no vector element size
147@rd_pg_rn_e0 ........ .. ... ... ... pg:3 rn:5 rd:5 &rpr_esz esz=0
148
96f922cc
RH
149# Two register operands with a 6-bit signed immediate.
150@rd_rn_i6 ........ ... rn:5 ..... imm:s6 rd:5 &rri
151
ccd841c3
RH
152# Two register operand, one immediate operand, with predicate,
153# element size encoded as TSZHL. User must fill in imm.
154@rdn_pg_tszimm ........ .. ... ... ... pg:3 ..... rd:5 \
155 &rpri_esz rn=%reg_movprfx esz=%tszimm_esz
156
d9d78dcc
RH
157# Similarly without predicate.
158@rd_rn_tszimm ........ .. ... ... ...... rn:5 rd:5 \
159 &rri_esz esz=%tszimm16_esz
160
f25a2361
RH
161# Two register operand, one immediate operand, with 4-bit predicate.
162# User must fill in imm.
163@rdn_pg4 ........ esz:2 .. pg:4 ... ........ rd:5 \
164 &rpri_esz rn=%reg_movprfx
165
cc48affe
RH
166# Two register operand, one one-bit floating-point operand.
167@rdn_i1 ........ esz:2 ......... pg:3 .... imm:1 rd:5 \
168 &rpri_esz rn=%reg_movprfx
169
e1fa1164
RH
170# Two register operand, one encoded bitmask.
171@rdn_dbm ........ .. .... dbm:13 rd:5 \
172 &rr_dbm rn=%reg_movprfx
173
38cadeba
RH
174# Predicate output, vector and immediate input,
175# controlling predicate, element size.
176@pd_pg_rn_i7 ........ esz:2 . imm:7 . pg:3 rn:5 . rd:4 &rpri_esz
177@pd_pg_rn_i5 ........ esz:2 . imm:s5 ... pg:3 rn:5 . rd:4 &rpri_esz
178
d1822297
RH
179# Basic Load/Store with 9-bit immediate offset
180@pd_rn_i9 ........ ........ ...... rn:5 . rd:4 \
181 &rri imm=%imm9_16_10
182@rd_rn_i9 ........ ........ ...... rn:5 rd:5 \
183 &rri imm=%imm9_16_10
184
24e82e68
RH
185# One register, pattern, and uint4+1.
186# User must fill in U and D.
187@incdec_cnt ........ esz:2 .. .... ...... pat:5 rd:5 \
188 &incdec_cnt imm=%imm4_16_p1
189@incdec2_cnt ........ esz:2 .. .... ...... pat:5 rd:5 \
190 &incdec2_cnt imm=%imm4_16_p1 rn=%reg_movprfx
191
9ee3a611
RH
192# One register, predicate.
193# User must fill in U and D.
194@incdec_pred ........ esz:2 .... .. ..... .. pg:4 rd:5 &incdec_pred
195@incdec2_pred ........ esz:2 .... .. ..... .. pg:4 rd:5 \
196 &incdec2_pred rn=%reg_movprfx
197
c4e7c493
RH
198# Loads; user must fill in NREG.
199@rprr_load_dt ....... dtype:4 rm:5 ... pg:3 rn:5 rd:5 &rprr_load
200@rpri_load_dt ....... dtype:4 . imm:s4 ... pg:3 rn:5 rd:5 &rpri_load
201
202@rprr_load_msz ....... .... rm:5 ... pg:3 rn:5 rd:5 \
203 &rprr_load dtype=%msz_dtype
204@rpri_load_msz ....... .... . imm:s4 ... pg:3 rn:5 rd:5 \
205 &rpri_load dtype=%msz_dtype
206
673e9fa6
RH
207# Gather Loads.
208@rprr_g_load_u ....... .. . . rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \
209 &rprr_gather_load xs=2
210@rprr_g_load_xs_u ....... .. xs:1 . rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \
211 &rprr_gather_load
212@rprr_g_load_xs_u_sc ....... .. xs:1 scale:1 rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \
213 &rprr_gather_load
214@rprr_g_load_xs_sc ....... .. xs:1 scale:1 rm:5 . . ff:1 pg:3 rn:5 rd:5 \
215 &rprr_gather_load
216@rprr_g_load_u_sc ....... .. . scale:1 rm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \
217 &rprr_gather_load xs=2
218@rprr_g_load_sc ....... .. . scale:1 rm:5 . . ff:1 pg:3 rn:5 rd:5 \
219 &rprr_gather_load xs=2
220@rpri_g_load ....... msz:2 .. imm:5 . u:1 ff:1 pg:3 rn:5 rd:5 \
221 &rpri_gather_load
222
1a039c7e
RH
223# Stores; user must fill in ESZ, MSZ, NREG as needed.
224@rprr_store ....... .. .. rm:5 ... pg:3 rn:5 rd:5 &rprr_store
225@rpri_store_msz ....... msz:2 .. . imm:s4 ... pg:3 rn:5 rd:5 &rpri_store
226@rprr_store_esz_n0 ....... .. esz:2 rm:5 ... pg:3 rn:5 rd:5 \
227 &rprr_store nreg=0
f6dbf62a
RH
228@rprr_scatter_store ....... msz:2 .. rm:5 ... pg:3 rn:5 rd:5 \
229 &rprr_scatter_store
408ecde9
RH
230@rpri_scatter_store ....... msz:2 .. imm:5 ... pg:3 rn:5 rd:5 \
231 &rpri_scatter_store
1a039c7e 232
38388f7e
RH
233###########################################################################
234# Instruction patterns. Grouped according to the SVE encodingindex.xhtml.
235
f97cfd59
RH
236### SVE Integer Arithmetic - Binary Predicated Group
237
238# SVE bitwise logical vector operations (predicated)
239ORR_zpzz 00000100 .. 011 000 000 ... ..... ..... @rdn_pg_rm
240EOR_zpzz 00000100 .. 011 001 000 ... ..... ..... @rdn_pg_rm
241AND_zpzz 00000100 .. 011 010 000 ... ..... ..... @rdn_pg_rm
242BIC_zpzz 00000100 .. 011 011 000 ... ..... ..... @rdn_pg_rm
243
244# SVE integer add/subtract vectors (predicated)
245ADD_zpzz 00000100 .. 000 000 000 ... ..... ..... @rdn_pg_rm
246SUB_zpzz 00000100 .. 000 001 000 ... ..... ..... @rdn_pg_rm
247SUB_zpzz 00000100 .. 000 011 000 ... ..... ..... @rdm_pg_rn # SUBR
248
249# SVE integer min/max/difference (predicated)
250SMAX_zpzz 00000100 .. 001 000 000 ... ..... ..... @rdn_pg_rm
251UMAX_zpzz 00000100 .. 001 001 000 ... ..... ..... @rdn_pg_rm
252SMIN_zpzz 00000100 .. 001 010 000 ... ..... ..... @rdn_pg_rm
253UMIN_zpzz 00000100 .. 001 011 000 ... ..... ..... @rdn_pg_rm
254SABD_zpzz 00000100 .. 001 100 000 ... ..... ..... @rdn_pg_rm
255UABD_zpzz 00000100 .. 001 101 000 ... ..... ..... @rdn_pg_rm
256
257# SVE integer multiply/divide (predicated)
258MUL_zpzz 00000100 .. 010 000 000 ... ..... ..... @rdn_pg_rm
259SMULH_zpzz 00000100 .. 010 010 000 ... ..... ..... @rdn_pg_rm
260UMULH_zpzz 00000100 .. 010 011 000 ... ..... ..... @rdn_pg_rm
261# Note that divide requires size >= 2; below 2 is unallocated.
262SDIV_zpzz 00000100 .. 010 100 000 ... ..... ..... @rdn_pg_rm
263UDIV_zpzz 00000100 .. 010 101 000 ... ..... ..... @rdn_pg_rm
264SDIV_zpzz 00000100 .. 010 110 000 ... ..... ..... @rdm_pg_rn # SDIVR
265UDIV_zpzz 00000100 .. 010 111 000 ... ..... ..... @rdm_pg_rn # UDIVR
266
047cec97
RH
267### SVE Integer Reduction Group
268
269# SVE bitwise logical reduction (predicated)
270ORV 00000100 .. 011 000 001 ... ..... ..... @rd_pg_rn
271EORV 00000100 .. 011 001 001 ... ..... ..... @rd_pg_rn
272ANDV 00000100 .. 011 010 001 ... ..... ..... @rd_pg_rn
273
a2103582
RH
274# SVE constructive prefix (predicated)
275MOVPRFX_z 00000100 .. 010 000 001 ... ..... ..... @rd_pg_rn
276MOVPRFX_m 00000100 .. 010 001 001 ... ..... ..... @rd_pg_rn
277
047cec97
RH
278# SVE integer add reduction (predicated)
279# Note that saddv requires size != 3.
280UADDV 00000100 .. 000 001 001 ... ..... ..... @rd_pg_rn
281SADDV 00000100 .. 000 000 001 ... ..... ..... @rd_pg_rn
282
283# SVE integer min/max reduction (predicated)
284SMAXV 00000100 .. 001 000 001 ... ..... ..... @rd_pg_rn
285UMAXV 00000100 .. 001 001 001 ... ..... ..... @rd_pg_rn
286SMINV 00000100 .. 001 010 001 ... ..... ..... @rd_pg_rn
287UMINV 00000100 .. 001 011 001 ... ..... ..... @rd_pg_rn
288
ccd841c3
RH
289### SVE Shift by Immediate - Predicated Group
290
291# SVE bitwise shift by immediate (predicated)
292ASR_zpzi 00000100 .. 000 000 100 ... .. ... ..... \
293 @rdn_pg_tszimm imm=%tszimm_shr
294LSR_zpzi 00000100 .. 000 001 100 ... .. ... ..... \
295 @rdn_pg_tszimm imm=%tszimm_shr
296LSL_zpzi 00000100 .. 000 011 100 ... .. ... ..... \
297 @rdn_pg_tszimm imm=%tszimm_shl
298ASRD 00000100 .. 000 100 100 ... .. ... ..... \
299 @rdn_pg_tszimm imm=%tszimm_shr
300
27721dbb
RH
301# SVE bitwise shift by vector (predicated)
302ASR_zpzz 00000100 .. 010 000 100 ... ..... ..... @rdn_pg_rm
303LSR_zpzz 00000100 .. 010 001 100 ... ..... ..... @rdn_pg_rm
304LSL_zpzz 00000100 .. 010 011 100 ... ..... ..... @rdn_pg_rm
305ASR_zpzz 00000100 .. 010 100 100 ... ..... ..... @rdm_pg_rn # ASRR
306LSR_zpzz 00000100 .. 010 101 100 ... ..... ..... @rdm_pg_rn # LSRR
307LSL_zpzz 00000100 .. 010 111 100 ... ..... ..... @rdm_pg_rn # LSLR
308
fe7f8dfb
RH
309# SVE bitwise shift by wide elements (predicated)
310# Note these require size != 3.
311ASR_zpzw 00000100 .. 011 000 100 ... ..... ..... @rdn_pg_rm
312LSR_zpzw 00000100 .. 011 001 100 ... ..... ..... @rdn_pg_rm
313LSL_zpzw 00000100 .. 011 011 100 ... ..... ..... @rdn_pg_rm
314
afac6d04
RH
315### SVE Integer Arithmetic - Unary Predicated Group
316
317# SVE unary bit operations (predicated)
318# Note esz != 0 for FABS and FNEG.
319CLS 00000100 .. 011 000 101 ... ..... ..... @rd_pg_rn
320CLZ 00000100 .. 011 001 101 ... ..... ..... @rd_pg_rn
321CNT_zpz 00000100 .. 011 010 101 ... ..... ..... @rd_pg_rn
322CNOT 00000100 .. 011 011 101 ... ..... ..... @rd_pg_rn
323NOT_zpz 00000100 .. 011 110 101 ... ..... ..... @rd_pg_rn
324FABS 00000100 .. 011 100 101 ... ..... ..... @rd_pg_rn
325FNEG 00000100 .. 011 101 101 ... ..... ..... @rd_pg_rn
326
327# SVE integer unary operations (predicated)
328# Note esz > original size for extensions.
329ABS 00000100 .. 010 110 101 ... ..... ..... @rd_pg_rn
330NEG 00000100 .. 010 111 101 ... ..... ..... @rd_pg_rn
331SXTB 00000100 .. 010 000 101 ... ..... ..... @rd_pg_rn
332UXTB 00000100 .. 010 001 101 ... ..... ..... @rd_pg_rn
333SXTH 00000100 .. 010 010 101 ... ..... ..... @rd_pg_rn
334UXTH 00000100 .. 010 011 101 ... ..... ..... @rd_pg_rn
335SXTW 00000100 .. 010 100 101 ... ..... ..... @rd_pg_rn
336UXTW 00000100 .. 010 101 101 ... ..... ..... @rd_pg_rn
337
abfdefd5
RH
338### SVE Floating Point Compare - Vectors Group
339
340# SVE floating-point compare vectors
341FCMGE_ppzz 01100101 .. 0 ..... 010 ... ..... 0 .... @pd_pg_rn_rm
342FCMGT_ppzz 01100101 .. 0 ..... 010 ... ..... 1 .... @pd_pg_rn_rm
343FCMEQ_ppzz 01100101 .. 0 ..... 011 ... ..... 0 .... @pd_pg_rn_rm
344FCMNE_ppzz 01100101 .. 0 ..... 011 ... ..... 1 .... @pd_pg_rn_rm
345FCMUO_ppzz 01100101 .. 0 ..... 110 ... ..... 0 .... @pd_pg_rn_rm
346FACGE_ppzz 01100101 .. 0 ..... 110 ... ..... 1 .... @pd_pg_rn_rm
347FACGT_ppzz 01100101 .. 0 ..... 111 ... ..... 1 .... @pd_pg_rn_rm
348
96a36e4a
RH
349### SVE Integer Multiply-Add Group
350
351# SVE integer multiply-add writing addend (predicated)
352MLA 00000100 .. 0 ..... 010 ... ..... ..... @rda_pg_rn_rm
353MLS 00000100 .. 0 ..... 011 ... ..... ..... @rda_pg_rn_rm
354
355# SVE integer multiply-add writing multiplicand (predicated)
356MLA 00000100 .. 0 ..... 110 ... ..... ..... @rdn_pg_ra_rm # MAD
357MLS 00000100 .. 0 ..... 111 ... ..... ..... @rdn_pg_ra_rm # MSB
358
fea98f9c
RH
359### SVE Integer Arithmetic - Unpredicated Group
360
361# SVE integer add/subtract vectors (unpredicated)
362ADD_zzz 00000100 .. 1 ..... 000 000 ..... ..... @rd_rn_rm
363SUB_zzz 00000100 .. 1 ..... 000 001 ..... ..... @rd_rn_rm
364SQADD_zzz 00000100 .. 1 ..... 000 100 ..... ..... @rd_rn_rm
365UQADD_zzz 00000100 .. 1 ..... 000 101 ..... ..... @rd_rn_rm
366SQSUB_zzz 00000100 .. 1 ..... 000 110 ..... ..... @rd_rn_rm
367UQSUB_zzz 00000100 .. 1 ..... 000 111 ..... ..... @rd_rn_rm
368
38388f7e
RH
369### SVE Logical - Unpredicated Group
370
371# SVE bitwise logical operations (unpredicated)
372AND_zzz 00000100 00 1 ..... 001 100 ..... ..... @rd_rn_rm_e0
373ORR_zzz 00000100 01 1 ..... 001 100 ..... ..... @rd_rn_rm_e0
374EOR_zzz 00000100 10 1 ..... 001 100 ..... ..... @rd_rn_rm_e0
375BIC_zzz 00000100 11 1 ..... 001 100 ..... ..... @rd_rn_rm_e0
d1822297 376
9a56c9c3
RH
377### SVE Index Generation Group
378
379# SVE index generation (immediate start, immediate increment)
380INDEX_ii 00000100 esz:2 1 imm2:s5 010000 imm1:s5 rd:5
381
382# SVE index generation (immediate start, register increment)
383INDEX_ir 00000100 esz:2 1 rm:5 010010 imm:s5 rd:5
384
385# SVE index generation (register start, immediate increment)
386INDEX_ri 00000100 esz:2 1 imm:s5 010001 rn:5 rd:5
387
388# SVE index generation (register start, register increment)
389INDEX_rr 00000100 .. 1 ..... 010011 ..... ..... @rd_rn_rm
390
96f922cc
RH
391### SVE Stack Allocation Group
392
393# SVE stack frame adjustment
394ADDVL 00000100 001 ..... 01010 ...... ..... @rd_rn_i6
395ADDPL 00000100 011 ..... 01010 ...... ..... @rd_rn_i6
396
397# SVE stack frame size
398RDVL 00000100 101 11111 01010 imm:s6 rd:5
399
d9d78dcc
RH
400### SVE Bitwise Shift - Unpredicated Group
401
402# SVE bitwise shift by immediate (unpredicated)
403ASR_zzi 00000100 .. 1 ..... 1001 00 ..... ..... \
404 @rd_rn_tszimm imm=%tszimm16_shr
405LSR_zzi 00000100 .. 1 ..... 1001 01 ..... ..... \
406 @rd_rn_tszimm imm=%tszimm16_shr
407LSL_zzi 00000100 .. 1 ..... 1001 11 ..... ..... \
408 @rd_rn_tszimm imm=%tszimm16_shl
409
410# SVE bitwise shift by wide elements (unpredicated)
411# Note esz != 3
412ASR_zzw 00000100 .. 1 ..... 1000 00 ..... ..... @rd_rn_rm
413LSR_zzw 00000100 .. 1 ..... 1000 01 ..... ..... @rd_rn_rm
414LSL_zzw 00000100 .. 1 ..... 1000 11 ..... ..... @rd_rn_rm
415
4b242d9c
RH
416### SVE Compute Vector Address Group
417
418# SVE vector address generation
419ADR_s32 00000100 00 1 ..... 1010 .. ..... ..... @rd_rn_msz_rm
420ADR_u32 00000100 01 1 ..... 1010 .. ..... ..... @rd_rn_msz_rm
421ADR_p32 00000100 10 1 ..... 1010 .. ..... ..... @rd_rn_msz_rm
422ADR_p64 00000100 11 1 ..... 1010 .. ..... ..... @rd_rn_msz_rm
423
0762cd42
RH
424### SVE Integer Misc - Unpredicated Group
425
a2103582
RH
426# SVE constructive prefix (unpredicated)
427MOVPRFX 00000100 00 1 00000 101111 rn:5 rd:5
428
0762cd42
RH
429# SVE floating-point exponential accelerator
430# Note esz != 0
431FEXPA 00000100 .. 1 00000 101110 ..... ..... @rd_rn
432
a1f233f2
RH
433# SVE floating-point trig select coefficient
434# Note esz != 0
435FTSSEL 00000100 .. 1 ..... 101100 ..... ..... @rd_rn_rm
436
24e82e68
RH
437### SVE Element Count Group
438
439# SVE element count
440CNT_r 00000100 .. 10 .... 1110 0 0 ..... ..... @incdec_cnt d=0 u=1
441
442# SVE inc/dec register by element count
443INCDEC_r 00000100 .. 11 .... 1110 0 d:1 ..... ..... @incdec_cnt u=1
444
445# SVE saturating inc/dec register by element count
446SINCDEC_r_32 00000100 .. 10 .... 1111 d:1 u:1 ..... ..... @incdec_cnt
447SINCDEC_r_64 00000100 .. 11 .... 1111 d:1 u:1 ..... ..... @incdec_cnt
448
449# SVE inc/dec vector by element count
450# Note this requires esz != 0.
451INCDEC_v 00000100 .. 1 1 .... 1100 0 d:1 ..... ..... @incdec2_cnt u=1
452
453# SVE saturating inc/dec vector by element count
454# Note these require esz != 0.
455SINCDEC_v 00000100 .. 1 0 .... 1100 d:1 u:1 ..... ..... @incdec2_cnt
516e246a 456
e1fa1164
RH
457### SVE Bitwise Immediate Group
458
459# SVE bitwise logical with immediate (unpredicated)
460ORR_zzi 00000101 00 0000 ............. ..... @rdn_dbm
461EOR_zzi 00000101 01 0000 ............. ..... @rdn_dbm
462AND_zzi 00000101 10 0000 ............. ..... @rdn_dbm
463
464# SVE broadcast bitmask immediate
465DUPM 00000101 11 0000 dbm:13 rd:5
466
f25a2361
RH
467### SVE Integer Wide Immediate - Predicated Group
468
469# SVE copy floating-point immediate (predicated)
470FCPY 00000101 .. 01 .... 110 imm:8 ..... @rdn_pg4
471
472# SVE copy integer immediate (predicated)
473CPY_m_i 00000101 .. 01 .... 01 . ........ ..... @rdn_pg4 imm=%sh8_i8s
474CPY_z_i 00000101 .. 01 .... 00 . ........ ..... @rdn_pg4 imm=%sh8_i8s
475
b94f8f60
RH
476### SVE Permute - Extract Group
477
478# SVE extract vector (immediate offset)
479EXT 00000101 001 ..... 000 ... rm:5 rd:5 \
480 &rrri rn=%reg_movprfx imm=%imm8_16_10
481
30562ab7
RH
482### SVE Permute - Unpredicated Group
483
484# SVE broadcast general register
485DUP_s 00000101 .. 1 00000 001110 ..... ..... @rd_rn
486
487# SVE broadcast indexed element
488DUP_x 00000101 .. 1 ..... 001000 rn:5 rd:5 \
489 &rri imm=%imm7_22_16
490
491# SVE insert SIMD&FP scalar register
492INSR_f 00000101 .. 1 10100 001110 ..... ..... @rdn_rm
493
494# SVE insert general register
495INSR_r 00000101 .. 1 00100 001110 ..... ..... @rdn_rm
496
497# SVE reverse vector elements
498REV_v 00000101 .. 1 11000 001110 ..... ..... @rd_rn
499
500# SVE vector table lookup
501TBL 00000101 .. 1 ..... 001100 ..... ..... @rd_rn_rm
502
503# SVE unpack vector elements
504UNPK 00000101 esz:2 1100 u:1 h:1 001110 rn:5 rd:5
505
d731d8cb
RH
506### SVE Permute - Predicates Group
507
508# SVE permute predicate elements
509ZIP1_p 00000101 .. 10 .... 010 000 0 .... 0 .... @pd_pn_pm
510ZIP2_p 00000101 .. 10 .... 010 001 0 .... 0 .... @pd_pn_pm
511UZP1_p 00000101 .. 10 .... 010 010 0 .... 0 .... @pd_pn_pm
512UZP2_p 00000101 .. 10 .... 010 011 0 .... 0 .... @pd_pn_pm
513TRN1_p 00000101 .. 10 .... 010 100 0 .... 0 .... @pd_pn_pm
514TRN2_p 00000101 .. 10 .... 010 101 0 .... 0 .... @pd_pn_pm
515
516# SVE reverse predicate elements
517REV_p 00000101 .. 11 0100 010 000 0 .... 0 .... @pd_pn
518
519# SVE unpack predicate elements
520PUNPKLO 00000101 00 11 0000 010 000 0 .... 0 .... @pd_pn_e0
521PUNPKHI 00000101 00 11 0001 010 000 0 .... 0 .... @pd_pn_e0
522
234b48e9
RH
523### SVE Permute - Interleaving Group
524
525# SVE permute vector elements
526ZIP1_z 00000101 .. 1 ..... 011 000 ..... ..... @rd_rn_rm
527ZIP2_z 00000101 .. 1 ..... 011 001 ..... ..... @rd_rn_rm
528UZP1_z 00000101 .. 1 ..... 011 010 ..... ..... @rd_rn_rm
529UZP2_z 00000101 .. 1 ..... 011 011 ..... ..... @rd_rn_rm
530TRN1_z 00000101 .. 1 ..... 011 100 ..... ..... @rd_rn_rm
531TRN2_z 00000101 .. 1 ..... 011 101 ..... ..... @rd_rn_rm
532
3ca879ae
RH
533### SVE Permute - Predicated Group
534
535# SVE compress active elements
536# Note esz >= 2
537COMPACT 00000101 .. 100001 100 ... ..... ..... @rd_pg_rn
538
ef23cb72
RH
539# SVE conditionally broadcast element to vector
540CLASTA_z 00000101 .. 10100 0 100 ... ..... ..... @rdn_pg_rm
541CLASTB_z 00000101 .. 10100 1 100 ... ..... ..... @rdn_pg_rm
542
543# SVE conditionally copy element to SIMD&FP scalar
544CLASTA_v 00000101 .. 10101 0 100 ... ..... ..... @rd_pg_rn
545CLASTB_v 00000101 .. 10101 1 100 ... ..... ..... @rd_pg_rn
546
547# SVE conditionally copy element to general register
548CLASTA_r 00000101 .. 11000 0 101 ... ..... ..... @rd_pg_rn
549CLASTB_r 00000101 .. 11000 1 101 ... ..... ..... @rd_pg_rn
550
551# SVE copy element to SIMD&FP scalar register
552LASTA_v 00000101 .. 10001 0 100 ... ..... ..... @rd_pg_rn
553LASTB_v 00000101 .. 10001 1 100 ... ..... ..... @rd_pg_rn
554
555# SVE copy element to general register
556LASTA_r 00000101 .. 10000 0 101 ... ..... ..... @rd_pg_rn
557LASTB_r 00000101 .. 10000 1 101 ... ..... ..... @rd_pg_rn
558
792a5578
RH
559# SVE copy element from SIMD&FP scalar register
560CPY_m_v 00000101 .. 100000 100 ... ..... ..... @rd_pg_rn
561
562# SVE copy element from general register to vector (predicated)
563CPY_m_r 00000101 .. 101000 101 ... ..... ..... @rd_pg_rn
564
dae8fb90
RH
565# SVE reverse within elements
566# Note esz >= operation size
567REVB 00000101 .. 1001 00 100 ... ..... ..... @rd_pg_rn
568REVH 00000101 .. 1001 01 100 ... ..... ..... @rd_pg_rn
569REVW 00000101 .. 1001 10 100 ... ..... ..... @rd_pg_rn
570RBIT 00000101 .. 1001 11 100 ... ..... ..... @rd_pg_rn
571
b48ff240
RH
572# SVE vector splice (predicated)
573SPLICE 00000101 .. 101 100 100 ... ..... ..... @rdn_pg_rm
574
d3fe4a29
RH
575### SVE Select Vectors Group
576
577# SVE select vector elements (predicated)
578SEL_zpzz 00000101 .. 1 ..... 11 .... ..... ..... @rd_pg4_rn_rm
579
757f9cff
RH
580### SVE Integer Compare - Vectors Group
581
582# SVE integer compare_vectors
583CMPHS_ppzz 00100100 .. 0 ..... 000 ... ..... 0 .... @pd_pg_rn_rm
584CMPHI_ppzz 00100100 .. 0 ..... 000 ... ..... 1 .... @pd_pg_rn_rm
585CMPGE_ppzz 00100100 .. 0 ..... 100 ... ..... 0 .... @pd_pg_rn_rm
586CMPGT_ppzz 00100100 .. 0 ..... 100 ... ..... 1 .... @pd_pg_rn_rm
587CMPEQ_ppzz 00100100 .. 0 ..... 101 ... ..... 0 .... @pd_pg_rn_rm
588CMPNE_ppzz 00100100 .. 0 ..... 101 ... ..... 1 .... @pd_pg_rn_rm
589
590# SVE integer compare with wide elements
591# Note these require esz != 3.
592CMPEQ_ppzw 00100100 .. 0 ..... 001 ... ..... 0 .... @pd_pg_rn_rm
593CMPNE_ppzw 00100100 .. 0 ..... 001 ... ..... 1 .... @pd_pg_rn_rm
594CMPGE_ppzw 00100100 .. 0 ..... 010 ... ..... 0 .... @pd_pg_rn_rm
595CMPGT_ppzw 00100100 .. 0 ..... 010 ... ..... 1 .... @pd_pg_rn_rm
596CMPLT_ppzw 00100100 .. 0 ..... 011 ... ..... 0 .... @pd_pg_rn_rm
597CMPLE_ppzw 00100100 .. 0 ..... 011 ... ..... 1 .... @pd_pg_rn_rm
598CMPHS_ppzw 00100100 .. 0 ..... 110 ... ..... 0 .... @pd_pg_rn_rm
599CMPHI_ppzw 00100100 .. 0 ..... 110 ... ..... 1 .... @pd_pg_rn_rm
600CMPLO_ppzw 00100100 .. 0 ..... 111 ... ..... 0 .... @pd_pg_rn_rm
601CMPLS_ppzw 00100100 .. 0 ..... 111 ... ..... 1 .... @pd_pg_rn_rm
602
38cadeba
RH
603### SVE Integer Compare - Unsigned Immediate Group
604
605# SVE integer compare with unsigned immediate
606CMPHS_ppzi 00100100 .. 1 ....... 0 ... ..... 0 .... @pd_pg_rn_i7
607CMPHI_ppzi 00100100 .. 1 ....... 0 ... ..... 1 .... @pd_pg_rn_i7
608CMPLO_ppzi 00100100 .. 1 ....... 1 ... ..... 0 .... @pd_pg_rn_i7
609CMPLS_ppzi 00100100 .. 1 ....... 1 ... ..... 1 .... @pd_pg_rn_i7
610
611### SVE Integer Compare - Signed Immediate Group
612
613# SVE integer compare with signed immediate
614CMPGE_ppzi 00100101 .. 0 ..... 000 ... ..... 0 .... @pd_pg_rn_i5
615CMPGT_ppzi 00100101 .. 0 ..... 000 ... ..... 1 .... @pd_pg_rn_i5
616CMPLT_ppzi 00100101 .. 0 ..... 001 ... ..... 0 .... @pd_pg_rn_i5
617CMPLE_ppzi 00100101 .. 0 ..... 001 ... ..... 1 .... @pd_pg_rn_i5
618CMPEQ_ppzi 00100101 .. 0 ..... 100 ... ..... 0 .... @pd_pg_rn_i5
619CMPNE_ppzi 00100101 .. 0 ..... 100 ... ..... 1 .... @pd_pg_rn_i5
620
e1fa1164
RH
621### SVE Predicate Logical Operations Group
622
516e246a
RH
623# SVE predicate logical operations
624AND_pppp 00100101 0. 00 .... 01 .... 0 .... 0 .... @pd_pg_pn_pm_s
625BIC_pppp 00100101 0. 00 .... 01 .... 0 .... 1 .... @pd_pg_pn_pm_s
626EOR_pppp 00100101 0. 00 .... 01 .... 1 .... 0 .... @pd_pg_pn_pm_s
627SEL_pppp 00100101 0. 00 .... 01 .... 1 .... 1 .... @pd_pg_pn_pm_s
628ORR_pppp 00100101 1. 00 .... 01 .... 0 .... 0 .... @pd_pg_pn_pm_s
629ORN_pppp 00100101 1. 00 .... 01 .... 0 .... 1 .... @pd_pg_pn_pm_s
630NOR_pppp 00100101 1. 00 .... 01 .... 1 .... 0 .... @pd_pg_pn_pm_s
631NAND_pppp 00100101 1. 00 .... 01 .... 1 .... 1 .... @pd_pg_pn_pm_s
632
9e18d7a6
RH
633### SVE Predicate Misc Group
634
635# SVE predicate test
636PTEST 00100101 01 010000 11 pg:4 0 rn:4 0 0000
637
028e2a7b
RH
638# SVE predicate initialize
639PTRUE 00100101 esz:2 01100 s:1 111000 pat:5 0 rd:4
640
641# SVE initialize FFR
642SETFFR 00100101 0010 1100 1001 0000 0000 0000
643
644# SVE zero predicate register
645PFALSE 00100101 0001 1000 1110 0100 0000 rd:4
646
647# SVE predicate read from FFR (predicated)
648RDFFR_p 00100101 0 s:1 0110001111000 pg:4 0 rd:4
649
650# SVE predicate read from FFR (unpredicated)
651RDFFR 00100101 0001 1001 1111 0000 0000 rd:4
652
653# SVE FFR write from predicate (WRFFR)
654WRFFR 00100101 0010 1000 1001 000 rn:4 00000
655
656# SVE predicate first active
657PFIRST 00100101 01 011 000 11000 00 .... 0 .... @pd_pn_e0
658
659# SVE predicate next active
660PNEXT 00100101 .. 011 001 11000 10 .... 0 .... @pd_pn
661
35da316f
RH
662### SVE Partition Break Group
663
664# SVE propagate break from previous partition
665BRKPA 00100101 0. 00 .... 11 .... 0 .... 0 .... @pd_pg_pn_pm_s
666BRKPB 00100101 0. 00 .... 11 .... 0 .... 1 .... @pd_pg_pn_pm_s
667
668# SVE partition break condition
669BRKA_z 00100101 0. 01000001 .... 0 .... 0 .... @pd_pg_pn_s
670BRKB_z 00100101 1. 01000001 .... 0 .... 0 .... @pd_pg_pn_s
407e6ce7
RH
671BRKA_m 00100101 00 01000001 .... 0 .... 1 .... @pd_pg_pn_s0
672BRKB_m 00100101 10 01000001 .... 0 .... 1 .... @pd_pg_pn_s0
35da316f
RH
673
674# SVE propagate break to next partition
675BRKN 00100101 0. 01100001 .... 0 .... 0 .... @pd_pg_pn_s
676
9ee3a611
RH
677### SVE Predicate Count Group
678
679# SVE predicate count
680CNTP 00100101 .. 100 000 10 .... 0 .... ..... @rd_pg4_pn
681
682# SVE inc/dec register by predicate count
683INCDECP_r 00100101 .. 10110 d:1 10001 00 .... ..... @incdec_pred u=1
684
685# SVE inc/dec vector by predicate count
686INCDECP_z 00100101 .. 10110 d:1 10000 00 .... ..... @incdec2_pred u=1
687
688# SVE saturating inc/dec register by predicate count
689SINCDECP_r_32 00100101 .. 1010 d:1 u:1 10001 00 .... ..... @incdec_pred
690SINCDECP_r_64 00100101 .. 1010 d:1 u:1 10001 10 .... ..... @incdec_pred
691
692# SVE saturating inc/dec vector by predicate count
693SINCDECP_z 00100101 .. 1010 d:1 u:1 10000 00 .... ..... @incdec2_pred
694
caf1cefc
RH
695### SVE Integer Compare - Scalars Group
696
697# SVE conditionally terminate scalars
698CTERM 00100101 1 sf:1 1 rm:5 001000 rn:5 ne:1 0000
699
700# SVE integer compare scalar count and limit
701WHILE 00100101 esz:2 1 rm:5 000 sf:1 u:1 1 rn:5 eq:1 rd:4
702
ed491961
RH
703### SVE Integer Wide Immediate - Unpredicated Group
704
705# SVE broadcast floating-point immediate (unpredicated)
706FDUP 00100101 esz:2 111 00 1110 imm:8 rd:5
707
708# SVE broadcast integer immediate (unpredicated)
709DUP_i 00100101 esz:2 111 00 011 . ........ rd:5 imm=%sh8_i8s
710
6e6a157d
RH
711# SVE integer add/subtract immediate (unpredicated)
712ADD_zzi 00100101 .. 100 000 11 . ........ ..... @rdn_sh_i8u
713SUB_zzi 00100101 .. 100 001 11 . ........ ..... @rdn_sh_i8u
714SUBR_zzi 00100101 .. 100 011 11 . ........ ..... @rdn_sh_i8u
715SQADD_zzi 00100101 .. 100 100 11 . ........ ..... @rdn_sh_i8u
716UQADD_zzi 00100101 .. 100 101 11 . ........ ..... @rdn_sh_i8u
717SQSUB_zzi 00100101 .. 100 110 11 . ........ ..... @rdn_sh_i8u
718UQSUB_zzi 00100101 .. 100 111 11 . ........ ..... @rdn_sh_i8u
719
720# SVE integer min/max immediate (unpredicated)
721SMAX_zzi 00100101 .. 101 000 110 ........ ..... @rdn_i8s
722UMAX_zzi 00100101 .. 101 001 110 ........ ..... @rdn_i8u
723SMIN_zzi 00100101 .. 101 010 110 ........ ..... @rdn_i8s
724UMIN_zzi 00100101 .. 101 011 110 ........ ..... @rdn_i8u
725
726# SVE integer multiply immediate (unpredicated)
727MUL_zzi 00100101 .. 110 000 110 ........ ..... @rdn_i8s
728
d730ecaa
RH
729# SVE integer dot product (unpredicated)
730DOT_zzz 01000100 1 sz:1 0 rm:5 00000 u:1 rn:5 rd:5 ra=%reg_movprfx
731
16fcfdc7
RH
732# SVE integer dot product (indexed)
733DOT_zzx 01000100 101 index:2 rm:3 00000 u:1 rn:5 rd:5 \
734 sz=0 ra=%reg_movprfx
735DOT_zzx 01000100 111 index:1 rm:4 00000 u:1 rn:5 rd:5 \
736 sz=1 ra=%reg_movprfx
737
76a9d9cd
RH
738# SVE floating-point complex add (predicated)
739FCADD 01100100 esz:2 00000 rot:1 100 pg:3 rm:5 rd:5 \
740 rn=%reg_movprfx
741
05f48bab
RH
742# SVE floating-point complex multiply-add (predicated)
743FCMLA_zpzzz 01100100 esz:2 0 rm:5 0 rot:2 pg:3 rn:5 rd:5 \
744 ra=%reg_movprfx
745
18fc2405
RH
746# SVE floating-point complex multiply-add (indexed)
747FCMLA_zzxz 01100100 10 1 index:2 rm:3 0001 rot:2 rn:5 rd:5 \
748 ra=%reg_movprfx esz=1
749FCMLA_zzxz 01100100 11 1 index:1 rm:4 0001 rot:2 rn:5 rd:5 \
750 ra=%reg_movprfx esz=2
751
ca40a6e6
RH
752### SVE FP Multiply-Add Indexed Group
753
754# SVE floating-point multiply-add (indexed)
755FMLA_zzxz 01100100 0.1 .. rm:3 00000 sub:1 rn:5 rd:5 \
756 ra=%reg_movprfx index=%index3_22_19 esz=1
757FMLA_zzxz 01100100 101 index:2 rm:3 00000 sub:1 rn:5 rd:5 \
758 ra=%reg_movprfx esz=2
759FMLA_zzxz 01100100 111 index:1 rm:4 00000 sub:1 rn:5 rd:5 \
760 ra=%reg_movprfx esz=3
761
762### SVE FP Multiply Indexed Group
763
764# SVE floating-point multiply (indexed)
765FMUL_zzx 01100100 0.1 .. rm:3 001000 rn:5 rd:5 \
766 index=%index3_22_19 esz=1
767FMUL_zzx 01100100 101 index:2 rm:3 001000 rn:5 rd:5 esz=2
768FMUL_zzx 01100100 111 index:1 rm:4 001000 rn:5 rd:5 esz=3
769
23fbe79f
RH
770### SVE FP Fast Reduction Group
771
772FADDV 01100101 .. 000 000 001 ... ..... ..... @rd_pg_rn
773FMAXNMV 01100101 .. 000 100 001 ... ..... ..... @rd_pg_rn
774FMINNMV 01100101 .. 000 101 001 ... ..... ..... @rd_pg_rn
775FMAXV 01100101 .. 000 110 001 ... ..... ..... @rd_pg_rn
776FMINV 01100101 .. 000 111 001 ... ..... ..... @rd_pg_rn
777
3887c038
RH
778## SVE Floating Point Unary Operations - Unpredicated Group
779
780FRECPE 01100101 .. 001 110 001100 ..... ..... @rd_rn
781FRSQRTE 01100101 .. 001 111 001100 ..... ..... @rd_rn
782
4d2e2a03
RH
783### SVE FP Compare with Zero Group
784
785FCMGE_ppz0 01100101 .. 0100 00 001 ... ..... 0 .... @pd_pg_rn
786FCMGT_ppz0 01100101 .. 0100 00 001 ... ..... 1 .... @pd_pg_rn
787FCMLT_ppz0 01100101 .. 0100 01 001 ... ..... 0 .... @pd_pg_rn
788FCMLE_ppz0 01100101 .. 0100 01 001 ... ..... 1 .... @pd_pg_rn
789FCMEQ_ppz0 01100101 .. 0100 10 001 ... ..... 0 .... @pd_pg_rn
790FCMNE_ppz0 01100101 .. 0100 11 001 ... ..... 0 .... @pd_pg_rn
791
7f9ddf64
RH
792### SVE FP Accumulating Reduction Group
793
794# SVE floating-point serial reduction (predicated)
795FADDA 01100101 .. 011 000 001 ... ..... ..... @rdn_pg_rm
796
29b80469
RH
797### SVE Floating Point Arithmetic - Unpredicated Group
798
799# SVE floating-point arithmetic (unpredicated)
800FADD_zzz 01100101 .. 0 ..... 000 000 ..... ..... @rd_rn_rm
801FSUB_zzz 01100101 .. 0 ..... 000 001 ..... ..... @rd_rn_rm
802FMUL_zzz 01100101 .. 0 ..... 000 010 ..... ..... @rd_rn_rm
803FTSMUL 01100101 .. 0 ..... 000 011 ..... ..... @rd_rn_rm
804FRECPS 01100101 .. 0 ..... 000 110 ..... ..... @rd_rn_rm
805FRSQRTS 01100101 .. 0 ..... 000 111 ..... ..... @rd_rn_rm
806
ec3b87c2
RH
807### SVE FP Arithmetic Predicated Group
808
809# SVE floating-point arithmetic (predicated)
810FADD_zpzz 01100101 .. 00 0000 100 ... ..... ..... @rdn_pg_rm
811FSUB_zpzz 01100101 .. 00 0001 100 ... ..... ..... @rdn_pg_rm
812FMUL_zpzz 01100101 .. 00 0010 100 ... ..... ..... @rdn_pg_rm
813FSUB_zpzz 01100101 .. 00 0011 100 ... ..... ..... @rdm_pg_rn # FSUBR
814FMAXNM_zpzz 01100101 .. 00 0100 100 ... ..... ..... @rdn_pg_rm
815FMINNM_zpzz 01100101 .. 00 0101 100 ... ..... ..... @rdn_pg_rm
816FMAX_zpzz 01100101 .. 00 0110 100 ... ..... ..... @rdn_pg_rm
817FMIN_zpzz 01100101 .. 00 0111 100 ... ..... ..... @rdn_pg_rm
818FABD 01100101 .. 00 1000 100 ... ..... ..... @rdn_pg_rm
819FSCALE 01100101 .. 00 1001 100 ... ..... ..... @rdn_pg_rm
820FMULX 01100101 .. 00 1010 100 ... ..... ..... @rdn_pg_rm
821FDIV 01100101 .. 00 1100 100 ... ..... ..... @rdm_pg_rn # FDIVR
822FDIV 01100101 .. 00 1101 100 ... ..... ..... @rdn_pg_rm
823
cc48affe
RH
824# SVE floating-point arithmetic with immediate (predicated)
825FADD_zpzi 01100101 .. 011 000 100 ... 0000 . ..... @rdn_i1
826FSUB_zpzi 01100101 .. 011 001 100 ... 0000 . ..... @rdn_i1
827FMUL_zpzi 01100101 .. 011 010 100 ... 0000 . ..... @rdn_i1
828FSUBR_zpzi 01100101 .. 011 011 100 ... 0000 . ..... @rdn_i1
829FMAXNM_zpzi 01100101 .. 011 100 100 ... 0000 . ..... @rdn_i1
830FMINNM_zpzi 01100101 .. 011 101 100 ... 0000 . ..... @rdn_i1
831FMAX_zpzi 01100101 .. 011 110 100 ... 0000 . ..... @rdn_i1
832FMIN_zpzi 01100101 .. 011 111 100 ... 0000 . ..... @rdn_i1
833
67fcd9ad
RH
834# SVE floating-point trig multiply-add coefficient
835FTMAD 01100101 esz:2 010 imm:3 100000 rm:5 rd:5 rn=%reg_movprfx
836
6ceabaad
RH
837### SVE FP Multiply-Add Group
838
839# SVE floating-point multiply-accumulate writing addend
840FMLA_zpzzz 01100101 .. 1 ..... 000 ... ..... ..... @rda_pg_rn_rm
841FMLS_zpzzz 01100101 .. 1 ..... 001 ... ..... ..... @rda_pg_rn_rm
842FNMLA_zpzzz 01100101 .. 1 ..... 010 ... ..... ..... @rda_pg_rn_rm
843FNMLS_zpzzz 01100101 .. 1 ..... 011 ... ..... ..... @rda_pg_rn_rm
844
845# SVE floating-point multiply-accumulate writing multiplicand
846# Alter the operand extraction order and reuse the helpers from above.
847# FMAD, FMSB, FNMAD, FNMS
848FMLA_zpzzz 01100101 .. 1 ..... 100 ... ..... ..... @rdn_pg_rm_ra
849FMLS_zpzzz 01100101 .. 1 ..... 101 ... ..... ..... @rdn_pg_rm_ra
850FNMLA_zpzzz 01100101 .. 1 ..... 110 ... ..... ..... @rdn_pg_rm_ra
851FNMLS_zpzzz 01100101 .. 1 ..... 111 ... ..... ..... @rdn_pg_rm_ra
852
8092c6a3
RH
853### SVE FP Unary Operations Predicated Group
854
46d33d1e
RH
855# SVE floating-point convert precision
856FCVT_sh 01100101 10 0010 00 101 ... ..... ..... @rd_pg_rn_e0
857FCVT_hs 01100101 10 0010 01 101 ... ..... ..... @rd_pg_rn_e0
858FCVT_dh 01100101 11 0010 00 101 ... ..... ..... @rd_pg_rn_e0
859FCVT_hd 01100101 11 0010 01 101 ... ..... ..... @rd_pg_rn_e0
860FCVT_ds 01100101 11 0010 10 101 ... ..... ..... @rd_pg_rn_e0
861FCVT_sd 01100101 11 0010 11 101 ... ..... ..... @rd_pg_rn_e0
862
df4de1af
RH
863# SVE floating-point convert to integer
864FCVTZS_hh 01100101 01 011 01 0 101 ... ..... ..... @rd_pg_rn_e0
865FCVTZU_hh 01100101 01 011 01 1 101 ... ..... ..... @rd_pg_rn_e0
866FCVTZS_hs 01100101 01 011 10 0 101 ... ..... ..... @rd_pg_rn_e0
867FCVTZU_hs 01100101 01 011 10 1 101 ... ..... ..... @rd_pg_rn_e0
868FCVTZS_hd 01100101 01 011 11 0 101 ... ..... ..... @rd_pg_rn_e0
869FCVTZU_hd 01100101 01 011 11 1 101 ... ..... ..... @rd_pg_rn_e0
870FCVTZS_ss 01100101 10 011 10 0 101 ... ..... ..... @rd_pg_rn_e0
871FCVTZU_ss 01100101 10 011 10 1 101 ... ..... ..... @rd_pg_rn_e0
872FCVTZS_ds 01100101 11 011 00 0 101 ... ..... ..... @rd_pg_rn_e0
873FCVTZU_ds 01100101 11 011 00 1 101 ... ..... ..... @rd_pg_rn_e0
874FCVTZS_sd 01100101 11 011 10 0 101 ... ..... ..... @rd_pg_rn_e0
875FCVTZU_sd 01100101 11 011 10 1 101 ... ..... ..... @rd_pg_rn_e0
876FCVTZS_dd 01100101 11 011 11 0 101 ... ..... ..... @rd_pg_rn_e0
877FCVTZU_dd 01100101 11 011 11 1 101 ... ..... ..... @rd_pg_rn_e0
878
cda3c753
RH
879# SVE floating-point round to integral value
880FRINTN 01100101 .. 000 000 101 ... ..... ..... @rd_pg_rn
881FRINTP 01100101 .. 000 001 101 ... ..... ..... @rd_pg_rn
882FRINTM 01100101 .. 000 010 101 ... ..... ..... @rd_pg_rn
883FRINTZ 01100101 .. 000 011 101 ... ..... ..... @rd_pg_rn
884FRINTA 01100101 .. 000 100 101 ... ..... ..... @rd_pg_rn
885FRINTX 01100101 .. 000 110 101 ... ..... ..... @rd_pg_rn
886FRINTI 01100101 .. 000 111 101 ... ..... ..... @rd_pg_rn
887
ec5b375b
RH
888# SVE floating-point unary operations
889FRECPX 01100101 .. 001 100 101 ... ..... ..... @rd_pg_rn
890FSQRT 01100101 .. 001 101 101 ... ..... ..... @rd_pg_rn
891
8092c6a3
RH
892# SVE integer convert to floating-point
893SCVTF_hh 01100101 01 010 01 0 101 ... ..... ..... @rd_pg_rn_e0
894SCVTF_sh 01100101 01 010 10 0 101 ... ..... ..... @rd_pg_rn_e0
895SCVTF_dh 01100101 01 010 11 0 101 ... ..... ..... @rd_pg_rn_e0
896SCVTF_ss 01100101 10 010 10 0 101 ... ..... ..... @rd_pg_rn_e0
897SCVTF_sd 01100101 11 010 00 0 101 ... ..... ..... @rd_pg_rn_e0
898SCVTF_ds 01100101 11 010 10 0 101 ... ..... ..... @rd_pg_rn_e0
899SCVTF_dd 01100101 11 010 11 0 101 ... ..... ..... @rd_pg_rn_e0
900
901UCVTF_hh 01100101 01 010 01 1 101 ... ..... ..... @rd_pg_rn_e0
902UCVTF_sh 01100101 01 010 10 1 101 ... ..... ..... @rd_pg_rn_e0
903UCVTF_dh 01100101 01 010 11 1 101 ... ..... ..... @rd_pg_rn_e0
904UCVTF_ss 01100101 10 010 10 1 101 ... ..... ..... @rd_pg_rn_e0
905UCVTF_sd 01100101 11 010 00 1 101 ... ..... ..... @rd_pg_rn_e0
906UCVTF_ds 01100101 11 010 10 1 101 ... ..... ..... @rd_pg_rn_e0
907UCVTF_dd 01100101 11 010 11 1 101 ... ..... ..... @rd_pg_rn_e0
908
d1822297
RH
909### SVE Memory - 32-bit Gather and Unsized Contiguous Group
910
911# SVE load predicate register
912LDR_pri 10000101 10 ...... 000 ... ..... 0 .... @pd_rn_i9
913
914# SVE load vector register
915LDR_zri 10000101 10 ...... 010 ... ..... ..... @rd_rn_i9
c4e7c493 916
68459864
RH
917# SVE load and broadcast element
918LD1R_zpri 1000010 .. 1 imm:6 1.. pg:3 rn:5 rd:5 \
919 &rpri_load dtype=%dtype_23_13 nreg=0
920
673e9fa6
RH
921# SVE 32-bit gather load (scalar plus 32-bit unscaled offsets)
922# SVE 32-bit gather load (scalar plus 32-bit scaled offsets)
923LD1_zprz 1000010 00 .0 ..... 0.. ... ..... ..... \
924 @rprr_g_load_xs_u esz=2 msz=0 scale=0
925LD1_zprz 1000010 01 .. ..... 0.. ... ..... ..... \
926 @rprr_g_load_xs_u_sc esz=2 msz=1
927LD1_zprz 1000010 10 .. ..... 01. ... ..... ..... \
928 @rprr_g_load_xs_sc esz=2 msz=2 u=1
929
930# SVE 32-bit gather load (vector plus immediate)
931LD1_zpiz 1000010 .. 01 ..... 1.. ... ..... ..... \
932 @rpri_g_load esz=2
933
c4e7c493
RH
934### SVE Memory Contiguous Load Group
935
936# SVE contiguous load (scalar plus scalar)
937LD_zprr 1010010 .... ..... 010 ... ..... ..... @rprr_load_dt nreg=0
938
e2654d75
RH
939# SVE contiguous first-fault load (scalar plus scalar)
940LDFF1_zprr 1010010 .... ..... 011 ... ..... ..... @rprr_load_dt nreg=0
941
c4e7c493
RH
942# SVE contiguous load (scalar plus immediate)
943LD_zpri 1010010 .... 0.... 101 ... ..... ..... @rpri_load_dt nreg=0
944
e2654d75
RH
945# SVE contiguous non-fault load (scalar plus immediate)
946LDNF1_zpri 1010010 .... 1.... 101 ... ..... ..... @rpri_load_dt nreg=0
947
c4e7c493
RH
948# SVE contiguous non-temporal load (scalar plus scalar)
949# LDNT1B, LDNT1H, LDNT1W, LDNT1D
950# SVE load multiple structures (scalar plus scalar)
951# LD2B, LD2H, LD2W, LD2D; etc.
952LD_zprr 1010010 .. nreg:2 ..... 110 ... ..... ..... @rprr_load_msz
953
954# SVE contiguous non-temporal load (scalar plus immediate)
955# LDNT1B, LDNT1H, LDNT1W, LDNT1D
956# SVE load multiple structures (scalar plus immediate)
957# LD2B, LD2H, LD2W, LD2D; etc.
958LD_zpri 1010010 .. nreg:2 0.... 111 ... ..... ..... @rpri_load_msz
1a039c7e 959
05abe304
RH
960# SVE load and broadcast quadword (scalar plus scalar)
961LD1RQ_zprr 1010010 .. 00 ..... 000 ... ..... ..... \
962 @rprr_load_msz nreg=0
963
964# SVE load and broadcast quadword (scalar plus immediate)
965# LD1RQB, LD1RQH, LD1RQS, LD1RQD
966LD1RQ_zpri 1010010 .. 00 0.... 001 ... ..... ..... \
967 @rpri_load_msz nreg=0
968
dec6cf6b
RH
969# SVE 32-bit gather prefetch (scalar plus 32-bit scaled offsets)
970PRF 1000010 00 -1 ----- 0-- --- ----- 0 ----
971
972# SVE 32-bit gather prefetch (vector plus immediate)
973PRF 1000010 -- 00 ----- 111 --- ----- 0 ----
974
975# SVE contiguous prefetch (scalar plus immediate)
976PRF 1000010 11 1- ----- 0-- --- ----- 0 ----
977
978# SVE contiguous prefetch (scalar plus scalar)
979PRF_rr 1000010 -- 00 rm:5 110 --- ----- 0 ----
980
981### SVE Memory 64-bit Gather Group
982
673e9fa6
RH
983# SVE 64-bit gather load (scalar plus 32-bit unpacked unscaled offsets)
984# SVE 64-bit gather load (scalar plus 32-bit unpacked scaled offsets)
985LD1_zprz 1100010 00 .0 ..... 0.. ... ..... ..... \
986 @rprr_g_load_xs_u esz=3 msz=0 scale=0
987LD1_zprz 1100010 01 .. ..... 0.. ... ..... ..... \
988 @rprr_g_load_xs_u_sc esz=3 msz=1
989LD1_zprz 1100010 10 .. ..... 0.. ... ..... ..... \
990 @rprr_g_load_xs_u_sc esz=3 msz=2
991LD1_zprz 1100010 11 .. ..... 01. ... ..... ..... \
992 @rprr_g_load_xs_sc esz=3 msz=3 u=1
993
994# SVE 64-bit gather load (scalar plus 64-bit unscaled offsets)
995# SVE 64-bit gather load (scalar plus 64-bit scaled offsets)
996LD1_zprz 1100010 00 10 ..... 1.. ... ..... ..... \
997 @rprr_g_load_u esz=3 msz=0 scale=0
998LD1_zprz 1100010 01 1. ..... 1.. ... ..... ..... \
999 @rprr_g_load_u_sc esz=3 msz=1
1000LD1_zprz 1100010 10 1. ..... 1.. ... ..... ..... \
1001 @rprr_g_load_u_sc esz=3 msz=2
1002LD1_zprz 1100010 11 1. ..... 11. ... ..... ..... \
1003 @rprr_g_load_sc esz=3 msz=3 u=1
1004
1005# SVE 64-bit gather load (vector plus immediate)
1006LD1_zpiz 1100010 .. 01 ..... 1.. ... ..... ..... \
1007 @rpri_g_load esz=3
1008
dec6cf6b
RH
1009# SVE 64-bit gather prefetch (scalar plus 64-bit scaled offsets)
1010PRF 1100010 00 11 ----- 1-- --- ----- 0 ----
1011
1012# SVE 64-bit gather prefetch (scalar plus unpacked 32-bit scaled offsets)
1013PRF 1100010 00 -1 ----- 0-- --- ----- 0 ----
1014
1015# SVE 64-bit gather prefetch (vector plus immediate)
1016PRF 1100010 -- 00 ----- 111 --- ----- 0 ----
1017
1a039c7e
RH
1018### SVE Memory Store Group
1019
5047c204
RH
1020# SVE store predicate register
1021STR_pri 1110010 11 0. ..... 000 ... ..... 0 .... @pd_rn_i9
1022
1023# SVE store vector register
1024STR_zri 1110010 11 0. ..... 010 ... ..... ..... @rd_rn_i9
1025
1a039c7e
RH
1026# SVE contiguous store (scalar plus immediate)
1027# ST1B, ST1H, ST1W, ST1D; require msz <= esz
1028ST_zpri 1110010 .. esz:2 0.... 111 ... ..... ..... \
1029 @rpri_store_msz nreg=0
1030
1031# SVE contiguous store (scalar plus scalar)
1032# ST1B, ST1H, ST1W, ST1D; require msz <= esz
1033# Enumerate msz lest we conflict with STR_zri.
1034ST_zprr 1110010 00 .. ..... 010 ... ..... ..... \
1035 @rprr_store_esz_n0 msz=0
1036ST_zprr 1110010 01 .. ..... 010 ... ..... ..... \
1037 @rprr_store_esz_n0 msz=1
1038ST_zprr 1110010 10 .. ..... 010 ... ..... ..... \
1039 @rprr_store_esz_n0 msz=2
1040ST_zprr 1110010 11 11 ..... 010 ... ..... ..... \
1041 @rprr_store msz=3 esz=3 nreg=0
1042
1043# SVE contiguous non-temporal store (scalar plus immediate) (nreg == 0)
1044# SVE store multiple structures (scalar plus immediate) (nreg != 0)
1045ST_zpri 1110010 .. nreg:2 1.... 111 ... ..... ..... \
1046 @rpri_store_msz esz=%size_23
1047
1048# SVE contiguous non-temporal store (scalar plus scalar) (nreg == 0)
1049# SVE store multiple structures (scalar plus scalar) (nreg != 0)
1050ST_zprr 1110010 msz:2 nreg:2 ..... 011 ... ..... ..... \
1051 @rprr_store esz=%size_23
f6dbf62a
RH
1052
1053# SVE 32-bit scatter store (scalar plus 32-bit scaled offsets)
1054# Require msz > 0 && msz <= esz.
1055ST1_zprz 1110010 .. 11 ..... 100 ... ..... ..... \
1056 @rprr_scatter_store xs=0 esz=2 scale=1
1057ST1_zprz 1110010 .. 11 ..... 110 ... ..... ..... \
1058 @rprr_scatter_store xs=1 esz=2 scale=1
1059
1060# SVE 32-bit scatter store (scalar plus 32-bit unscaled offsets)
1061# Require msz <= esz.
1062ST1_zprz 1110010 .. 10 ..... 100 ... ..... ..... \
1063 @rprr_scatter_store xs=0 esz=2 scale=0
1064ST1_zprz 1110010 .. 10 ..... 110 ... ..... ..... \
1065 @rprr_scatter_store xs=1 esz=2 scale=0
1066
1067# SVE 64-bit scatter store (scalar plus 64-bit scaled offset)
1068# Require msz > 0
1069ST1_zprz 1110010 .. 01 ..... 101 ... ..... ..... \
1070 @rprr_scatter_store xs=2 esz=3 scale=1
1071
1072# SVE 64-bit scatter store (scalar plus 64-bit unscaled offset)
1073ST1_zprz 1110010 .. 00 ..... 101 ... ..... ..... \
1074 @rprr_scatter_store xs=2 esz=3 scale=0
1075
408ecde9
RH
1076# SVE 64-bit scatter store (vector plus immediate)
1077ST1_zpiz 1110010 .. 10 ..... 101 ... ..... ..... \
1078 @rpri_scatter_store esz=3
1079
1080# SVE 32-bit scatter store (vector plus immediate)
1081ST1_zpiz 1110010 .. 11 ..... 101 ... ..... ..... \
1082 @rpri_scatter_store esz=2
1083
f6dbf62a
RH
1084# SVE 64-bit scatter store (scalar plus unpacked 32-bit scaled offset)
1085# Require msz > 0
1086ST1_zprz 1110010 .. 01 ..... 100 ... ..... ..... \
1087 @rprr_scatter_store xs=0 esz=3 scale=1
1088ST1_zprz 1110010 .. 01 ..... 110 ... ..... ..... \
1089 @rprr_scatter_store xs=1 esz=3 scale=1
1090
1091# SVE 64-bit scatter store (scalar plus unpacked 32-bit unscaled offset)
1092ST1_zprz 1110010 .. 00 ..... 100 ... ..... ..... \
1093 @rprr_scatter_store xs=0 esz=3 scale=0
1094ST1_zprz 1110010 .. 00 ..... 110 ... ..... ..... \
1095 @rprr_scatter_store xs=1 esz=3 scale=0
This page took 0.283611 seconds and 4 git commands to generate.