]> Git Repo - qemu.git/blame - hw/ppc/mac_oldworld.c
Merge remote-tracking branch 'remotes/mjt/tags/trivial-patches-fetch' into staging
[qemu.git] / hw / ppc / mac_oldworld.c
CommitLineData
ae0bfb79 1
3cbee15b 2/*
4d7ca41e 3 * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator
3cbee15b
JM
4 *
5 * Copyright (c) 2004-2007 Fabrice Bellard
6 * Copyright (c) 2007 Jocelyn Mayer
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 */
0d75590d 26#include "qemu/osdep.h"
da34e65c 27#include "qapi/error.h"
baec1910 28#include "hw/hw.h"
0d09e41a 29#include "hw/ppc/ppc.h"
baec1910 30#include "mac.h"
0d09e41a
PB
31#include "hw/input/adb.h"
32#include "hw/timer/m48t59.h"
9c17d615 33#include "sysemu/sysemu.h"
1422e32d 34#include "net/net.h"
0d09e41a 35#include "hw/isa/isa.h"
baec1910
AF
36#include "hw/pci/pci.h"
37#include "hw/boards.h"
0d09e41a
PB
38#include "hw/nvram/fw_cfg.h"
39#include "hw/char/escc.h"
baec1910
AF
40#include "hw/ide.h"
41#include "hw/loader.h"
ca20cf32 42#include "elf.h"
c525436e 43#include "qemu/error-report.h"
9c17d615 44#include "sysemu/kvm.h"
dc333cd6 45#include "kvm_ppc.h"
4be74634 46#include "sysemu/block-backend.h"
022c62cb 47#include "exec/address-spaces.h"
f348b6d1 48#include "qemu/cutils.h"
3cbee15b 49
e4bcb14c 50#define MAX_IDE_BUS 2
271dd5e0 51#define CFG_ADDR 0xf0000510
536d8cda 52#define TBFREQ 16600000UL
9d1c1283
BZ
53#define CLOCKFREQ 266000000UL
54#define BUSFREQ 66000000UL
271dd5e0 55
b50de5cd
MCA
56#define NDRV_VGA_FILENAME "qemu_vga.ndrv"
57
ddcd5531
GA
58static void fw_cfg_boot_set(void *opaque, const char *boot_device,
59 Error **errp)
513f789f 60{
48779e50 61 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
513f789f
BS
62}
63
409dbce5
AJ
64static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
65{
66 return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
67}
68
a8170e5e 69static hwaddr round_page(hwaddr addr)
b9e17a34
AG
70{
71 return (addr + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK;
72}
73
1bba0dc9
AF
74static void ppc_heathrow_reset(void *opaque)
75{
cd79664f 76 PowerPCCPU *cpu = opaque;
1bba0dc9 77
cd79664f 78 cpu_reset(CPU(cpu));
1bba0dc9
AF
79}
80
3ef96221 81static void ppc_heathrow_init(MachineState *machine)
3cbee15b 82{
3ef96221 83 ram_addr_t ram_size = machine->ram_size;
3ef96221
MA
84 const char *kernel_filename = machine->kernel_filename;
85 const char *kernel_cmdline = machine->kernel_cmdline;
86 const char *initrd_filename = machine->initrd_filename;
87 const char *boot_device = machine->boot_order;
c92bb2c7 88 MemoryRegion *sysmem = get_system_memory();
72c33dd7 89 PowerPCCPU *cpu = NULL;
e2684c0b 90 CPUPPCState *env = NULL;
5cea8590 91 char *filename;
3cbee15b 92 qemu_irq *pic, **heathrow_irqs;
3cbee15b 93 int linux_boot, i;
c92bb2c7
AK
94 MemoryRegion *ram = g_new(MemoryRegion, 1);
95 MemoryRegion *bios = g_new(MemoryRegion, 1);
7d52857e 96 MemoryRegion *isa = g_new(MemoryRegion, 1);
b9e17a34 97 uint32_t kernel_base, initrd_base, cmdline_base = 0;
7373048c 98 int32_t kernel_size, initrd_size;
3cbee15b 99 PCIBus *pci_bus;
d037834a 100 PCIDevice *macio;
07a7484e
AF
101 MACIOIDEState *macio_ide;
102 DeviceState *dev;
293c867d 103 BusState *adb_bus;
b50de5cd
MCA
104 int bios_size, ndrv_size;
105 uint8_t *ndrv_file;
45fa67fb 106 MemoryRegion *pic_mem;
07a7484e 107 MemoryRegion *escc_mem, *escc_bar = g_new(MemoryRegion, 1);
513f789f 108 uint16_t ppc_boot_device;
f455e98c 109 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
271dd5e0 110 void *fw_cfg;
caae6c96 111 uint64_t tbfreq;
3cbee15b
JM
112
113 linux_boot = (kernel_filename != NULL);
114
115 /* init CPUs */
19fb2c36
BR
116 if (machine->cpu_model == NULL)
117 machine->cpu_model = "G3";
3cbee15b 118 for (i = 0; i < smp_cpus; i++) {
19fb2c36 119 cpu = cpu_ppc_init(machine->cpu_model);
72c33dd7 120 if (cpu == NULL) {
aaed909a
FB
121 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
122 exit(1);
123 }
72c33dd7
AF
124 env = &cpu->env;
125
b0fb43d8 126 /* Set time-base frequency to 16.6 Mhz */
536d8cda 127 cpu_ppc_tb_init(env, TBFREQ);
cd79664f 128 qemu_register_reset(ppc_heathrow_reset, cpu);
3cbee15b
JM
129 }
130
131 /* allocate RAM */
6b4079f8
AJ
132 if (ram_size > (2047 << 20)) {
133 fprintf(stderr,
134 "qemu: Too much memory for this machine: %d MB, maximum 2047 MB\n",
135 ((unsigned int)ram_size / (1 << 20)));
136 exit(1);
137 }
138
e938ba0c
SP
139 memory_region_allocate_system_memory(ram, NULL, "ppc_heathrow.ram",
140 ram_size);
c92bb2c7 141 memory_region_add_subregion(sysmem, 0, ram);
a748ab6d 142
3cbee15b 143 /* allocate and load BIOS */
49946538 144 memory_region_init_ram(bios, NULL, "ppc_heathrow.bios", BIOS_SIZE,
f8ed85ac 145 &error_fatal);
e206ad48
HT
146 vmstate_register_ram_global(bios);
147
3cbee15b 148 if (bios_name == NULL)
992e5acd 149 bios_name = PROM_FILENAME;
5cea8590 150 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
c92bb2c7
AK
151 memory_region_set_readonly(bios, true);
152 memory_region_add_subregion(sysmem, PROM_ADDR, bios);
992e5acd
BS
153
154 /* Load OpenBIOS (ELF) */
5cea8590 155 if (filename) {
409dbce5 156 bios_size = load_elf(filename, 0, NULL, NULL, NULL, NULL,
7ef295ea 157 1, PPC_ELF_MACHINE, 0, 0);
7267c094 158 g_free(filename);
5cea8590
PB
159 } else {
160 bios_size = -1;
161 }
3cbee15b 162 if (bios_size < 0 || bios_size > BIOS_SIZE) {
c525436e 163 error_report("could not load PowerPC bios '%s'", bios_name);
3cbee15b
JM
164 exit(1);
165 }
3cbee15b 166
3cbee15b 167 if (linux_boot) {
36bee1e3 168 uint64_t lowaddr = 0;
ca20cf32
BS
169 int bswap_needed;
170
171#ifdef BSWAP_NEEDED
172 bswap_needed = 1;
173#else
174 bswap_needed = 0;
175#endif
3cbee15b 176 kernel_base = KERNEL_LOAD_ADDR;
409dbce5 177 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
7ef295ea
PC
178 NULL, &lowaddr, NULL, 1, PPC_ELF_MACHINE,
179 0, 0);
52f163b7
BS
180 if (kernel_size < 0)
181 kernel_size = load_aout(kernel_filename, kernel_base,
ca20cf32
BS
182 ram_size - kernel_base, bswap_needed,
183 TARGET_PAGE_SIZE);
52f163b7
BS
184 if (kernel_size < 0)
185 kernel_size = load_image_targphys(kernel_filename,
186 kernel_base,
187 ram_size - kernel_base);
3cbee15b 188 if (kernel_size < 0) {
c525436e 189 error_report("could not load kernel '%s'", kernel_filename);
3cbee15b
JM
190 exit(1);
191 }
192 /* load initrd */
193 if (initrd_filename) {
b9e17a34 194 initrd_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
dcac9679
PB
195 initrd_size = load_image_targphys(initrd_filename, initrd_base,
196 ram_size - initrd_base);
3cbee15b 197 if (initrd_size < 0) {
c525436e
MA
198 error_report("could not load initial ram disk '%s'",
199 initrd_filename);
3cbee15b
JM
200 exit(1);
201 }
b9e17a34 202 cmdline_base = round_page(initrd_base + initrd_size);
3cbee15b
JM
203 } else {
204 initrd_base = 0;
205 initrd_size = 0;
b9e17a34 206 cmdline_base = round_page(kernel_base + kernel_size + KERNEL_GAP);
3cbee15b 207 }
6ac0e82d 208 ppc_boot_device = 'm';
3cbee15b
JM
209 } else {
210 kernel_base = 0;
211 kernel_size = 0;
212 initrd_base = 0;
213 initrd_size = 0;
28c5af54 214 ppc_boot_device = '\0';
0d913fdb 215 for (i = 0; boot_device[i] != '\0'; i++) {
28c5af54 216 /* TOFIX: for now, the second IDE channel is not properly
0d913fdb 217 * used by OHW. The Mac floppy disk are not emulated.
28c5af54
JM
218 * For now, OHW cannot boot from the network.
219 */
220#if 0
0d913fdb
JM
221 if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
222 ppc_boot_device = boot_device[i];
28c5af54 223 break;
0d913fdb 224 }
28c5af54 225#else
0d913fdb
JM
226 if (boot_device[i] >= 'c' && boot_device[i] <= 'd') {
227 ppc_boot_device = boot_device[i];
28c5af54 228 break;
0d913fdb 229 }
28c5af54
JM
230#endif
231 }
232 if (ppc_boot_device == '\0') {
8a901def 233 fprintf(stderr, "No valid boot device for G3 Beige machine\n");
28c5af54
JM
234 exit(1);
235 }
3cbee15b
JM
236 }
237
3cbee15b 238 /* Register 2 MB of ISA IO space */
7d52857e
PB
239 memory_region_init_alias(isa, NULL, "isa_mmio",
240 get_system_io(), 0, 0x00200000);
241 memory_region_add_subregion(sysmem, 0xfe000000, isa);
3cbee15b
JM
242
243 /* XXX: we register only 1 output pin for heathrow PIC */
7267c094 244 heathrow_irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *));
3cbee15b 245 heathrow_irqs[0] =
7267c094 246 g_malloc0(smp_cpus * sizeof(qemu_irq) * 1);
3cbee15b
JM
247 /* Connect the heathrow PIC outputs to the 6xx bus */
248 for (i = 0; i < smp_cpus; i++) {
249 switch (PPC_INPUT(env)) {
250 case PPC_FLAGS_INPUT_6xx:
251 heathrow_irqs[i] = heathrow_irqs[0] + (i * 1);
252 heathrow_irqs[i][0] =
253 ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT];
254 break;
255 default:
c525436e
MA
256 error_report("Bus model not supported on OldWorld Mac machine");
257 exit(1);
3cbee15b
JM
258 }
259 }
260
caae6c96
AG
261 /* Timebase Frequency */
262 if (kvm_enabled()) {
263 tbfreq = kvmppc_get_tbfreq();
264 } else {
265 tbfreq = TBFREQ;
266 }
267
3cbee15b
JM
268 /* init basic PC hardware */
269 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
c525436e
MA
270 error_report("Only 6xx bus is supported on heathrow machine");
271 exit(1);
3cbee15b 272 }
23c5e4ca 273 pic = heathrow_pic_init(&pic_mem, 1, heathrow_irqs);
aee97b84
AK
274 pci_bus = pci_grackle_init(0xfec00000, pic,
275 get_system_memory(),
276 get_system_io());
3e20ad3a 277 pci_vga_init(pci_bus);
aae9366a 278
b39491a8 279 escc_mem = escc_init(0, pic[0x0f], pic[0x10], serial_hds[0],
7fa9ae1a 280 serial_hds[1], ESCC_CLOCK, 4);
2c9b15ca 281 memory_region_init_alias(escc_bar, NULL, "escc-bar",
5b15f275 282 escc_mem, 0, memory_region_size(escc_mem));
aae9366a 283
cb457d76 284 for(i = 0; i < nb_nics; i++)
29b358f9 285 pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
0d913fdb 286
e4bcb14c 287
d8f94e1b 288 ide_drive_get(hd, ARRAY_SIZE(hd));
bd4524ed 289
d037834a 290 macio = pci_create(pci_bus, -1, TYPE_OLDWORLD_MACIO);
07a7484e 291 dev = DEVICE(macio);
45fa67fb 292 qdev_connect_gpio_out(dev, 0, pic[0x12]); /* CUDA */
14eefd0e
AG
293 qdev_connect_gpio_out(dev, 1, pic[0x0D]); /* IDE-0 */
294 qdev_connect_gpio_out(dev, 2, pic[0x02]); /* IDE-0 DMA */
295 qdev_connect_gpio_out(dev, 3, pic[0x0E]); /* IDE-1 */
296 qdev_connect_gpio_out(dev, 4, pic[0x03]); /* IDE-1 DMA */
b981289c 297 qdev_prop_set_uint64(dev, "frequency", tbfreq);
45fa67fb 298 macio_init(macio, pic_mem, escc_bar);
07a7484e 299
07a7484e 300 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
14eefd0e 301 "ide[0]"));
07a7484e
AF
302 macio_ide_init_drives(macio_ide, hd);
303
14eefd0e
AG
304 macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio),
305 "ide[1]"));
306 macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]);
3cbee15b 307
293c867d
AF
308 dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda"));
309 adb_bus = qdev_get_child_bus(dev, "adb.0");
310 dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD);
2e4a7c9c 311 qdev_init_nofail(dev);
293c867d 312 dev = qdev_create(adb_bus, TYPE_ADB_MOUSE);
2e4a7c9c 313 qdev_init_nofail(dev);
45fa67fb 314
4bcbe0b6 315 if (machine_usb(machine)) {
afb9a60e 316 pci_create_simple(pci_bus, -1, "pci-ohci");
3cbee15b
JM
317 }
318
319 if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8)
320 graphic_depth = 15;
321
3cbee15b
JM
322 /* No PCI init: the BIOS will do it */
323
66708822 324 fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
5836d168 325 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 326 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
271dd5e0
BS
327 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
328 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW);
513f789f
BS
329 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base);
330 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
331 if (kernel_cmdline) {
b9e17a34
AG
332 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base);
333 pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline);
513f789f
BS
334 } else {
335 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
336 }
337 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base);
338 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
339 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device);
7f1aec5f
LV
340
341 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width);
342 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height);
343 fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth);
344
45024f09 345 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled());
dc333cd6
AG
346 if (kvm_enabled()) {
347#ifdef CONFIG_KVM
45024f09
AG
348 uint8_t *hypercall;
349
7267c094 350 hypercall = g_malloc(16);
45024f09
AG
351 kvmppc_get_hypercall(env, hypercall, 16);
352 fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16);
353 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid());
dc333cd6 354#endif
dc333cd6 355 }
caae6c96 356 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq);
a1014f25 357 /* Mac OS X requires a "known good" clock-frequency value; pass it one. */
9d1c1283
BZ
358 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ);
359 fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ);
dc333cd6 360
b50de5cd
MCA
361 /* MacOS NDRV VGA driver */
362 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, NDRV_VGA_FILENAME);
363 if (filename) {
364 ndrv_size = get_image_size(filename);
365 if (ndrv_size != -1) {
366 ndrv_file = g_malloc(ndrv_size);
367 ndrv_size = load_image(filename, ndrv_file);
368
369 fw_cfg_add_file(fw_cfg, "ndrv/qemu_vga.ndrv", ndrv_file, ndrv_size);
370 }
371 g_free(filename);
372 }
373
513f789f 374 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
3cbee15b
JM
375}
376
277c7a4d
AG
377static int heathrow_kvm_type(const char *arg)
378{
379 /* Always force PR KVM */
380 return 2;
381}
382
e264d29d
EH
383static void heathrow_machine_init(MachineClass *mc)
384{
385 mc->desc = "Heathrow based PowerMAC";
386 mc->init = ppc_heathrow_init;
2059839b 387 mc->block_default_type = IF_IDE;
e264d29d 388 mc->max_cpus = MAX_CPUS;
46214a27 389#ifndef TARGET_PPC64
e264d29d 390 mc->is_default = 1;
46214a27 391#endif
f309ae85 392 /* TOFIX "cad" when Mac floppy is implemented */
e264d29d
EH
393 mc->default_boot_order = "cd";
394 mc->kvm_type = heathrow_kvm_type;
f80f9ec9
AL
395}
396
e264d29d 397DEFINE_MACHINE("g3beige", heathrow_machine_init)
This page took 0.952856 seconds and 4 git commands to generate.