]>
Commit | Line | Data |
---|---|---|
502a5395 PB |
1 | /* |
2 | * QEMU Ultrasparc APB PCI host | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
9625036d | 5 | * Copyright (c) 2012,2013 Artyom Tarasenko |
5fafdf24 | 6 | * |
502a5395 PB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
80b3ada7 | 25 | |
a94fd955 | 26 | /* XXX This file and most of its contents are somewhat misnamed. The |
80b3ada7 PB |
27 | Ultrasparc PCI host is called the PCI Bus Module (PBM). The APB is |
28 | the secondary PCI bridge. */ | |
29 | ||
97d5408f | 30 | #include "qemu/osdep.h" |
83c9f4ca PB |
31 | #include "hw/sysbus.h" |
32 | #include "hw/pci/pci.h" | |
33 | #include "hw/pci/pci_host.h" | |
34 | #include "hw/pci/pci_bridge.h" | |
35 | #include "hw/pci/pci_bus.h" | |
0d09e41a | 36 | #include "hw/pci-host/apb.h" |
9c17d615 | 37 | #include "sysemu/sysemu.h" |
022c62cb | 38 | #include "exec/address-spaces.h" |
03dd024f | 39 | #include "qemu/log.h" |
a94fd955 BS |
40 | |
41 | /* debug APB */ | |
42 | //#define DEBUG_APB | |
43 | ||
44 | #ifdef DEBUG_APB | |
001faf32 BS |
45 | #define APB_DPRINTF(fmt, ...) \ |
46 | do { printf("APB: " fmt , ## __VA_ARGS__); } while (0) | |
a94fd955 | 47 | #else |
001faf32 | 48 | #define APB_DPRINTF(fmt, ...) |
a94fd955 BS |
49 | #endif |
50 | ||
f38b1612 MCA |
51 | /* debug IOMMU */ |
52 | //#define DEBUG_IOMMU | |
53 | ||
54 | #ifdef DEBUG_IOMMU | |
55 | #define IOMMU_DPRINTF(fmt, ...) \ | |
56 | do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0) | |
57 | #else | |
58 | #define IOMMU_DPRINTF(fmt, ...) | |
59 | #endif | |
60 | ||
930f3fe1 BS |
61 | /* |
62 | * Chipset docs: | |
63 | * PBM: "UltraSPARC IIi User's Manual", | |
64 | * http://www.sun.com/processors/manuals/805-0087.pdf | |
65 | * | |
66 | * APB: "Advanced PCI Bridge (APB) User's Manual", | |
67 | * http://www.sun.com/processors/manuals/805-1251.pdf | |
68 | */ | |
69 | ||
95819af0 BS |
70 | #define PBM_PCI_IMR_MASK 0x7fffffff |
71 | #define PBM_PCI_IMR_ENABLED 0x80000000 | |
72 | ||
af23906d PM |
73 | #define POR (1U << 31) |
74 | #define SOFT_POR (1U << 30) | |
75 | #define SOFT_XIR (1U << 29) | |
76 | #define BTN_POR (1U << 28) | |
77 | #define BTN_XIR (1U << 27) | |
95819af0 BS |
78 | #define RESET_MASK 0xf8000000 |
79 | #define RESET_WCMASK 0x98000000 | |
80 | #define RESET_WMASK 0x60000000 | |
81 | ||
852e82f3 | 82 | #define MAX_IVEC 0x40 |
9625036d | 83 | #define NO_IRQ_REQUEST (MAX_IVEC + 1) |
361dea40 | 84 | |
ae74bbe7 MCA |
85 | #define IOMMU_PAGE_SIZE_8K (1ULL << 13) |
86 | #define IOMMU_PAGE_MASK_8K (~(IOMMU_PAGE_SIZE_8K - 1)) | |
87 | #define IOMMU_PAGE_SIZE_64K (1ULL << 16) | |
88 | #define IOMMU_PAGE_MASK_64K (~(IOMMU_PAGE_SIZE_64K - 1)) | |
89 | ||
f38b1612 | 90 | #define IOMMU_NREGS 3 |
ae74bbe7 | 91 | |
f38b1612 | 92 | #define IOMMU_CTRL 0x0 |
ae74bbe7 MCA |
93 | #define IOMMU_CTRL_TBW_SIZE (1ULL << 2) |
94 | #define IOMMU_CTRL_MMU_EN (1ULL) | |
95 | ||
96 | #define IOMMU_CTRL_TSB_SHIFT 16 | |
97 | ||
f38b1612 | 98 | #define IOMMU_BASE 0x8 |
b87b0644 | 99 | #define IOMMU_FLUSH 0x10 |
f38b1612 | 100 | |
ae74bbe7 MCA |
101 | #define IOMMU_TTE_DATA_V (1ULL << 63) |
102 | #define IOMMU_TTE_DATA_SIZE (1ULL << 61) | |
103 | #define IOMMU_TTE_DATA_W (1ULL << 1) | |
104 | ||
d1180c1e SW |
105 | #define IOMMU_TTE_PHYS_MASK_8K 0x1ffffffe000ULL |
106 | #define IOMMU_TTE_PHYS_MASK_64K 0x1ffffff8000ULL | |
ae74bbe7 MCA |
107 | |
108 | #define IOMMU_TSB_8K_OFFSET_MASK_8M 0x00000000007fe000ULL | |
109 | #define IOMMU_TSB_8K_OFFSET_MASK_16M 0x0000000000ffe000ULL | |
110 | #define IOMMU_TSB_8K_OFFSET_MASK_32M 0x0000000001ffe000ULL | |
111 | #define IOMMU_TSB_8K_OFFSET_MASK_64M 0x0000000003ffe000ULL | |
112 | #define IOMMU_TSB_8K_OFFSET_MASK_128M 0x0000000007ffe000ULL | |
113 | #define IOMMU_TSB_8K_OFFSET_MASK_256M 0x000000000fffe000ULL | |
114 | #define IOMMU_TSB_8K_OFFSET_MASK_512M 0x000000001fffe000ULL | |
115 | #define IOMMU_TSB_8K_OFFSET_MASK_1G 0x000000003fffe000ULL | |
116 | ||
117 | #define IOMMU_TSB_64K_OFFSET_MASK_64M 0x0000000003ff0000ULL | |
118 | #define IOMMU_TSB_64K_OFFSET_MASK_128M 0x0000000007ff0000ULL | |
119 | #define IOMMU_TSB_64K_OFFSET_MASK_256M 0x000000000fff0000ULL | |
120 | #define IOMMU_TSB_64K_OFFSET_MASK_512M 0x000000001fff0000ULL | |
121 | #define IOMMU_TSB_64K_OFFSET_MASK_1G 0x000000003fff0000ULL | |
122 | #define IOMMU_TSB_64K_OFFSET_MASK_2G 0x000000007fff0000ULL | |
123 | ||
ea9a6606 | 124 | typedef struct IOMMUState { |
ae74bbe7 | 125 | AddressSpace iommu_as; |
3df9d748 | 126 | IOMMUMemoryRegion iommu; |
ae74bbe7 | 127 | |
f38b1612 | 128 | uint64_t regs[IOMMU_NREGS]; |
ea9a6606 MCA |
129 | } IOMMUState; |
130 | ||
2b8fbcd8 PB |
131 | #define TYPE_APB "pbm" |
132 | ||
133 | #define APB_DEVICE(obj) \ | |
134 | OBJECT_CHECK(APBState, (obj), TYPE_APB) | |
135 | ||
1221a474 AK |
136 | #define TYPE_APB_IOMMU_MEMORY_REGION "pbm-iommu-memory-region" |
137 | ||
72f44c8c | 138 | typedef struct APBState { |
2b8fbcd8 PB |
139 | PCIHostState parent_obj; |
140 | ||
3812ed0b AK |
141 | MemoryRegion apb_config; |
142 | MemoryRegion pci_config; | |
f69539b1 | 143 | MemoryRegion pci_mmio; |
3812ed0b | 144 | MemoryRegion pci_ioport; |
9625036d | 145 | uint64_t pci_irq_in; |
ea9a6606 | 146 | IOMMUState iommu; |
95819af0 BS |
147 | uint32_t pci_control[16]; |
148 | uint32_t pci_irq_map[8]; | |
de739df8 | 149 | uint32_t pci_err_irq_map[4]; |
95819af0 | 150 | uint32_t obio_irq_map[32]; |
361dea40 BS |
151 | qemu_irq *pbm_irqs; |
152 | qemu_irq *ivec_irqs; | |
9625036d | 153 | unsigned int irq_request; |
95819af0 | 154 | uint32_t reset_control; |
9c0afd0e | 155 | unsigned int nr_resets; |
72f44c8c | 156 | } APBState; |
502a5395 | 157 | |
9625036d AT |
158 | static inline void pbm_set_request(APBState *s, unsigned int irq_num) |
159 | { | |
160 | APB_DPRINTF("%s: request irq %d\n", __func__, irq_num); | |
161 | ||
162 | s->irq_request = irq_num; | |
163 | qemu_set_irq(s->ivec_irqs[irq_num], 1); | |
164 | } | |
165 | ||
166 | static inline void pbm_check_irqs(APBState *s) | |
167 | { | |
168 | ||
169 | unsigned int i; | |
170 | ||
171 | /* Previous request is not acknowledged, resubmit */ | |
172 | if (s->irq_request != NO_IRQ_REQUEST) { | |
173 | pbm_set_request(s, s->irq_request); | |
174 | return; | |
175 | } | |
176 | /* no request pending */ | |
177 | if (s->pci_irq_in == 0ULL) { | |
178 | return; | |
179 | } | |
180 | for (i = 0; i < 32; i++) { | |
181 | if (s->pci_irq_in & (1ULL << i)) { | |
182 | if (s->pci_irq_map[i >> 2] & PBM_PCI_IMR_ENABLED) { | |
183 | pbm_set_request(s, i); | |
184 | return; | |
185 | } | |
186 | } | |
187 | } | |
188 | for (i = 32; i < 64; i++) { | |
189 | if (s->pci_irq_in & (1ULL << i)) { | |
190 | if (s->obio_irq_map[i - 32] & PBM_PCI_IMR_ENABLED) { | |
191 | pbm_set_request(s, i); | |
192 | break; | |
193 | } | |
194 | } | |
195 | } | |
196 | } | |
197 | ||
198 | static inline void pbm_clear_request(APBState *s, unsigned int irq_num) | |
199 | { | |
200 | APB_DPRINTF("%s: clear request irq %d\n", __func__, irq_num); | |
201 | qemu_set_irq(s->ivec_irqs[irq_num], 0); | |
202 | s->irq_request = NO_IRQ_REQUEST; | |
203 | } | |
94d19914 | 204 | |
ae74bbe7 MCA |
205 | static AddressSpace *pbm_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn) |
206 | { | |
207 | IOMMUState *is = opaque; | |
208 | ||
209 | return &is->iommu_as; | |
210 | } | |
211 | ||
79e2b9ae | 212 | /* Called from RCU critical section */ |
3df9d748 | 213 | static IOMMUTLBEntry pbm_translate_iommu(IOMMUMemoryRegion *iommu, hwaddr addr, |
bf55b7af | 214 | IOMMUAccessFlags flag) |
ae74bbe7 MCA |
215 | { |
216 | IOMMUState *is = container_of(iommu, IOMMUState, iommu); | |
217 | hwaddr baseaddr, offset; | |
218 | uint64_t tte; | |
219 | uint32_t tsbsize; | |
220 | IOMMUTLBEntry ret = { | |
221 | .target_as = &address_space_memory, | |
222 | .iova = 0, | |
223 | .translated_addr = 0, | |
224 | .addr_mask = ~(hwaddr)0, | |
225 | .perm = IOMMU_NONE, | |
226 | }; | |
227 | ||
228 | if (!(is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_MMU_EN)) { | |
229 | /* IOMMU disabled, passthrough using standard 8K page */ | |
230 | ret.iova = addr & IOMMU_PAGE_MASK_8K; | |
231 | ret.translated_addr = addr; | |
232 | ret.addr_mask = IOMMU_PAGE_MASK_8K; | |
233 | ret.perm = IOMMU_RW; | |
234 | ||
235 | return ret; | |
236 | } | |
237 | ||
238 | baseaddr = is->regs[IOMMU_BASE >> 3]; | |
239 | tsbsize = (is->regs[IOMMU_CTRL >> 3] >> IOMMU_CTRL_TSB_SHIFT) & 0x7; | |
240 | ||
241 | if (is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_TBW_SIZE) { | |
242 | /* 64K */ | |
243 | switch (tsbsize) { | |
244 | case 0: | |
245 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_64M) >> 13; | |
246 | break; | |
247 | case 1: | |
248 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_128M) >> 13; | |
249 | break; | |
250 | case 2: | |
251 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_256M) >> 13; | |
252 | break; | |
253 | case 3: | |
254 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_512M) >> 13; | |
255 | break; | |
256 | case 4: | |
257 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_1G) >> 13; | |
258 | break; | |
259 | case 5: | |
260 | offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_2G) >> 13; | |
261 | break; | |
262 | default: | |
263 | /* Not implemented, error */ | |
264 | return ret; | |
265 | } | |
266 | } else { | |
267 | /* 8K */ | |
268 | switch (tsbsize) { | |
269 | case 0: | |
270 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_8M) >> 10; | |
271 | break; | |
272 | case 1: | |
273 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_16M) >> 10; | |
274 | break; | |
275 | case 2: | |
276 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_32M) >> 10; | |
277 | break; | |
278 | case 3: | |
279 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_64M) >> 10; | |
280 | break; | |
281 | case 4: | |
282 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_128M) >> 10; | |
283 | break; | |
284 | case 5: | |
285 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_256M) >> 10; | |
286 | break; | |
287 | case 6: | |
288 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_512M) >> 10; | |
289 | break; | |
290 | case 7: | |
291 | offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_1G) >> 10; | |
292 | break; | |
293 | } | |
294 | } | |
295 | ||
42874d3a PM |
296 | tte = address_space_ldq_be(&address_space_memory, baseaddr + offset, |
297 | MEMTXATTRS_UNSPECIFIED, NULL); | |
ae74bbe7 MCA |
298 | |
299 | if (!(tte & IOMMU_TTE_DATA_V)) { | |
300 | /* Invalid mapping */ | |
301 | return ret; | |
302 | } | |
303 | ||
304 | if (tte & IOMMU_TTE_DATA_W) { | |
305 | /* Writeable */ | |
306 | ret.perm = IOMMU_RW; | |
307 | } else { | |
308 | ret.perm = IOMMU_RO; | |
309 | } | |
310 | ||
311 | /* Extract phys */ | |
312 | if (tte & IOMMU_TTE_DATA_SIZE) { | |
313 | /* 64K */ | |
314 | ret.iova = addr & IOMMU_PAGE_MASK_64K; | |
315 | ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_64K; | |
316 | ret.addr_mask = (IOMMU_PAGE_SIZE_64K - 1); | |
317 | } else { | |
318 | /* 8K */ | |
319 | ret.iova = addr & IOMMU_PAGE_MASK_8K; | |
320 | ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_8K; | |
321 | ret.addr_mask = (IOMMU_PAGE_SIZE_8K - 1); | |
322 | } | |
323 | ||
324 | return ret; | |
325 | } | |
326 | ||
f38b1612 MCA |
327 | static void iommu_config_write(void *opaque, hwaddr addr, |
328 | uint64_t val, unsigned size) | |
329 | { | |
330 | IOMMUState *is = opaque; | |
331 | ||
332 | IOMMU_DPRINTF("IOMMU config write: 0x%" HWADDR_PRIx " val: %" PRIx64 | |
333 | " size: %d\n", addr, val, size); | |
334 | ||
335 | switch (addr) { | |
336 | case IOMMU_CTRL: | |
337 | if (size == 4) { | |
338 | is->regs[IOMMU_CTRL >> 3] &= 0xffffffffULL; | |
339 | is->regs[IOMMU_CTRL >> 3] |= val << 32; | |
340 | } else { | |
68716da7 | 341 | is->regs[IOMMU_CTRL >> 3] = val; |
f38b1612 MCA |
342 | } |
343 | break; | |
344 | case IOMMU_CTRL + 0x4: | |
345 | is->regs[IOMMU_CTRL >> 3] &= 0xffffffff00000000ULL; | |
346 | is->regs[IOMMU_CTRL >> 3] |= val & 0xffffffffULL; | |
347 | break; | |
348 | case IOMMU_BASE: | |
349 | if (size == 4) { | |
350 | is->regs[IOMMU_BASE >> 3] &= 0xffffffffULL; | |
351 | is->regs[IOMMU_BASE >> 3] |= val << 32; | |
352 | } else { | |
68716da7 | 353 | is->regs[IOMMU_BASE >> 3] = val; |
f38b1612 MCA |
354 | } |
355 | break; | |
356 | case IOMMU_BASE + 0x4: | |
357 | is->regs[IOMMU_BASE >> 3] &= 0xffffffff00000000ULL; | |
358 | is->regs[IOMMU_BASE >> 3] |= val & 0xffffffffULL; | |
359 | break; | |
b87b0644 MCA |
360 | case IOMMU_FLUSH: |
361 | case IOMMU_FLUSH + 0x4: | |
362 | break; | |
f38b1612 MCA |
363 | default: |
364 | qemu_log_mask(LOG_UNIMP, | |
365 | "apb iommu: Unimplemented register write " | |
366 | "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n", | |
367 | addr, size, val); | |
368 | break; | |
369 | } | |
370 | } | |
371 | ||
372 | static uint64_t iommu_config_read(void *opaque, hwaddr addr, unsigned size) | |
373 | { | |
374 | IOMMUState *is = opaque; | |
375 | uint64_t val; | |
376 | ||
377 | switch (addr) { | |
378 | case IOMMU_CTRL: | |
379 | if (size == 4) { | |
380 | val = is->regs[IOMMU_CTRL >> 3] >> 32; | |
381 | } else { | |
382 | val = is->regs[IOMMU_CTRL >> 3]; | |
383 | } | |
384 | break; | |
385 | case IOMMU_CTRL + 0x4: | |
386 | val = is->regs[IOMMU_CTRL >> 3] & 0xffffffffULL; | |
387 | break; | |
388 | case IOMMU_BASE: | |
389 | if (size == 4) { | |
390 | val = is->regs[IOMMU_BASE >> 3] >> 32; | |
391 | } else { | |
392 | val = is->regs[IOMMU_BASE >> 3]; | |
393 | } | |
394 | break; | |
395 | case IOMMU_BASE + 0x4: | |
396 | val = is->regs[IOMMU_BASE >> 3] & 0xffffffffULL; | |
397 | break; | |
b87b0644 MCA |
398 | case IOMMU_FLUSH: |
399 | case IOMMU_FLUSH + 0x4: | |
400 | val = 0; | |
401 | break; | |
f38b1612 MCA |
402 | default: |
403 | qemu_log_mask(LOG_UNIMP, | |
404 | "apb iommu: Unimplemented register read " | |
405 | "reg 0x%" HWADDR_PRIx " size 0x%x\n", | |
406 | addr, size); | |
407 | val = 0; | |
408 | break; | |
409 | } | |
410 | ||
411 | IOMMU_DPRINTF("IOMMU config read: 0x%" HWADDR_PRIx " val: %" PRIx64 | |
412 | " size: %d\n", addr, val, size); | |
413 | ||
414 | return val; | |
415 | } | |
416 | ||
a8170e5e | 417 | static void apb_config_writel (void *opaque, hwaddr addr, |
3812ed0b | 418 | uint64_t val, unsigned size) |
502a5395 | 419 | { |
95819af0 | 420 | APBState *s = opaque; |
ea9a6606 | 421 | IOMMUState *is = &s->iommu; |
95819af0 | 422 | |
c0907c9e | 423 | APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val); |
95819af0 BS |
424 | |
425 | switch (addr & 0xffff) { | |
426 | case 0x30 ... 0x4f: /* DMA error registers */ | |
427 | /* XXX: not implemented yet */ | |
428 | break; | |
fd7fbc8f | 429 | case 0x200 ... 0x217: /* IOMMU */ |
b87b0644 | 430 | iommu_config_write(is, (addr & 0x1f), val, size); |
95819af0 | 431 | break; |
95819af0 BS |
432 | case 0xc00 ... 0xc3f: /* PCI interrupt control */ |
433 | if (addr & 4) { | |
9625036d AT |
434 | unsigned int ino = (addr & 0x3f) >> 3; |
435 | s->pci_irq_map[ino] &= PBM_PCI_IMR_MASK; | |
436 | s->pci_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK; | |
437 | if ((s->irq_request == ino) && !(val & ~PBM_PCI_IMR_MASK)) { | |
438 | pbm_clear_request(s, ino); | |
439 | } | |
440 | pbm_check_irqs(s); | |
95819af0 BS |
441 | } |
442 | break; | |
de739df8 | 443 | case 0x1000 ... 0x107f: /* OBIO interrupt control */ |
361dea40 | 444 | if (addr & 4) { |
9625036d AT |
445 | unsigned int ino = ((addr & 0xff) >> 3); |
446 | s->obio_irq_map[ino] &= PBM_PCI_IMR_MASK; | |
447 | s->obio_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK; | |
448 | if ((s->irq_request == (ino | 0x20)) | |
449 | && !(val & ~PBM_PCI_IMR_MASK)) { | |
450 | pbm_clear_request(s, ino | 0x20); | |
451 | } | |
452 | pbm_check_irqs(s); | |
361dea40 BS |
453 | } |
454 | break; | |
9625036d | 455 | case 0x1400 ... 0x14ff: /* PCI interrupt clear */ |
94d19914 | 456 | if (addr & 4) { |
9625036d AT |
457 | unsigned int ino = (addr & 0xff) >> 5; |
458 | if ((s->irq_request / 4) == ino) { | |
459 | pbm_clear_request(s, s->irq_request); | |
460 | pbm_check_irqs(s); | |
461 | } | |
94d19914 AT |
462 | } |
463 | break; | |
464 | case 0x1800 ... 0x1860: /* OBIO interrupt clear */ | |
465 | if (addr & 4) { | |
9625036d AT |
466 | unsigned int ino = ((addr & 0xff) >> 3) | 0x20; |
467 | if (s->irq_request == ino) { | |
468 | pbm_clear_request(s, ino); | |
469 | pbm_check_irqs(s); | |
470 | } | |
94d19914 AT |
471 | } |
472 | break; | |
95819af0 BS |
473 | case 0x2000 ... 0x202f: /* PCI control */ |
474 | s->pci_control[(addr & 0x3f) >> 2] = val; | |
475 | break; | |
476 | case 0xf020 ... 0xf027: /* Reset control */ | |
477 | if (addr & 4) { | |
478 | val &= RESET_MASK; | |
479 | s->reset_control &= ~(val & RESET_WCMASK); | |
480 | s->reset_control |= val & RESET_WMASK; | |
481 | if (val & SOFT_POR) { | |
9c0afd0e | 482 | s->nr_resets = 0; |
cf83f140 | 483 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
95819af0 | 484 | } else if (val & SOFT_XIR) { |
cf83f140 | 485 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
95819af0 BS |
486 | } |
487 | } | |
488 | break; | |
489 | case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */ | |
490 | case 0xa400 ... 0xa67f: /* IOMMU diagnostics */ | |
491 | case 0xa800 ... 0xa80f: /* Interrupt diagnostics */ | |
492 | case 0xf000 ... 0xf01f: /* FFB config, memory control */ | |
493 | /* we don't care */ | |
502a5395 | 494 | default: |
f930d07e | 495 | break; |
502a5395 PB |
496 | } |
497 | } | |
498 | ||
3812ed0b | 499 | static uint64_t apb_config_readl (void *opaque, |
a8170e5e | 500 | hwaddr addr, unsigned size) |
502a5395 | 501 | { |
95819af0 | 502 | APBState *s = opaque; |
ea9a6606 | 503 | IOMMUState *is = &s->iommu; |
502a5395 PB |
504 | uint32_t val; |
505 | ||
95819af0 BS |
506 | switch (addr & 0xffff) { |
507 | case 0x30 ... 0x4f: /* DMA error registers */ | |
508 | val = 0; | |
509 | /* XXX: not implemented yet */ | |
510 | break; | |
fd7fbc8f | 511 | case 0x200 ... 0x217: /* IOMMU */ |
b87b0644 | 512 | val = iommu_config_read(is, (addr & 0x1f), size); |
95819af0 | 513 | break; |
95819af0 BS |
514 | case 0xc00 ... 0xc3f: /* PCI interrupt control */ |
515 | if (addr & 4) { | |
516 | val = s->pci_irq_map[(addr & 0x3f) >> 3]; | |
517 | } else { | |
518 | val = 0; | |
519 | } | |
520 | break; | |
de739df8 | 521 | case 0x1000 ... 0x107f: /* OBIO interrupt control */ |
361dea40 BS |
522 | if (addr & 4) { |
523 | val = s->obio_irq_map[(addr & 0xff) >> 3]; | |
524 | } else { | |
525 | val = 0; | |
526 | } | |
527 | break; | |
de739df8 MCA |
528 | case 0x1080 ... 0x108f: /* PCI bus error */ |
529 | if (addr & 4) { | |
530 | val = s->pci_err_irq_map[(addr & 0xf) >> 3]; | |
531 | } else { | |
532 | val = 0; | |
533 | } | |
534 | break; | |
95819af0 BS |
535 | case 0x2000 ... 0x202f: /* PCI control */ |
536 | val = s->pci_control[(addr & 0x3f) >> 2]; | |
537 | break; | |
538 | case 0xf020 ... 0xf027: /* Reset control */ | |
539 | if (addr & 4) { | |
540 | val = s->reset_control; | |
541 | } else { | |
542 | val = 0; | |
543 | } | |
544 | break; | |
545 | case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */ | |
546 | case 0xa400 ... 0xa67f: /* IOMMU diagnostics */ | |
547 | case 0xa800 ... 0xa80f: /* Interrupt diagnostics */ | |
548 | case 0xf000 ... 0xf01f: /* FFB config, memory control */ | |
549 | /* we don't care */ | |
502a5395 | 550 | default: |
f930d07e BS |
551 | val = 0; |
552 | break; | |
502a5395 | 553 | } |
c0907c9e | 554 | APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, val); |
95819af0 | 555 | |
502a5395 PB |
556 | return val; |
557 | } | |
558 | ||
3812ed0b AK |
559 | static const MemoryRegionOps apb_config_ops = { |
560 | .read = apb_config_readl, | |
561 | .write = apb_config_writel, | |
562 | .endianness = DEVICE_NATIVE_ENDIAN, | |
502a5395 PB |
563 | }; |
564 | ||
a8170e5e | 565 | static void apb_pci_config_write(void *opaque, hwaddr addr, |
3812ed0b | 566 | uint64_t val, unsigned size) |
5a5d4a76 | 567 | { |
3812ed0b | 568 | APBState *s = opaque; |
2b8fbcd8 | 569 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
63e6f31d MT |
570 | |
571 | val = qemu_bswap_len(val, size); | |
c0907c9e | 572 | APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val); |
2b8fbcd8 | 573 | pci_data_write(phb->bus, addr, val, size); |
5a5d4a76 BS |
574 | } |
575 | ||
a8170e5e | 576 | static uint64_t apb_pci_config_read(void *opaque, hwaddr addr, |
3812ed0b | 577 | unsigned size) |
5a5d4a76 BS |
578 | { |
579 | uint32_t ret; | |
3812ed0b | 580 | APBState *s = opaque; |
2b8fbcd8 | 581 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
5a5d4a76 | 582 | |
2b8fbcd8 | 583 | ret = pci_data_read(phb->bus, addr, size); |
63e6f31d | 584 | ret = qemu_bswap_len(ret, size); |
c0907c9e | 585 | APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, ret); |
5a5d4a76 BS |
586 | return ret; |
587 | } | |
588 | ||
80b3ada7 | 589 | /* The APB host has an IRQ line for each IRQ line of each slot. */ |
d2b59317 | 590 | static int pci_apb_map_irq(PCIDevice *pci_dev, int irq_num) |
502a5395 | 591 | { |
80b3ada7 PB |
592 | return ((pci_dev->devfn & 0x18) >> 1) + irq_num; |
593 | } | |
594 | ||
595 | static int pci_pbm_map_irq(PCIDevice *pci_dev, int irq_num) | |
596 | { | |
597 | int bus_offset; | |
598 | if (pci_dev->devfn & 1) | |
599 | bus_offset = 16; | |
600 | else | |
601 | bus_offset = 0; | |
903ce9fe | 602 | return (bus_offset + (PCI_SLOT(pci_dev->devfn) << 2) + irq_num) & 0x1f; |
d2b59317 PB |
603 | } |
604 | ||
5d4e84c8 | 605 | static void pci_apb_set_irq(void *opaque, int irq_num, int level) |
d2b59317 | 606 | { |
95819af0 | 607 | APBState *s = opaque; |
5d4e84c8 | 608 | |
9625036d | 609 | APB_DPRINTF("%s: set irq_in %d level %d\n", __func__, irq_num, level); |
80b3ada7 | 610 | /* PCI IRQ map onto the first 32 INO. */ |
95819af0 | 611 | if (irq_num < 32) { |
9625036d AT |
612 | if (level) { |
613 | s->pci_irq_in |= 1ULL << irq_num; | |
614 | if (s->pci_irq_map[irq_num >> 2] & PBM_PCI_IMR_ENABLED) { | |
615 | pbm_set_request(s, irq_num); | |
616 | } | |
361dea40 | 617 | } else { |
9625036d | 618 | s->pci_irq_in &= ~(1ULL << irq_num); |
361dea40 BS |
619 | } |
620 | } else { | |
9625036d AT |
621 | /* OBIO IRQ map onto the next 32 INO. */ |
622 | if (level) { | |
361dea40 | 623 | APB_DPRINTF("%s: set irq %d level %d\n", __func__, irq_num, level); |
9625036d AT |
624 | s->pci_irq_in |= 1ULL << irq_num; |
625 | if ((s->irq_request == NO_IRQ_REQUEST) | |
626 | && (s->obio_irq_map[irq_num - 32] & PBM_PCI_IMR_ENABLED)) { | |
627 | pbm_set_request(s, irq_num); | |
628 | } | |
95819af0 | 629 | } else { |
9625036d | 630 | s->pci_irq_in &= ~(1ULL << irq_num); |
95819af0 BS |
631 | } |
632 | } | |
502a5395 PB |
633 | } |
634 | ||
be0d9760 | 635 | static void apb_pci_bridge_realize(PCIDevice *dev, Error **errp) |
d6318738 | 636 | { |
9cfaa007 | 637 | pci_bridge_initfn(dev, TYPE_PCI_BUS); |
68f79994 | 638 | |
d6318738 MT |
639 | /* |
640 | * command register: | |
641 | * According to PCI bridge spec, after reset | |
642 | * bus master bit is off | |
643 | * memory space enable bit is off | |
644 | * According to manual (805-1251.pdf). | |
645 | * the reset value should be zero unless the boot pin is tied high | |
646 | * (which is true) and thus it should be PCI_COMMAND_MEMORY. | |
647 | */ | |
648 | pci_set_word(dev->config + PCI_COMMAND, | |
9fe52c7f BS |
649 | PCI_COMMAND_MEMORY); |
650 | pci_set_word(dev->config + PCI_STATUS, | |
651 | PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ | | |
652 | PCI_STATUS_DEVSEL_MEDIUM); | |
d6318738 MT |
653 | } |
654 | ||
a8170e5e AK |
655 | PCIBus *pci_apb_init(hwaddr special_base, |
656 | hwaddr mem_base, | |
361dea40 BS |
657 | qemu_irq *ivec_irqs, PCIBus **bus2, PCIBus **bus3, |
658 | qemu_irq **pbm_irqs) | |
502a5395 | 659 | { |
72f44c8c BS |
660 | DeviceState *dev; |
661 | SysBusDevice *s; | |
2b8fbcd8 | 662 | PCIHostState *phb; |
72f44c8c | 663 | APBState *d; |
ea9a6606 | 664 | IOMMUState *is; |
68f79994 IY |
665 | PCIDevice *pci_dev; |
666 | PCIBridge *br; | |
502a5395 | 667 | |
80b3ada7 | 668 | /* Ultrasparc PBM main bus */ |
2b8fbcd8 | 669 | dev = qdev_create(NULL, TYPE_APB); |
2f3ae0b2 MA |
670 | d = APB_DEVICE(dev); |
671 | phb = PCI_HOST_BRIDGE(dev); | |
672 | phb->bus = pci_register_bus(DEVICE(phb), "pci", | |
673 | pci_apb_set_irq, pci_pbm_map_irq, d, | |
674 | &d->pci_mmio, | |
675 | get_system_io(), | |
676 | 0, 32, TYPE_PCI_BUS); | |
e23a1b33 | 677 | qdev_init_nofail(dev); |
1356b98d | 678 | s = SYS_BUS_DEVICE(dev); |
72f44c8c | 679 | /* apb_config */ |
bae7b517 | 680 | sysbus_mmio_map(s, 0, special_base); |
d63baf92 IK |
681 | /* PCI configuration space */ |
682 | sysbus_mmio_map(s, 1, special_base + 0x1000000ULL); | |
72f44c8c | 683 | /* pci_ioport */ |
d63baf92 | 684 | sysbus_mmio_map(s, 2, special_base + 0x2000000ULL); |
d63baf92 | 685 | |
40c5dce9 | 686 | memory_region_init(&d->pci_mmio, OBJECT(s), "pci-mmio", 0x100000000ULL); |
f69539b1 BS |
687 | memory_region_add_subregion(get_system_memory(), mem_base, &d->pci_mmio); |
688 | ||
361dea40 BS |
689 | *pbm_irqs = d->pbm_irqs; |
690 | d->ivec_irqs = ivec_irqs; | |
95819af0 | 691 | |
2b8fbcd8 | 692 | pci_create_simple(phb->bus, 0, "pbm-pci"); |
d63baf92 | 693 | |
ea9a6606 MCA |
694 | /* APB IOMMU */ |
695 | is = &d->iommu; | |
696 | memset(is, 0, sizeof(IOMMUState)); | |
697 | ||
1221a474 AK |
698 | memory_region_init_iommu(&is->iommu, sizeof(is->iommu), |
699 | TYPE_APB_IOMMU_MEMORY_REGION, OBJECT(dev), | |
ae74bbe7 | 700 | "iommu-apb", UINT64_MAX); |
3df9d748 | 701 | address_space_init(&is->iommu_as, MEMORY_REGION(&is->iommu), "pbm-as"); |
ae74bbe7 MCA |
702 | pci_setup_iommu(phb->bus, pbm_pci_dma_iommu, is); |
703 | ||
72f44c8c | 704 | /* APB secondary busses */ |
2b8fbcd8 | 705 | pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 0), true, |
68f79994 | 706 | "pbm-bridge"); |
f055e96b | 707 | br = PCI_BRIDGE(pci_dev); |
68f79994 IY |
708 | pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 1", |
709 | pci_apb_map_irq); | |
710 | qdev_init_nofail(&pci_dev->qdev); | |
711 | *bus2 = pci_bridge_get_sec_bus(br); | |
712 | ||
2b8fbcd8 | 713 | pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 1), true, |
68f79994 | 714 | "pbm-bridge"); |
f055e96b | 715 | br = PCI_BRIDGE(pci_dev); |
68f79994 IY |
716 | pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 2", |
717 | pci_apb_map_irq); | |
718 | qdev_init_nofail(&pci_dev->qdev); | |
719 | *bus3 = pci_bridge_get_sec_bus(br); | |
502a5395 | 720 | |
2b8fbcd8 | 721 | return phb->bus; |
72f44c8c BS |
722 | } |
723 | ||
95819af0 | 724 | static void pci_pbm_reset(DeviceState *d) |
72f44c8c | 725 | { |
95819af0 | 726 | unsigned int i; |
2b8fbcd8 | 727 | APBState *s = APB_DEVICE(d); |
72f44c8c | 728 | |
95819af0 BS |
729 | for (i = 0; i < 8; i++) { |
730 | s->pci_irq_map[i] &= PBM_PCI_IMR_MASK; | |
731 | } | |
d1d80055 AT |
732 | for (i = 0; i < 32; i++) { |
733 | s->obio_irq_map[i] &= PBM_PCI_IMR_MASK; | |
734 | } | |
95819af0 | 735 | |
9625036d AT |
736 | s->irq_request = NO_IRQ_REQUEST; |
737 | s->pci_irq_in = 0ULL; | |
738 | ||
9c0afd0e | 739 | if (s->nr_resets++ == 0) { |
95819af0 BS |
740 | /* Power on reset */ |
741 | s->reset_control = POR; | |
742 | } | |
743 | } | |
744 | ||
3812ed0b AK |
745 | static const MemoryRegionOps pci_config_ops = { |
746 | .read = apb_pci_config_read, | |
747 | .write = apb_pci_config_write, | |
748 | .endianness = DEVICE_NATIVE_ENDIAN, | |
749 | }; | |
750 | ||
95819af0 BS |
751 | static int pci_pbm_init_device(SysBusDevice *dev) |
752 | { | |
72f44c8c | 753 | APBState *s; |
95819af0 | 754 | unsigned int i; |
72f44c8c | 755 | |
2b8fbcd8 | 756 | s = APB_DEVICE(dev); |
95819af0 BS |
757 | for (i = 0; i < 8; i++) { |
758 | s->pci_irq_map[i] = (0x1f << 6) | (i << 2); | |
759 | } | |
de739df8 MCA |
760 | for (i = 0; i < 2; i++) { |
761 | s->pci_err_irq_map[i] = (0x1f << 6) | 0x30; | |
762 | } | |
d1d80055 AT |
763 | for (i = 0; i < 32; i++) { |
764 | s->obio_irq_map[i] = ((0x1f << 6) | 0x20) + i; | |
765 | } | |
361dea40 | 766 | s->pbm_irqs = qemu_allocate_irqs(pci_apb_set_irq, s, MAX_IVEC); |
9625036d AT |
767 | s->irq_request = NO_IRQ_REQUEST; |
768 | s->pci_irq_in = 0ULL; | |
95819af0 | 769 | |
72f44c8c | 770 | /* apb_config */ |
40c5dce9 PB |
771 | memory_region_init_io(&s->apb_config, OBJECT(s), &apb_config_ops, s, |
772 | "apb-config", 0x10000); | |
d63baf92 | 773 | /* at region 0 */ |
750ecd44 | 774 | sysbus_init_mmio(dev, &s->apb_config); |
d63baf92 | 775 | |
40c5dce9 PB |
776 | memory_region_init_io(&s->pci_config, OBJECT(s), &pci_config_ops, s, |
777 | "apb-pci-config", 0x1000000); | |
d63baf92 | 778 | /* at region 1 */ |
750ecd44 | 779 | sysbus_init_mmio(dev, &s->pci_config); |
d63baf92 IK |
780 | |
781 | /* pci_ioport */ | |
5519ad0c PB |
782 | memory_region_init_alias(&s->pci_ioport, OBJECT(s), "apb-pci-ioport", |
783 | get_system_io(), 0, 0x10000); | |
d63baf92 | 784 | /* at region 2 */ |
750ecd44 | 785 | sysbus_init_mmio(dev, &s->pci_ioport); |
d63baf92 | 786 | |
81a322d4 | 787 | return 0; |
72f44c8c | 788 | } |
502a5395 | 789 | |
9af21dbe | 790 | static void pbm_pci_host_realize(PCIDevice *d, Error **errp) |
72f44c8c | 791 | { |
9fe52c7f BS |
792 | pci_set_word(d->config + PCI_COMMAND, |
793 | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER); | |
794 | pci_set_word(d->config + PCI_STATUS, | |
795 | PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ | | |
796 | PCI_STATUS_DEVSEL_MEDIUM); | |
72f44c8c | 797 | } |
80b3ada7 | 798 | |
40021f08 AL |
799 | static void pbm_pci_host_class_init(ObjectClass *klass, void *data) |
800 | { | |
801 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
08c58f92 | 802 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 | 803 | |
9af21dbe | 804 | k->realize = pbm_pci_host_realize; |
40021f08 AL |
805 | k->vendor_id = PCI_VENDOR_ID_SUN; |
806 | k->device_id = PCI_DEVICE_ID_SUN_SABRE; | |
807 | k->class_id = PCI_CLASS_BRIDGE_HOST; | |
08c58f92 MA |
808 | /* |
809 | * PCI-facing part of the host bridge, not usable without the | |
810 | * host-facing part, which can't be device_add'ed, yet. | |
811 | */ | |
e90f2a8c | 812 | dc->user_creatable = false; |
40021f08 AL |
813 | } |
814 | ||
8c43a6f0 | 815 | static const TypeInfo pbm_pci_host_info = { |
39bffca2 AL |
816 | .name = "pbm-pci", |
817 | .parent = TYPE_PCI_DEVICE, | |
818 | .instance_size = sizeof(PCIDevice), | |
819 | .class_init = pbm_pci_host_class_init, | |
72f44c8c BS |
820 | }; |
821 | ||
999e12bb AL |
822 | static void pbm_host_class_init(ObjectClass *klass, void *data) |
823 | { | |
39bffca2 | 824 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
825 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
826 | ||
827 | k->init = pci_pbm_init_device; | |
125ee0ed | 828 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
39bffca2 | 829 | dc->reset = pci_pbm_reset; |
999e12bb AL |
830 | } |
831 | ||
8c43a6f0 | 832 | static const TypeInfo pbm_host_info = { |
2b8fbcd8 PB |
833 | .name = TYPE_APB, |
834 | .parent = TYPE_PCI_HOST_BRIDGE, | |
39bffca2 AL |
835 | .instance_size = sizeof(APBState), |
836 | .class_init = pbm_host_class_init, | |
95819af0 | 837 | }; |
68f79994 | 838 | |
40021f08 AL |
839 | static void pbm_pci_bridge_class_init(ObjectClass *klass, void *data) |
840 | { | |
39bffca2 | 841 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
842 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
843 | ||
be0d9760 | 844 | k->realize = apb_pci_bridge_realize; |
40021f08 AL |
845 | k->exit = pci_bridge_exitfn; |
846 | k->vendor_id = PCI_VENDOR_ID_SUN; | |
847 | k->device_id = PCI_DEVICE_ID_SUN_SIMBA; | |
848 | k->revision = 0x11; | |
849 | k->config_write = pci_bridge_write_config; | |
850 | k->is_bridge = 1; | |
125ee0ed | 851 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
39bffca2 AL |
852 | dc->reset = pci_bridge_reset; |
853 | dc->vmsd = &vmstate_pci_device; | |
40021f08 AL |
854 | } |
855 | ||
8c43a6f0 | 856 | static const TypeInfo pbm_pci_bridge_info = { |
39bffca2 | 857 | .name = "pbm-bridge", |
f055e96b | 858 | .parent = TYPE_PCI_BRIDGE, |
39bffca2 | 859 | .class_init = pbm_pci_bridge_class_init, |
68f79994 IY |
860 | }; |
861 | ||
1221a474 AK |
862 | static void pbm_iommu_memory_region_class_init(ObjectClass *klass, void *data) |
863 | { | |
864 | IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); | |
865 | ||
866 | imrc->translate = pbm_translate_iommu; | |
867 | } | |
868 | ||
869 | static const TypeInfo pbm_iommu_memory_region_info = { | |
870 | .parent = TYPE_IOMMU_MEMORY_REGION, | |
871 | .name = TYPE_APB_IOMMU_MEMORY_REGION, | |
872 | .class_init = pbm_iommu_memory_region_class_init, | |
873 | }; | |
874 | ||
83f7d43a | 875 | static void pbm_register_types(void) |
72f44c8c | 876 | { |
39bffca2 AL |
877 | type_register_static(&pbm_host_info); |
878 | type_register_static(&pbm_pci_host_info); | |
879 | type_register_static(&pbm_pci_bridge_info); | |
1221a474 | 880 | type_register_static(&pbm_iommu_memory_region_info); |
502a5395 | 881 | } |
72f44c8c | 882 | |
83f7d43a | 883 | type_init(pbm_register_types) |