]>
Commit | Line | Data |
---|---|---|
7d13299d FB |
1 | /* |
2 | * i386 emulator main execution loop | |
5fafdf24 | 3 | * |
66321a11 | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
7d13299d | 5 | * |
3ef693a0 FB |
6 | * This library is free software; you can redistribute it and/or |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
7d13299d | 10 | * |
3ef693a0 FB |
11 | * This library is distributed in the hope that it will be useful, |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
7d13299d | 15 | * |
3ef693a0 FB |
16 | * You should have received a copy of the GNU Lesser General Public |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
7d13299d | 19 | */ |
e4533c7a | 20 | #include "config.h" |
93ac68bc | 21 | #include "exec.h" |
956034d7 | 22 | #include "disas.h" |
7d13299d | 23 | |
fbf9eeb3 FB |
24 | #if !defined(CONFIG_SOFTMMU) |
25 | #undef EAX | |
26 | #undef ECX | |
27 | #undef EDX | |
28 | #undef EBX | |
29 | #undef ESP | |
30 | #undef EBP | |
31 | #undef ESI | |
32 | #undef EDI | |
33 | #undef EIP | |
34 | #include <signal.h> | |
35 | #include <sys/ucontext.h> | |
36 | #endif | |
37 | ||
36bdbe54 FB |
38 | int tb_invalidated_flag; |
39 | ||
dc99065b | 40 | //#define DEBUG_EXEC |
9de5e440 | 41 | //#define DEBUG_SIGNAL |
7d13299d | 42 | |
e4533c7a FB |
43 | void cpu_loop_exit(void) |
44 | { | |
bfed01fc TS |
45 | /* NOTE: the register at this point must be saved by hand because |
46 | longjmp restore them */ | |
47 | regs_to_env(); | |
e4533c7a FB |
48 | longjmp(env->jmp_env, 1); |
49 | } | |
bfed01fc | 50 | |
e6e5906b | 51 | #if !(defined(TARGET_SPARC) || defined(TARGET_SH4) || defined(TARGET_M68K)) |
3475187d FB |
52 | #define reg_T2 |
53 | #endif | |
e4533c7a | 54 | |
fbf9eeb3 FB |
55 | /* exit the current TB from a signal handler. The host registers are |
56 | restored in a state compatible with the CPU emulator | |
57 | */ | |
5fafdf24 | 58 | void cpu_resume_from_signal(CPUState *env1, void *puc) |
fbf9eeb3 FB |
59 | { |
60 | #if !defined(CONFIG_SOFTMMU) | |
61 | struct ucontext *uc = puc; | |
62 | #endif | |
63 | ||
64 | env = env1; | |
65 | ||
66 | /* XXX: restore cpu registers saved in host registers */ | |
67 | ||
68 | #if !defined(CONFIG_SOFTMMU) | |
69 | if (puc) { | |
70 | /* XXX: use siglongjmp ? */ | |
71 | sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL); | |
72 | } | |
73 | #endif | |
74 | longjmp(env->jmp_env, 1); | |
75 | } | |
76 | ||
8a40a180 FB |
77 | |
78 | static TranslationBlock *tb_find_slow(target_ulong pc, | |
79 | target_ulong cs_base, | |
c068688b | 80 | uint64_t flags) |
8a40a180 FB |
81 | { |
82 | TranslationBlock *tb, **ptb1; | |
83 | int code_gen_size; | |
84 | unsigned int h; | |
85 | target_ulong phys_pc, phys_page1, phys_page2, virt_page2; | |
86 | uint8_t *tc_ptr; | |
3b46e624 | 87 | |
8a40a180 FB |
88 | spin_lock(&tb_lock); |
89 | ||
90 | tb_invalidated_flag = 0; | |
3b46e624 | 91 | |
8a40a180 | 92 | regs_to_env(); /* XXX: do it just before cpu_gen_code() */ |
3b46e624 | 93 | |
8a40a180 FB |
94 | /* find translated block using physical mappings */ |
95 | phys_pc = get_phys_addr_code(env, pc); | |
96 | phys_page1 = phys_pc & TARGET_PAGE_MASK; | |
97 | phys_page2 = -1; | |
98 | h = tb_phys_hash_func(phys_pc); | |
99 | ptb1 = &tb_phys_hash[h]; | |
100 | for(;;) { | |
101 | tb = *ptb1; | |
102 | if (!tb) | |
103 | goto not_found; | |
5fafdf24 | 104 | if (tb->pc == pc && |
8a40a180 | 105 | tb->page_addr[0] == phys_page1 && |
5fafdf24 | 106 | tb->cs_base == cs_base && |
8a40a180 FB |
107 | tb->flags == flags) { |
108 | /* check next page if needed */ | |
109 | if (tb->page_addr[1] != -1) { | |
5fafdf24 | 110 | virt_page2 = (pc & TARGET_PAGE_MASK) + |
8a40a180 FB |
111 | TARGET_PAGE_SIZE; |
112 | phys_page2 = get_phys_addr_code(env, virt_page2); | |
113 | if (tb->page_addr[1] == phys_page2) | |
114 | goto found; | |
115 | } else { | |
116 | goto found; | |
117 | } | |
118 | } | |
119 | ptb1 = &tb->phys_hash_next; | |
120 | } | |
121 | not_found: | |
122 | /* if no translated code available, then translate it now */ | |
123 | tb = tb_alloc(pc); | |
124 | if (!tb) { | |
125 | /* flush must be done */ | |
126 | tb_flush(env); | |
127 | /* cannot fail at this point */ | |
128 | tb = tb_alloc(pc); | |
129 | /* don't forget to invalidate previous TB info */ | |
15388002 | 130 | tb_invalidated_flag = 1; |
8a40a180 FB |
131 | } |
132 | tc_ptr = code_gen_ptr; | |
133 | tb->tc_ptr = tc_ptr; | |
134 | tb->cs_base = cs_base; | |
135 | tb->flags = flags; | |
136 | cpu_gen_code(env, tb, CODE_GEN_MAX_SIZE, &code_gen_size); | |
137 | code_gen_ptr = (void *)(((unsigned long)code_gen_ptr + code_gen_size + CODE_GEN_ALIGN - 1) & ~(CODE_GEN_ALIGN - 1)); | |
3b46e624 | 138 | |
8a40a180 FB |
139 | /* check next page if needed */ |
140 | virt_page2 = (pc + tb->size - 1) & TARGET_PAGE_MASK; | |
141 | phys_page2 = -1; | |
142 | if ((pc & TARGET_PAGE_MASK) != virt_page2) { | |
143 | phys_page2 = get_phys_addr_code(env, virt_page2); | |
144 | } | |
145 | tb_link_phys(tb, phys_pc, phys_page2); | |
3b46e624 | 146 | |
8a40a180 | 147 | found: |
8a40a180 FB |
148 | /* we add the TB in the virtual pc hash table */ |
149 | env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; | |
150 | spin_unlock(&tb_lock); | |
151 | return tb; | |
152 | } | |
153 | ||
154 | static inline TranslationBlock *tb_find_fast(void) | |
155 | { | |
156 | TranslationBlock *tb; | |
157 | target_ulong cs_base, pc; | |
c068688b | 158 | uint64_t flags; |
8a40a180 FB |
159 | |
160 | /* we record a subset of the CPU state. It will | |
161 | always be the same before a given translated block | |
162 | is executed. */ | |
163 | #if defined(TARGET_I386) | |
164 | flags = env->hflags; | |
165 | flags |= (env->eflags & (IOPL_MASK | TF_MASK | VM_MASK)); | |
0573fbfc | 166 | flags |= env->intercept; |
8a40a180 FB |
167 | cs_base = env->segs[R_CS].base; |
168 | pc = cs_base + env->eip; | |
169 | #elif defined(TARGET_ARM) | |
170 | flags = env->thumb | (env->vfp.vec_len << 1) | |
b5ff1b31 FB |
171 | | (env->vfp.vec_stride << 4); |
172 | if ((env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) | |
173 | flags |= (1 << 6); | |
40f137e1 PB |
174 | if (env->vfp.xregs[ARM_VFP_FPEXC] & (1 << 30)) |
175 | flags |= (1 << 7); | |
8a40a180 FB |
176 | cs_base = 0; |
177 | pc = env->regs[15]; | |
178 | #elif defined(TARGET_SPARC) | |
179 | #ifdef TARGET_SPARC64 | |
a80dde08 FB |
180 | // Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled |
181 | flags = (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2)) | |
182 | | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2); | |
8a40a180 | 183 | #else |
40ce0a9a BS |
184 | // FPU enable . MMU Boot . MMU enabled . MMU no-fault . Supervisor |
185 | flags = (env->psref << 4) | (((env->mmuregs[0] & MMU_BM) >> 14) << 3) | |
186 | | ((env->mmuregs[0] & (MMU_E | MMU_NF)) << 1) | |
a80dde08 | 187 | | env->psrs; |
8a40a180 FB |
188 | #endif |
189 | cs_base = env->npc; | |
190 | pc = env->pc; | |
191 | #elif defined(TARGET_PPC) | |
1527c87e | 192 | flags = env->hflags; |
8a40a180 FB |
193 | cs_base = 0; |
194 | pc = env->nip; | |
195 | #elif defined(TARGET_MIPS) | |
56b19403 | 196 | flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK); |
cc9442b9 | 197 | cs_base = 0; |
ead9360e | 198 | pc = env->PC[env->current_tc]; |
e6e5906b | 199 | #elif defined(TARGET_M68K) |
acf930aa PB |
200 | flags = (env->fpcr & M68K_FPCR_PREC) /* Bit 6 */ |
201 | | (env->sr & SR_S) /* Bit 13 */ | |
202 | | ((env->macsr >> 4) & 0xf); /* Bits 0-3 */ | |
e6e5906b PB |
203 | cs_base = 0; |
204 | pc = env->pc; | |
fdf9b3e8 FB |
205 | #elif defined(TARGET_SH4) |
206 | flags = env->sr & (SR_MD | SR_RB); | |
207 | cs_base = 0; /* XXXXX */ | |
208 | pc = env->pc; | |
eddf68a6 JM |
209 | #elif defined(TARGET_ALPHA) |
210 | flags = env->ps; | |
211 | cs_base = 0; | |
212 | pc = env->pc; | |
f1ccf904 TS |
213 | #elif defined(TARGET_CRIS) |
214 | flags = 0; | |
215 | cs_base = 0; | |
216 | pc = env->pc; | |
8a40a180 FB |
217 | #else |
218 | #error unsupported CPU | |
219 | #endif | |
220 | tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; | |
221 | if (__builtin_expect(!tb || tb->pc != pc || tb->cs_base != cs_base || | |
222 | tb->flags != flags, 0)) { | |
223 | tb = tb_find_slow(pc, cs_base, flags); | |
15388002 FB |
224 | /* Note: we do it here to avoid a gcc bug on Mac OS X when |
225 | doing it in tb_find_slow */ | |
226 | if (tb_invalidated_flag) { | |
227 | /* as some TB could have been invalidated because | |
228 | of memory exceptions while generating the code, we | |
229 | must recompute the hash index here */ | |
230 | T0 = 0; | |
231 | } | |
8a40a180 FB |
232 | } |
233 | return tb; | |
234 | } | |
235 | ||
236 | ||
7d13299d FB |
237 | /* main execution loop */ |
238 | ||
e4533c7a | 239 | int cpu_exec(CPUState *env1) |
7d13299d | 240 | { |
1057eaa7 PB |
241 | #define DECLARE_HOST_REGS 1 |
242 | #include "hostregs_helper.h" | |
243 | #if defined(TARGET_SPARC) | |
3475187d FB |
244 | #if defined(reg_REGWPTR) |
245 | uint32_t *saved_regwptr; | |
246 | #endif | |
247 | #endif | |
fdbb4691 | 248 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
b49d07ba TS |
249 | int saved_i7; |
250 | target_ulong tmp_T0; | |
04369ff2 | 251 | #endif |
8a40a180 | 252 | int ret, interrupt_request; |
7d13299d | 253 | void (*gen_func)(void); |
8a40a180 | 254 | TranslationBlock *tb; |
c27004ec | 255 | uint8_t *tc_ptr; |
8c6939c0 | 256 | |
bfed01fc TS |
257 | if (cpu_halted(env1) == EXCP_HALTED) |
258 | return EXCP_HALTED; | |
5a1e3cfc | 259 | |
5fafdf24 | 260 | cpu_single_env = env1; |
6a00d601 | 261 | |
7d13299d | 262 | /* first we save global registers */ |
1057eaa7 PB |
263 | #define SAVE_HOST_REGS 1 |
264 | #include "hostregs_helper.h" | |
c27004ec | 265 | env = env1; |
fdbb4691 | 266 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
e4533c7a FB |
267 | /* we also save i7 because longjmp may not restore it */ |
268 | asm volatile ("mov %%i7, %0" : "=r" (saved_i7)); | |
269 | #endif | |
270 | ||
0d1a29f9 | 271 | env_to_regs(); |
ecb644f4 | 272 | #if defined(TARGET_I386) |
9de5e440 | 273 | /* put eflags in CPU temporary format */ |
fc2b4c48 FB |
274 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
275 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); | |
9de5e440 | 276 | CC_OP = CC_OP_EFLAGS; |
fc2b4c48 | 277 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
93ac68bc | 278 | #elif defined(TARGET_SPARC) |
3475187d FB |
279 | #if defined(reg_REGWPTR) |
280 | saved_regwptr = REGWPTR; | |
281 | #endif | |
e6e5906b PB |
282 | #elif defined(TARGET_M68K) |
283 | env->cc_op = CC_OP_FLAGS; | |
284 | env->cc_dest = env->sr & 0xf; | |
285 | env->cc_x = (env->sr >> 4) & 1; | |
ecb644f4 TS |
286 | #elif defined(TARGET_ALPHA) |
287 | #elif defined(TARGET_ARM) | |
288 | #elif defined(TARGET_PPC) | |
6af0bf9c | 289 | #elif defined(TARGET_MIPS) |
fdf9b3e8 | 290 | #elif defined(TARGET_SH4) |
f1ccf904 | 291 | #elif defined(TARGET_CRIS) |
fdf9b3e8 | 292 | /* XXXXX */ |
e4533c7a FB |
293 | #else |
294 | #error unsupported target CPU | |
295 | #endif | |
3fb2ded1 | 296 | env->exception_index = -1; |
9d27abd9 | 297 | |
7d13299d | 298 | /* prepare setjmp context for exception handling */ |
3fb2ded1 FB |
299 | for(;;) { |
300 | if (setjmp(env->jmp_env) == 0) { | |
ee8b7021 | 301 | env->current_tb = NULL; |
3fb2ded1 FB |
302 | /* if an exception is pending, we execute it here */ |
303 | if (env->exception_index >= 0) { | |
304 | if (env->exception_index >= EXCP_INTERRUPT) { | |
305 | /* exit request from the cpu execution loop */ | |
306 | ret = env->exception_index; | |
307 | break; | |
308 | } else if (env->user_mode_only) { | |
309 | /* if user mode only, we simulate a fake exception | |
9f083493 | 310 | which will be handled outside the cpu execution |
3fb2ded1 | 311 | loop */ |
83479e77 | 312 | #if defined(TARGET_I386) |
5fafdf24 TS |
313 | do_interrupt_user(env->exception_index, |
314 | env->exception_is_int, | |
315 | env->error_code, | |
3fb2ded1 | 316 | env->exception_next_eip); |
83479e77 | 317 | #endif |
3fb2ded1 FB |
318 | ret = env->exception_index; |
319 | break; | |
320 | } else { | |
83479e77 | 321 | #if defined(TARGET_I386) |
3fb2ded1 FB |
322 | /* simulate a real cpu exception. On i386, it can |
323 | trigger new exceptions, but we do not handle | |
324 | double or triple faults yet. */ | |
5fafdf24 TS |
325 | do_interrupt(env->exception_index, |
326 | env->exception_is_int, | |
327 | env->error_code, | |
d05e66d2 | 328 | env->exception_next_eip, 0); |
678dde13 TS |
329 | /* successfully delivered */ |
330 | env->old_exception = -1; | |
ce09776b FB |
331 | #elif defined(TARGET_PPC) |
332 | do_interrupt(env); | |
6af0bf9c FB |
333 | #elif defined(TARGET_MIPS) |
334 | do_interrupt(env); | |
e95c8d51 | 335 | #elif defined(TARGET_SPARC) |
1a0c3292 | 336 | do_interrupt(env->exception_index); |
b5ff1b31 FB |
337 | #elif defined(TARGET_ARM) |
338 | do_interrupt(env); | |
fdf9b3e8 FB |
339 | #elif defined(TARGET_SH4) |
340 | do_interrupt(env); | |
eddf68a6 JM |
341 | #elif defined(TARGET_ALPHA) |
342 | do_interrupt(env); | |
f1ccf904 TS |
343 | #elif defined(TARGET_CRIS) |
344 | do_interrupt(env); | |
0633879f PB |
345 | #elif defined(TARGET_M68K) |
346 | do_interrupt(0); | |
83479e77 | 347 | #endif |
3fb2ded1 FB |
348 | } |
349 | env->exception_index = -1; | |
5fafdf24 | 350 | } |
9df217a3 FB |
351 | #ifdef USE_KQEMU |
352 | if (kqemu_is_ok(env) && env->interrupt_request == 0) { | |
353 | int ret; | |
354 | env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK); | |
355 | ret = kqemu_cpu_exec(env); | |
356 | /* put eflags in CPU temporary format */ | |
357 | CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | |
358 | DF = 1 - (2 * ((env->eflags >> 10) & 1)); | |
359 | CC_OP = CC_OP_EFLAGS; | |
360 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | |
361 | if (ret == 1) { | |
362 | /* exception */ | |
363 | longjmp(env->jmp_env, 1); | |
364 | } else if (ret == 2) { | |
365 | /* softmmu execution needed */ | |
366 | } else { | |
367 | if (env->interrupt_request != 0) { | |
368 | /* hardware interrupt will be executed just after */ | |
369 | } else { | |
370 | /* otherwise, we restart */ | |
371 | longjmp(env->jmp_env, 1); | |
372 | } | |
373 | } | |
3fb2ded1 | 374 | } |
9df217a3 FB |
375 | #endif |
376 | ||
3fb2ded1 FB |
377 | T0 = 0; /* force lookup of first TB */ |
378 | for(;;) { | |
fdbb4691 | 379 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
5fafdf24 | 380 | /* g1 can be modified by some libc? functions */ |
3fb2ded1 | 381 | tmp_T0 = T0; |
3b46e624 | 382 | #endif |
68a79315 | 383 | interrupt_request = env->interrupt_request; |
0573fbfc TS |
384 | if (__builtin_expect(interrupt_request, 0) |
385 | #if defined(TARGET_I386) | |
386 | && env->hflags & HF_GIF_MASK | |
387 | #endif | |
388 | ) { | |
6658ffb8 PB |
389 | if (interrupt_request & CPU_INTERRUPT_DEBUG) { |
390 | env->interrupt_request &= ~CPU_INTERRUPT_DEBUG; | |
391 | env->exception_index = EXCP_DEBUG; | |
392 | cpu_loop_exit(); | |
393 | } | |
a90b7318 | 394 | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \ |
f1ccf904 | 395 | defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) |
a90b7318 AZ |
396 | if (interrupt_request & CPU_INTERRUPT_HALT) { |
397 | env->interrupt_request &= ~CPU_INTERRUPT_HALT; | |
398 | env->halted = 1; | |
399 | env->exception_index = EXCP_HLT; | |
400 | cpu_loop_exit(); | |
401 | } | |
402 | #endif | |
68a79315 | 403 | #if defined(TARGET_I386) |
3b21e03e FB |
404 | if ((interrupt_request & CPU_INTERRUPT_SMI) && |
405 | !(env->hflags & HF_SMM_MASK)) { | |
0573fbfc | 406 | svm_check_intercept(SVM_EXIT_SMI); |
3b21e03e FB |
407 | env->interrupt_request &= ~CPU_INTERRUPT_SMI; |
408 | do_smm_enter(); | |
409 | #if defined(__sparc__) && !defined(HOST_SOLARIS) | |
410 | tmp_T0 = 0; | |
411 | #else | |
412 | T0 = 0; | |
413 | #endif | |
414 | } else if ((interrupt_request & CPU_INTERRUPT_HARD) && | |
0573fbfc | 415 | (env->eflags & IF_MASK || env->hflags & HF_HIF_MASK) && |
3f337316 | 416 | !(env->hflags & HF_INHIBIT_IRQ_MASK)) { |
68a79315 | 417 | int intno; |
0573fbfc | 418 | svm_check_intercept(SVM_EXIT_INTR); |
52621688 | 419 | env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ); |
a541f297 | 420 | intno = cpu_get_pic_interrupt(env); |
f193c797 | 421 | if (loglevel & CPU_LOG_TB_IN_ASM) { |
68a79315 FB |
422 | fprintf(logfile, "Servicing hardware INT=0x%02x\n", intno); |
423 | } | |
d05e66d2 | 424 | do_interrupt(intno, 0, 0, 0, 1); |
907a5b26 FB |
425 | /* ensure that no TB jump will be modified as |
426 | the program flow was changed */ | |
fdbb4691 | 427 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
907a5b26 FB |
428 | tmp_T0 = 0; |
429 | #else | |
430 | T0 = 0; | |
0573fbfc TS |
431 | #endif |
432 | #if !defined(CONFIG_USER_ONLY) | |
433 | } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && | |
434 | (env->eflags & IF_MASK) && !(env->hflags & HF_INHIBIT_IRQ_MASK)) { | |
435 | int intno; | |
436 | /* FIXME: this should respect TPR */ | |
437 | env->interrupt_request &= ~CPU_INTERRUPT_VIRQ; | |
52621688 | 438 | svm_check_intercept(SVM_EXIT_VINTR); |
0573fbfc TS |
439 | intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); |
440 | if (loglevel & CPU_LOG_TB_IN_ASM) | |
441 | fprintf(logfile, "Servicing virtual hardware INT=0x%02x\n", intno); | |
442 | do_interrupt(intno, 0, 0, -1, 1); | |
52621688 TS |
443 | stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl), |
444 | ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl)) & ~V_IRQ_MASK); | |
0573fbfc TS |
445 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
446 | tmp_T0 = 0; | |
447 | #else | |
448 | T0 = 0; | |
449 | #endif | |
907a5b26 | 450 | #endif |
68a79315 | 451 | } |
ce09776b | 452 | #elif defined(TARGET_PPC) |
9fddaa0c FB |
453 | #if 0 |
454 | if ((interrupt_request & CPU_INTERRUPT_RESET)) { | |
455 | cpu_ppc_reset(env); | |
456 | } | |
457 | #endif | |
47103572 | 458 | if (interrupt_request & CPU_INTERRUPT_HARD) { |
e9df014c JM |
459 | ppc_hw_interrupt(env); |
460 | if (env->pending_interrupts == 0) | |
461 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; | |
fdbb4691 | 462 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
e9df014c | 463 | tmp_T0 = 0; |
8a40a180 | 464 | #else |
e9df014c | 465 | T0 = 0; |
8a40a180 | 466 | #endif |
ce09776b | 467 | } |
6af0bf9c FB |
468 | #elif defined(TARGET_MIPS) |
469 | if ((interrupt_request & CPU_INTERRUPT_HARD) && | |
24c7b0e3 | 470 | (env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) && |
6af0bf9c | 471 | (env->CP0_Status & (1 << CP0St_IE)) && |
24c7b0e3 TS |
472 | !(env->CP0_Status & (1 << CP0St_EXL)) && |
473 | !(env->CP0_Status & (1 << CP0St_ERL)) && | |
6af0bf9c FB |
474 | !(env->hflags & MIPS_HFLAG_DM)) { |
475 | /* Raise it */ | |
476 | env->exception_index = EXCP_EXT_INTERRUPT; | |
477 | env->error_code = 0; | |
478 | do_interrupt(env); | |
fdbb4691 | 479 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
8a40a180 FB |
480 | tmp_T0 = 0; |
481 | #else | |
482 | T0 = 0; | |
483 | #endif | |
6af0bf9c | 484 | } |
e95c8d51 | 485 | #elif defined(TARGET_SPARC) |
66321a11 FB |
486 | if ((interrupt_request & CPU_INTERRUPT_HARD) && |
487 | (env->psret != 0)) { | |
488 | int pil = env->interrupt_index & 15; | |
489 | int type = env->interrupt_index & 0xf0; | |
490 | ||
491 | if (((type == TT_EXTINT) && | |
492 | (pil == 15 || pil > env->psrpil)) || | |
493 | type != TT_EXTINT) { | |
494 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; | |
495 | do_interrupt(env->interrupt_index); | |
496 | env->interrupt_index = 0; | |
327ac2e7 BS |
497 | #if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY) |
498 | cpu_check_irqs(env); | |
499 | #endif | |
fdbb4691 | 500 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
8a40a180 FB |
501 | tmp_T0 = 0; |
502 | #else | |
503 | T0 = 0; | |
504 | #endif | |
66321a11 | 505 | } |
e95c8d51 FB |
506 | } else if (interrupt_request & CPU_INTERRUPT_TIMER) { |
507 | //do_interrupt(0, 0, 0, 0, 0); | |
508 | env->interrupt_request &= ~CPU_INTERRUPT_TIMER; | |
a90b7318 | 509 | } |
b5ff1b31 FB |
510 | #elif defined(TARGET_ARM) |
511 | if (interrupt_request & CPU_INTERRUPT_FIQ | |
512 | && !(env->uncached_cpsr & CPSR_F)) { | |
513 | env->exception_index = EXCP_FIQ; | |
514 | do_interrupt(env); | |
515 | } | |
516 | if (interrupt_request & CPU_INTERRUPT_HARD | |
517 | && !(env->uncached_cpsr & CPSR_I)) { | |
518 | env->exception_index = EXCP_IRQ; | |
519 | do_interrupt(env); | |
520 | } | |
fdf9b3e8 FB |
521 | #elif defined(TARGET_SH4) |
522 | /* XXXXX */ | |
eddf68a6 JM |
523 | #elif defined(TARGET_ALPHA) |
524 | if (interrupt_request & CPU_INTERRUPT_HARD) { | |
525 | do_interrupt(env); | |
526 | } | |
f1ccf904 TS |
527 | #elif defined(TARGET_CRIS) |
528 | if (interrupt_request & CPU_INTERRUPT_HARD) { | |
529 | do_interrupt(env); | |
530 | env->interrupt_request &= ~CPU_INTERRUPT_HARD; | |
531 | } | |
0633879f PB |
532 | #elif defined(TARGET_M68K) |
533 | if (interrupt_request & CPU_INTERRUPT_HARD | |
534 | && ((env->sr & SR_I) >> SR_I_SHIFT) | |
535 | < env->pending_level) { | |
536 | /* Real hardware gets the interrupt vector via an | |
537 | IACK cycle at this point. Current emulated | |
538 | hardware doesn't rely on this, so we | |
539 | provide/save the vector when the interrupt is | |
540 | first signalled. */ | |
541 | env->exception_index = env->pending_vector; | |
542 | do_interrupt(1); | |
543 | } | |
68a79315 | 544 | #endif |
9d05095e FB |
545 | /* Don't use the cached interupt_request value, |
546 | do_interrupt may have updated the EXITTB flag. */ | |
b5ff1b31 | 547 | if (env->interrupt_request & CPU_INTERRUPT_EXITTB) { |
bf3e8bf1 FB |
548 | env->interrupt_request &= ~CPU_INTERRUPT_EXITTB; |
549 | /* ensure that no TB jump will be modified as | |
550 | the program flow was changed */ | |
fdbb4691 | 551 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
bf3e8bf1 FB |
552 | tmp_T0 = 0; |
553 | #else | |
554 | T0 = 0; | |
555 | #endif | |
556 | } | |
68a79315 FB |
557 | if (interrupt_request & CPU_INTERRUPT_EXIT) { |
558 | env->interrupt_request &= ~CPU_INTERRUPT_EXIT; | |
559 | env->exception_index = EXCP_INTERRUPT; | |
560 | cpu_loop_exit(); | |
561 | } | |
3fb2ded1 | 562 | } |
7d13299d | 563 | #ifdef DEBUG_EXEC |
b5ff1b31 | 564 | if ((loglevel & CPU_LOG_TB_CPU)) { |
3fb2ded1 | 565 | /* restore flags in standard format */ |
ecb644f4 TS |
566 | regs_to_env(); |
567 | #if defined(TARGET_I386) | |
3fb2ded1 | 568 | env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK); |
7fe48483 | 569 | cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP); |
3fb2ded1 | 570 | env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); |
e4533c7a | 571 | #elif defined(TARGET_ARM) |
7fe48483 | 572 | cpu_dump_state(env, logfile, fprintf, 0); |
93ac68bc | 573 | #elif defined(TARGET_SPARC) |
3475187d FB |
574 | REGWPTR = env->regbase + (env->cwp * 16); |
575 | env->regwptr = REGWPTR; | |
576 | cpu_dump_state(env, logfile, fprintf, 0); | |
67867308 | 577 | #elif defined(TARGET_PPC) |
7fe48483 | 578 | cpu_dump_state(env, logfile, fprintf, 0); |
e6e5906b PB |
579 | #elif defined(TARGET_M68K) |
580 | cpu_m68k_flush_flags(env, env->cc_op); | |
581 | env->cc_op = CC_OP_FLAGS; | |
582 | env->sr = (env->sr & 0xffe0) | |
583 | | env->cc_dest | (env->cc_x << 4); | |
584 | cpu_dump_state(env, logfile, fprintf, 0); | |
6af0bf9c FB |
585 | #elif defined(TARGET_MIPS) |
586 | cpu_dump_state(env, logfile, fprintf, 0); | |
fdf9b3e8 FB |
587 | #elif defined(TARGET_SH4) |
588 | cpu_dump_state(env, logfile, fprintf, 0); | |
eddf68a6 JM |
589 | #elif defined(TARGET_ALPHA) |
590 | cpu_dump_state(env, logfile, fprintf, 0); | |
f1ccf904 TS |
591 | #elif defined(TARGET_CRIS) |
592 | cpu_dump_state(env, logfile, fprintf, 0); | |
e4533c7a | 593 | #else |
5fafdf24 | 594 | #error unsupported target CPU |
e4533c7a | 595 | #endif |
3fb2ded1 | 596 | } |
7d13299d | 597 | #endif |
8a40a180 | 598 | tb = tb_find_fast(); |
9d27abd9 | 599 | #ifdef DEBUG_EXEC |
c1135f61 | 600 | if ((loglevel & CPU_LOG_EXEC)) { |
c27004ec FB |
601 | fprintf(logfile, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n", |
602 | (long)tb->tc_ptr, tb->pc, | |
603 | lookup_symbol(tb->pc)); | |
3fb2ded1 | 604 | } |
9d27abd9 | 605 | #endif |
fdbb4691 | 606 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
3fb2ded1 | 607 | T0 = tmp_T0; |
3b46e624 | 608 | #endif |
8a40a180 FB |
609 | /* see if we can patch the calling TB. When the TB |
610 | spans two pages, we cannot safely do a direct | |
611 | jump. */ | |
c27004ec | 612 | { |
8a40a180 | 613 | if (T0 != 0 && |
f32fc648 FB |
614 | #if USE_KQEMU |
615 | (env->kqemu_enabled != 2) && | |
616 | #endif | |
8a40a180 | 617 | tb->page_addr[1] == -1 |
bf3e8bf1 | 618 | #if defined(TARGET_I386) && defined(USE_CODE_COPY) |
5fafdf24 | 619 | && (tb->cflags & CF_CODE_COPY) == |
bf3e8bf1 FB |
620 | (((TranslationBlock *)(T0 & ~3))->cflags & CF_CODE_COPY) |
621 | #endif | |
622 | ) { | |
3fb2ded1 | 623 | spin_lock(&tb_lock); |
c27004ec | 624 | tb_add_jump((TranslationBlock *)(long)(T0 & ~3), T0 & 3, tb); |
97eb5b14 FB |
625 | #if defined(USE_CODE_COPY) |
626 | /* propagates the FP use info */ | |
5fafdf24 | 627 | ((TranslationBlock *)(T0 & ~3))->cflags |= |
97eb5b14 FB |
628 | (tb->cflags & CF_FP_USED); |
629 | #endif | |
3fb2ded1 FB |
630 | spin_unlock(&tb_lock); |
631 | } | |
c27004ec | 632 | } |
3fb2ded1 | 633 | tc_ptr = tb->tc_ptr; |
83479e77 | 634 | env->current_tb = tb; |
3fb2ded1 FB |
635 | /* execute the generated code */ |
636 | gen_func = (void *)tc_ptr; | |
8c6939c0 | 637 | #if defined(__sparc__) |
3fb2ded1 FB |
638 | __asm__ __volatile__("call %0\n\t" |
639 | "mov %%o7,%%i0" | |
640 | : /* no outputs */ | |
5fafdf24 | 641 | : "r" (gen_func) |
fdbb4691 | 642 | : "i0", "i1", "i2", "i3", "i4", "i5", |
faab7592 | 643 | "o0", "o1", "o2", "o3", "o4", "o5", |
fdbb4691 FB |
644 | "l0", "l1", "l2", "l3", "l4", "l5", |
645 | "l6", "l7"); | |
8c6939c0 | 646 | #elif defined(__arm__) |
3fb2ded1 FB |
647 | asm volatile ("mov pc, %0\n\t" |
648 | ".global exec_loop\n\t" | |
649 | "exec_loop:\n\t" | |
650 | : /* no outputs */ | |
651 | : "r" (gen_func) | |
652 | : "r1", "r2", "r3", "r8", "r9", "r10", "r12", "r14"); | |
bf3e8bf1 FB |
653 | #elif defined(TARGET_I386) && defined(USE_CODE_COPY) |
654 | { | |
655 | if (!(tb->cflags & CF_CODE_COPY)) { | |
97eb5b14 FB |
656 | if ((tb->cflags & CF_FP_USED) && env->native_fp_regs) { |
657 | save_native_fp_state(env); | |
658 | } | |
bf3e8bf1 FB |
659 | gen_func(); |
660 | } else { | |
97eb5b14 FB |
661 | if ((tb->cflags & CF_FP_USED) && !env->native_fp_regs) { |
662 | restore_native_fp_state(env); | |
663 | } | |
bf3e8bf1 FB |
664 | /* we work with native eflags */ |
665 | CC_SRC = cc_table[CC_OP].compute_all(); | |
666 | CC_OP = CC_OP_EFLAGS; | |
667 | asm(".globl exec_loop\n" | |
668 | "\n" | |
669 | "debug1:\n" | |
670 | " pushl %%ebp\n" | |
671 | " fs movl %10, %9\n" | |
672 | " fs movl %11, %%eax\n" | |
673 | " andl $0x400, %%eax\n" | |
674 | " fs orl %8, %%eax\n" | |
675 | " pushl %%eax\n" | |
676 | " popf\n" | |
677 | " fs movl %%esp, %12\n" | |
678 | " fs movl %0, %%eax\n" | |
679 | " fs movl %1, %%ecx\n" | |
680 | " fs movl %2, %%edx\n" | |
681 | " fs movl %3, %%ebx\n" | |
682 | " fs movl %4, %%esp\n" | |
683 | " fs movl %5, %%ebp\n" | |
684 | " fs movl %6, %%esi\n" | |
685 | " fs movl %7, %%edi\n" | |
686 | " fs jmp *%9\n" | |
687 | "exec_loop:\n" | |
688 | " fs movl %%esp, %4\n" | |
689 | " fs movl %12, %%esp\n" | |
690 | " fs movl %%eax, %0\n" | |
691 | " fs movl %%ecx, %1\n" | |
692 | " fs movl %%edx, %2\n" | |
693 | " fs movl %%ebx, %3\n" | |
694 | " fs movl %%ebp, %5\n" | |
695 | " fs movl %%esi, %6\n" | |
696 | " fs movl %%edi, %7\n" | |
697 | " pushf\n" | |
698 | " popl %%eax\n" | |
699 | " movl %%eax, %%ecx\n" | |
700 | " andl $0x400, %%ecx\n" | |
701 | " shrl $9, %%ecx\n" | |
702 | " andl $0x8d5, %%eax\n" | |
703 | " fs movl %%eax, %8\n" | |
704 | " movl $1, %%eax\n" | |
705 | " subl %%ecx, %%eax\n" | |
706 | " fs movl %%eax, %11\n" | |
707 | " fs movl %9, %%ebx\n" /* get T0 value */ | |
708 | " popl %%ebp\n" | |
709 | : | |
710 | : "m" (*(uint8_t *)offsetof(CPUState, regs[0])), | |
711 | "m" (*(uint8_t *)offsetof(CPUState, regs[1])), | |
712 | "m" (*(uint8_t *)offsetof(CPUState, regs[2])), | |
713 | "m" (*(uint8_t *)offsetof(CPUState, regs[3])), | |
714 | "m" (*(uint8_t *)offsetof(CPUState, regs[4])), | |
715 | "m" (*(uint8_t *)offsetof(CPUState, regs[5])), | |
716 | "m" (*(uint8_t *)offsetof(CPUState, regs[6])), | |
717 | "m" (*(uint8_t *)offsetof(CPUState, regs[7])), | |
718 | "m" (*(uint8_t *)offsetof(CPUState, cc_src)), | |
719 | "m" (*(uint8_t *)offsetof(CPUState, tmp0)), | |
720 | "a" (gen_func), | |
721 | "m" (*(uint8_t *)offsetof(CPUState, df)), | |
722 | "m" (*(uint8_t *)offsetof(CPUState, saved_esp)) | |
723 | : "%ecx", "%edx" | |
724 | ); | |
725 | } | |
726 | } | |
b8076a74 FB |
727 | #elif defined(__ia64) |
728 | struct fptr { | |
729 | void *ip; | |
730 | void *gp; | |
731 | } fp; | |
732 | ||
733 | fp.ip = tc_ptr; | |
734 | fp.gp = code_gen_buffer + 2 * (1 << 20); | |
735 | (*(void (*)(void)) &fp)(); | |
ae228531 | 736 | #else |
3fb2ded1 | 737 | gen_func(); |
ae228531 | 738 | #endif |
83479e77 | 739 | env->current_tb = NULL; |
4cbf74b6 FB |
740 | /* reset soft MMU for next block (it can currently |
741 | only be set by a memory fault) */ | |
742 | #if defined(TARGET_I386) && !defined(CONFIG_SOFTMMU) | |
3f337316 FB |
743 | if (env->hflags & HF_SOFTMMU_MASK) { |
744 | env->hflags &= ~HF_SOFTMMU_MASK; | |
4cbf74b6 FB |
745 | /* do not allow linking to another block */ |
746 | T0 = 0; | |
747 | } | |
f32fc648 FB |
748 | #endif |
749 | #if defined(USE_KQEMU) | |
750 | #define MIN_CYCLE_BEFORE_SWITCH (100 * 1000) | |
751 | if (kqemu_is_ok(env) && | |
752 | (cpu_get_time_fast() - env->last_io_time) >= MIN_CYCLE_BEFORE_SWITCH) { | |
753 | cpu_loop_exit(); | |
754 | } | |
4cbf74b6 | 755 | #endif |
50a518e3 | 756 | } /* for(;;) */ |
3fb2ded1 | 757 | } else { |
0d1a29f9 | 758 | env_to_regs(); |
7d13299d | 759 | } |
3fb2ded1 FB |
760 | } /* for(;;) */ |
761 | ||
7d13299d | 762 | |
e4533c7a | 763 | #if defined(TARGET_I386) |
97eb5b14 FB |
764 | #if defined(USE_CODE_COPY) |
765 | if (env->native_fp_regs) { | |
766 | save_native_fp_state(env); | |
767 | } | |
768 | #endif | |
9de5e440 | 769 | /* restore flags in standard format */ |
fc2b4c48 | 770 | env->eflags = env->eflags | cc_table[CC_OP].compute_all() | (DF & DF_MASK); |
e4533c7a | 771 | #elif defined(TARGET_ARM) |
b7bcbe95 | 772 | /* XXX: Save/restore host fpu exception state?. */ |
93ac68bc | 773 | #elif defined(TARGET_SPARC) |
3475187d FB |
774 | #if defined(reg_REGWPTR) |
775 | REGWPTR = saved_regwptr; | |
776 | #endif | |
67867308 | 777 | #elif defined(TARGET_PPC) |
e6e5906b PB |
778 | #elif defined(TARGET_M68K) |
779 | cpu_m68k_flush_flags(env, env->cc_op); | |
780 | env->cc_op = CC_OP_FLAGS; | |
781 | env->sr = (env->sr & 0xffe0) | |
782 | | env->cc_dest | (env->cc_x << 4); | |
6af0bf9c | 783 | #elif defined(TARGET_MIPS) |
fdf9b3e8 | 784 | #elif defined(TARGET_SH4) |
eddf68a6 | 785 | #elif defined(TARGET_ALPHA) |
f1ccf904 | 786 | #elif defined(TARGET_CRIS) |
fdf9b3e8 | 787 | /* XXXXX */ |
e4533c7a FB |
788 | #else |
789 | #error unsupported target CPU | |
790 | #endif | |
1057eaa7 PB |
791 | |
792 | /* restore global registers */ | |
fdbb4691 | 793 | #if defined(__sparc__) && !defined(HOST_SOLARIS) |
8c6939c0 | 794 | asm volatile ("mov %0, %%i7" : : "r" (saved_i7)); |
04369ff2 | 795 | #endif |
1057eaa7 PB |
796 | #include "hostregs_helper.h" |
797 | ||
6a00d601 | 798 | /* fail safe : never use cpu_single_env outside cpu_exec() */ |
5fafdf24 | 799 | cpu_single_env = NULL; |
7d13299d FB |
800 | return ret; |
801 | } | |
6dbad63e | 802 | |
fbf9eeb3 FB |
803 | /* must only be called from the generated code as an exception can be |
804 | generated */ | |
805 | void tb_invalidate_page_range(target_ulong start, target_ulong end) | |
806 | { | |
dc5d0b3d FB |
807 | /* XXX: cannot enable it yet because it yields to MMU exception |
808 | where NIP != read address on PowerPC */ | |
809 | #if 0 | |
fbf9eeb3 FB |
810 | target_ulong phys_addr; |
811 | phys_addr = get_phys_addr_code(env, start); | |
812 | tb_invalidate_phys_page_range(phys_addr, phys_addr + end - start, 0); | |
dc5d0b3d | 813 | #endif |
fbf9eeb3 FB |
814 | } |
815 | ||
1a18c71b | 816 | #if defined(TARGET_I386) && defined(CONFIG_USER_ONLY) |
e4533c7a | 817 | |
6dbad63e FB |
818 | void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector) |
819 | { | |
820 | CPUX86State *saved_env; | |
821 | ||
822 | saved_env = env; | |
823 | env = s; | |
a412ac57 | 824 | if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { |
a513fe19 | 825 | selector &= 0xffff; |
5fafdf24 | 826 | cpu_x86_load_seg_cache(env, seg_reg, selector, |
c27004ec | 827 | (selector << 4), 0xffff, 0); |
a513fe19 | 828 | } else { |
b453b70b | 829 | load_seg(seg_reg, selector); |
a513fe19 | 830 | } |
6dbad63e FB |
831 | env = saved_env; |
832 | } | |
9de5e440 | 833 | |
d0a1ffc9 FB |
834 | void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32) |
835 | { | |
836 | CPUX86State *saved_env; | |
837 | ||
838 | saved_env = env; | |
839 | env = s; | |
3b46e624 | 840 | |
c27004ec | 841 | helper_fsave((target_ulong)ptr, data32); |
d0a1ffc9 FB |
842 | |
843 | env = saved_env; | |
844 | } | |
845 | ||
846 | void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32) | |
847 | { | |
848 | CPUX86State *saved_env; | |
849 | ||
850 | saved_env = env; | |
851 | env = s; | |
3b46e624 | 852 | |
c27004ec | 853 | helper_frstor((target_ulong)ptr, data32); |
d0a1ffc9 FB |
854 | |
855 | env = saved_env; | |
856 | } | |
857 | ||
e4533c7a FB |
858 | #endif /* TARGET_I386 */ |
859 | ||
67b915a5 FB |
860 | #if !defined(CONFIG_SOFTMMU) |
861 | ||
3fb2ded1 FB |
862 | #if defined(TARGET_I386) |
863 | ||
b56dad1c | 864 | /* 'pc' is the host PC at which the exception was raised. 'address' is |
fd6ce8f6 FB |
865 | the effective address of the memory exception. 'is_write' is 1 if a |
866 | write caused the exception and otherwise 0'. 'old_set' is the | |
867 | signal set which should be restored */ | |
2b413144 | 868 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
5fafdf24 | 869 | int is_write, sigset_t *old_set, |
bf3e8bf1 | 870 | void *puc) |
9de5e440 | 871 | { |
a513fe19 FB |
872 | TranslationBlock *tb; |
873 | int ret; | |
68a79315 | 874 | |
83479e77 FB |
875 | if (cpu_single_env) |
876 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
fd6ce8f6 | 877 | #if defined(DEBUG_SIGNAL) |
5fafdf24 | 878 | qemu_printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
bf3e8bf1 | 879 | pc, address, is_write, *(unsigned long *)old_set); |
9de5e440 | 880 | #endif |
25eb4484 | 881 | /* XXX: locking issue */ |
53a5960a | 882 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
fd6ce8f6 FB |
883 | return 1; |
884 | } | |
fbf9eeb3 | 885 | |
3fb2ded1 | 886 | /* see if it is an MMU fault */ |
6ebbf390 | 887 | ret = cpu_x86_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
3fb2ded1 FB |
888 | if (ret < 0) |
889 | return 0; /* not an MMU fault */ | |
890 | if (ret == 0) | |
891 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
892 | /* now we have a real cpu fault */ | |
a513fe19 FB |
893 | tb = tb_find_pc(pc); |
894 | if (tb) { | |
9de5e440 FB |
895 | /* the PC is inside the translated code. It means that we have |
896 | a virtual CPU fault */ | |
bf3e8bf1 | 897 | cpu_restore_state(tb, env, pc, puc); |
3fb2ded1 | 898 | } |
4cbf74b6 | 899 | if (ret == 1) { |
3fb2ded1 | 900 | #if 0 |
5fafdf24 | 901 | printf("PF exception: EIP=0x%08x CR2=0x%08x error=0x%x\n", |
4cbf74b6 | 902 | env->eip, env->cr[2], env->error_code); |
3fb2ded1 | 903 | #endif |
4cbf74b6 FB |
904 | /* we restore the process signal mask as the sigreturn should |
905 | do it (XXX: use sigsetjmp) */ | |
906 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
54ca9095 | 907 | raise_exception_err(env->exception_index, env->error_code); |
4cbf74b6 FB |
908 | } else { |
909 | /* activate soft MMU for this block */ | |
3f337316 | 910 | env->hflags |= HF_SOFTMMU_MASK; |
fbf9eeb3 | 911 | cpu_resume_from_signal(env, puc); |
4cbf74b6 | 912 | } |
3fb2ded1 FB |
913 | /* never comes here */ |
914 | return 1; | |
915 | } | |
916 | ||
e4533c7a | 917 | #elif defined(TARGET_ARM) |
3fb2ded1 | 918 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, |
bf3e8bf1 FB |
919 | int is_write, sigset_t *old_set, |
920 | void *puc) | |
3fb2ded1 | 921 | { |
68016c62 FB |
922 | TranslationBlock *tb; |
923 | int ret; | |
924 | ||
925 | if (cpu_single_env) | |
926 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
927 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 928 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
68016c62 FB |
929 | pc, address, is_write, *(unsigned long *)old_set); |
930 | #endif | |
9f0777ed | 931 | /* XXX: locking issue */ |
53a5960a | 932 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
9f0777ed FB |
933 | return 1; |
934 | } | |
68016c62 | 935 | /* see if it is an MMU fault */ |
6ebbf390 | 936 | ret = cpu_arm_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
68016c62 FB |
937 | if (ret < 0) |
938 | return 0; /* not an MMU fault */ | |
939 | if (ret == 0) | |
940 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
941 | /* now we have a real cpu fault */ | |
942 | tb = tb_find_pc(pc); | |
943 | if (tb) { | |
944 | /* the PC is inside the translated code. It means that we have | |
945 | a virtual CPU fault */ | |
946 | cpu_restore_state(tb, env, pc, puc); | |
947 | } | |
948 | /* we restore the process signal mask as the sigreturn should | |
949 | do it (XXX: use sigsetjmp) */ | |
950 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
951 | cpu_loop_exit(); | |
3fb2ded1 | 952 | } |
93ac68bc FB |
953 | #elif defined(TARGET_SPARC) |
954 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
bf3e8bf1 FB |
955 | int is_write, sigset_t *old_set, |
956 | void *puc) | |
93ac68bc | 957 | { |
68016c62 FB |
958 | TranslationBlock *tb; |
959 | int ret; | |
960 | ||
961 | if (cpu_single_env) | |
962 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
963 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 964 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
68016c62 FB |
965 | pc, address, is_write, *(unsigned long *)old_set); |
966 | #endif | |
b453b70b | 967 | /* XXX: locking issue */ |
53a5960a | 968 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
b453b70b FB |
969 | return 1; |
970 | } | |
68016c62 | 971 | /* see if it is an MMU fault */ |
6ebbf390 | 972 | ret = cpu_sparc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
68016c62 FB |
973 | if (ret < 0) |
974 | return 0; /* not an MMU fault */ | |
975 | if (ret == 0) | |
976 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
977 | /* now we have a real cpu fault */ | |
978 | tb = tb_find_pc(pc); | |
979 | if (tb) { | |
980 | /* the PC is inside the translated code. It means that we have | |
981 | a virtual CPU fault */ | |
982 | cpu_restore_state(tb, env, pc, puc); | |
983 | } | |
984 | /* we restore the process signal mask as the sigreturn should | |
985 | do it (XXX: use sigsetjmp) */ | |
986 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
987 | cpu_loop_exit(); | |
93ac68bc | 988 | } |
67867308 FB |
989 | #elif defined (TARGET_PPC) |
990 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
bf3e8bf1 FB |
991 | int is_write, sigset_t *old_set, |
992 | void *puc) | |
67867308 FB |
993 | { |
994 | TranslationBlock *tb; | |
ce09776b | 995 | int ret; |
3b46e624 | 996 | |
67867308 FB |
997 | if (cpu_single_env) |
998 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
67867308 | 999 | #if defined(DEBUG_SIGNAL) |
5fafdf24 | 1000 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
67867308 FB |
1001 | pc, address, is_write, *(unsigned long *)old_set); |
1002 | #endif | |
1003 | /* XXX: locking issue */ | |
53a5960a | 1004 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
67867308 FB |
1005 | return 1; |
1006 | } | |
1007 | ||
ce09776b | 1008 | /* see if it is an MMU fault */ |
6ebbf390 | 1009 | ret = cpu_ppc_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
ce09776b FB |
1010 | if (ret < 0) |
1011 | return 0; /* not an MMU fault */ | |
1012 | if (ret == 0) | |
1013 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1014 | ||
67867308 FB |
1015 | /* now we have a real cpu fault */ |
1016 | tb = tb_find_pc(pc); | |
1017 | if (tb) { | |
1018 | /* the PC is inside the translated code. It means that we have | |
1019 | a virtual CPU fault */ | |
bf3e8bf1 | 1020 | cpu_restore_state(tb, env, pc, puc); |
67867308 | 1021 | } |
ce09776b | 1022 | if (ret == 1) { |
67867308 | 1023 | #if 0 |
5fafdf24 | 1024 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
ce09776b | 1025 | env->nip, env->error_code, tb); |
67867308 FB |
1026 | #endif |
1027 | /* we restore the process signal mask as the sigreturn should | |
1028 | do it (XXX: use sigsetjmp) */ | |
bf3e8bf1 | 1029 | sigprocmask(SIG_SETMASK, old_set, NULL); |
9fddaa0c | 1030 | do_raise_exception_err(env->exception_index, env->error_code); |
ce09776b FB |
1031 | } else { |
1032 | /* activate soft MMU for this block */ | |
fbf9eeb3 | 1033 | cpu_resume_from_signal(env, puc); |
ce09776b | 1034 | } |
67867308 | 1035 | /* never comes here */ |
e6e5906b PB |
1036 | return 1; |
1037 | } | |
1038 | ||
1039 | #elif defined(TARGET_M68K) | |
1040 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
1041 | int is_write, sigset_t *old_set, | |
1042 | void *puc) | |
1043 | { | |
1044 | TranslationBlock *tb; | |
1045 | int ret; | |
1046 | ||
1047 | if (cpu_single_env) | |
1048 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1049 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 1050 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
e6e5906b PB |
1051 | pc, address, is_write, *(unsigned long *)old_set); |
1052 | #endif | |
1053 | /* XXX: locking issue */ | |
1054 | if (is_write && page_unprotect(address, pc, puc)) { | |
1055 | return 1; | |
1056 | } | |
1057 | /* see if it is an MMU fault */ | |
6ebbf390 | 1058 | ret = cpu_m68k_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
e6e5906b PB |
1059 | if (ret < 0) |
1060 | return 0; /* not an MMU fault */ | |
1061 | if (ret == 0) | |
1062 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1063 | /* now we have a real cpu fault */ | |
1064 | tb = tb_find_pc(pc); | |
1065 | if (tb) { | |
1066 | /* the PC is inside the translated code. It means that we have | |
1067 | a virtual CPU fault */ | |
1068 | cpu_restore_state(tb, env, pc, puc); | |
1069 | } | |
1070 | /* we restore the process signal mask as the sigreturn should | |
1071 | do it (XXX: use sigsetjmp) */ | |
1072 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
1073 | cpu_loop_exit(); | |
1074 | /* never comes here */ | |
67867308 FB |
1075 | return 1; |
1076 | } | |
6af0bf9c FB |
1077 | |
1078 | #elif defined (TARGET_MIPS) | |
1079 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
1080 | int is_write, sigset_t *old_set, | |
1081 | void *puc) | |
1082 | { | |
1083 | TranslationBlock *tb; | |
1084 | int ret; | |
3b46e624 | 1085 | |
6af0bf9c FB |
1086 | if (cpu_single_env) |
1087 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1088 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 1089 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
6af0bf9c FB |
1090 | pc, address, is_write, *(unsigned long *)old_set); |
1091 | #endif | |
1092 | /* XXX: locking issue */ | |
53a5960a | 1093 | if (is_write && page_unprotect(h2g(address), pc, puc)) { |
6af0bf9c FB |
1094 | return 1; |
1095 | } | |
1096 | ||
1097 | /* see if it is an MMU fault */ | |
6ebbf390 | 1098 | ret = cpu_mips_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
6af0bf9c FB |
1099 | if (ret < 0) |
1100 | return 0; /* not an MMU fault */ | |
1101 | if (ret == 0) | |
1102 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1103 | ||
1104 | /* now we have a real cpu fault */ | |
1105 | tb = tb_find_pc(pc); | |
1106 | if (tb) { | |
1107 | /* the PC is inside the translated code. It means that we have | |
1108 | a virtual CPU fault */ | |
1109 | cpu_restore_state(tb, env, pc, puc); | |
1110 | } | |
1111 | if (ret == 1) { | |
1112 | #if 0 | |
5fafdf24 | 1113 | printf("PF exception: PC=0x" TARGET_FMT_lx " error=0x%x %p\n", |
1eb5207b | 1114 | env->PC, env->error_code, tb); |
6af0bf9c FB |
1115 | #endif |
1116 | /* we restore the process signal mask as the sigreturn should | |
1117 | do it (XXX: use sigsetjmp) */ | |
1118 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
1119 | do_raise_exception_err(env->exception_index, env->error_code); | |
1120 | } else { | |
1121 | /* activate soft MMU for this block */ | |
1122 | cpu_resume_from_signal(env, puc); | |
1123 | } | |
1124 | /* never comes here */ | |
1125 | return 1; | |
1126 | } | |
1127 | ||
fdf9b3e8 FB |
1128 | #elif defined (TARGET_SH4) |
1129 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
1130 | int is_write, sigset_t *old_set, | |
1131 | void *puc) | |
1132 | { | |
1133 | TranslationBlock *tb; | |
1134 | int ret; | |
3b46e624 | 1135 | |
fdf9b3e8 FB |
1136 | if (cpu_single_env) |
1137 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1138 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 1139 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
fdf9b3e8 FB |
1140 | pc, address, is_write, *(unsigned long *)old_set); |
1141 | #endif | |
1142 | /* XXX: locking issue */ | |
1143 | if (is_write && page_unprotect(h2g(address), pc, puc)) { | |
1144 | return 1; | |
1145 | } | |
1146 | ||
1147 | /* see if it is an MMU fault */ | |
6ebbf390 | 1148 | ret = cpu_sh4_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
fdf9b3e8 FB |
1149 | if (ret < 0) |
1150 | return 0; /* not an MMU fault */ | |
1151 | if (ret == 0) | |
1152 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1153 | ||
1154 | /* now we have a real cpu fault */ | |
eddf68a6 JM |
1155 | tb = tb_find_pc(pc); |
1156 | if (tb) { | |
1157 | /* the PC is inside the translated code. It means that we have | |
1158 | a virtual CPU fault */ | |
1159 | cpu_restore_state(tb, env, pc, puc); | |
1160 | } | |
1161 | #if 0 | |
5fafdf24 | 1162 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
eddf68a6 JM |
1163 | env->nip, env->error_code, tb); |
1164 | #endif | |
1165 | /* we restore the process signal mask as the sigreturn should | |
1166 | do it (XXX: use sigsetjmp) */ | |
1167 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
1168 | cpu_loop_exit(); | |
1169 | /* never comes here */ | |
1170 | return 1; | |
1171 | } | |
1172 | ||
1173 | #elif defined (TARGET_ALPHA) | |
1174 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
1175 | int is_write, sigset_t *old_set, | |
1176 | void *puc) | |
1177 | { | |
1178 | TranslationBlock *tb; | |
1179 | int ret; | |
3b46e624 | 1180 | |
eddf68a6 JM |
1181 | if (cpu_single_env) |
1182 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1183 | #if defined(DEBUG_SIGNAL) | |
5fafdf24 | 1184 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", |
eddf68a6 JM |
1185 | pc, address, is_write, *(unsigned long *)old_set); |
1186 | #endif | |
1187 | /* XXX: locking issue */ | |
1188 | if (is_write && page_unprotect(h2g(address), pc, puc)) { | |
1189 | return 1; | |
1190 | } | |
1191 | ||
1192 | /* see if it is an MMU fault */ | |
6ebbf390 | 1193 | ret = cpu_alpha_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
eddf68a6 JM |
1194 | if (ret < 0) |
1195 | return 0; /* not an MMU fault */ | |
1196 | if (ret == 0) | |
1197 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1198 | ||
1199 | /* now we have a real cpu fault */ | |
fdf9b3e8 FB |
1200 | tb = tb_find_pc(pc); |
1201 | if (tb) { | |
1202 | /* the PC is inside the translated code. It means that we have | |
1203 | a virtual CPU fault */ | |
1204 | cpu_restore_state(tb, env, pc, puc); | |
1205 | } | |
fdf9b3e8 | 1206 | #if 0 |
5fafdf24 | 1207 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", |
fdf9b3e8 FB |
1208 | env->nip, env->error_code, tb); |
1209 | #endif | |
1210 | /* we restore the process signal mask as the sigreturn should | |
1211 | do it (XXX: use sigsetjmp) */ | |
355fb23d PB |
1212 | sigprocmask(SIG_SETMASK, old_set, NULL); |
1213 | cpu_loop_exit(); | |
fdf9b3e8 FB |
1214 | /* never comes here */ |
1215 | return 1; | |
1216 | } | |
f1ccf904 TS |
1217 | #elif defined (TARGET_CRIS) |
1218 | static inline int handle_cpu_signal(unsigned long pc, unsigned long address, | |
1219 | int is_write, sigset_t *old_set, | |
1220 | void *puc) | |
1221 | { | |
1222 | TranslationBlock *tb; | |
1223 | int ret; | |
1224 | ||
1225 | if (cpu_single_env) | |
1226 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1227 | #if defined(DEBUG_SIGNAL) | |
1228 | printf("qemu: SIGSEGV pc=0x%08lx address=%08lx w=%d oldset=0x%08lx\n", | |
1229 | pc, address, is_write, *(unsigned long *)old_set); | |
1230 | #endif | |
1231 | /* XXX: locking issue */ | |
1232 | if (is_write && page_unprotect(h2g(address), pc, puc)) { | |
1233 | return 1; | |
1234 | } | |
1235 | ||
1236 | /* see if it is an MMU fault */ | |
6ebbf390 | 1237 | ret = cpu_cris_handle_mmu_fault(env, address, is_write, MMU_USER_IDX, 0); |
f1ccf904 TS |
1238 | if (ret < 0) |
1239 | return 0; /* not an MMU fault */ | |
1240 | if (ret == 0) | |
1241 | return 1; /* the MMU fault was handled without causing real CPU fault */ | |
1242 | ||
1243 | /* now we have a real cpu fault */ | |
1244 | tb = tb_find_pc(pc); | |
1245 | if (tb) { | |
1246 | /* the PC is inside the translated code. It means that we have | |
1247 | a virtual CPU fault */ | |
1248 | cpu_restore_state(tb, env, pc, puc); | |
1249 | } | |
1250 | #if 0 | |
1251 | printf("PF exception: NIP=0x%08x error=0x%x %p\n", | |
1252 | env->nip, env->error_code, tb); | |
1253 | #endif | |
1254 | /* we restore the process signal mask as the sigreturn should | |
1255 | do it (XXX: use sigsetjmp) */ | |
1256 | sigprocmask(SIG_SETMASK, old_set, NULL); | |
1257 | cpu_loop_exit(); | |
1258 | /* never comes here */ | |
1259 | return 1; | |
1260 | } | |
1261 | ||
e4533c7a FB |
1262 | #else |
1263 | #error unsupported target CPU | |
1264 | #endif | |
9de5e440 | 1265 | |
2b413144 FB |
1266 | #if defined(__i386__) |
1267 | ||
d8ecc0b9 FB |
1268 | #if defined(__APPLE__) |
1269 | # include <sys/ucontext.h> | |
1270 | ||
1271 | # define EIP_sig(context) (*((unsigned long*)&(context)->uc_mcontext->ss.eip)) | |
1272 | # define TRAP_sig(context) ((context)->uc_mcontext->es.trapno) | |
1273 | # define ERROR_sig(context) ((context)->uc_mcontext->es.err) | |
1274 | #else | |
1275 | # define EIP_sig(context) ((context)->uc_mcontext.gregs[REG_EIP]) | |
1276 | # define TRAP_sig(context) ((context)->uc_mcontext.gregs[REG_TRAPNO]) | |
1277 | # define ERROR_sig(context) ((context)->uc_mcontext.gregs[REG_ERR]) | |
1278 | #endif | |
1279 | ||
bf3e8bf1 | 1280 | #if defined(USE_CODE_COPY) |
5fafdf24 | 1281 | static void cpu_send_trap(unsigned long pc, int trap, |
bf3e8bf1 FB |
1282 | struct ucontext *uc) |
1283 | { | |
1284 | TranslationBlock *tb; | |
1285 | ||
1286 | if (cpu_single_env) | |
1287 | env = cpu_single_env; /* XXX: find a correct solution for multithread */ | |
1288 | /* now we have a real cpu fault */ | |
1289 | tb = tb_find_pc(pc); | |
1290 | if (tb) { | |
1291 | /* the PC is inside the translated code. It means that we have | |
1292 | a virtual CPU fault */ | |
1293 | cpu_restore_state(tb, env, pc, uc); | |
1294 | } | |
1295 | sigprocmask(SIG_SETMASK, &uc->uc_sigmask, NULL); | |
1296 | raise_exception_err(trap, env->error_code); | |
1297 | } | |
1298 | #endif | |
1299 | ||
5fafdf24 | 1300 | int cpu_signal_handler(int host_signum, void *pinfo, |
e4533c7a | 1301 | void *puc) |
9de5e440 | 1302 | { |
5a7b542b | 1303 | siginfo_t *info = pinfo; |
9de5e440 FB |
1304 | struct ucontext *uc = puc; |
1305 | unsigned long pc; | |
bf3e8bf1 | 1306 | int trapno; |
97eb5b14 | 1307 | |
d691f669 FB |
1308 | #ifndef REG_EIP |
1309 | /* for glibc 2.1 */ | |
fd6ce8f6 FB |
1310 | #define REG_EIP EIP |
1311 | #define REG_ERR ERR | |
1312 | #define REG_TRAPNO TRAPNO | |
d691f669 | 1313 | #endif |
d8ecc0b9 FB |
1314 | pc = EIP_sig(uc); |
1315 | trapno = TRAP_sig(uc); | |
bf3e8bf1 FB |
1316 | #if defined(TARGET_I386) && defined(USE_CODE_COPY) |
1317 | if (trapno == 0x00 || trapno == 0x05) { | |
1318 | /* send division by zero or bound exception */ | |
1319 | cpu_send_trap(pc, trapno, uc); | |
1320 | return 1; | |
1321 | } else | |
1322 | #endif | |
5fafdf24 TS |
1323 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
1324 | trapno == 0xe ? | |
d8ecc0b9 | 1325 | (ERROR_sig(uc) >> 1) & 1 : 0, |
bf3e8bf1 | 1326 | &uc->uc_sigmask, puc); |
2b413144 FB |
1327 | } |
1328 | ||
bc51c5c9 FB |
1329 | #elif defined(__x86_64__) |
1330 | ||
5a7b542b | 1331 | int cpu_signal_handler(int host_signum, void *pinfo, |
bc51c5c9 FB |
1332 | void *puc) |
1333 | { | |
5a7b542b | 1334 | siginfo_t *info = pinfo; |
bc51c5c9 FB |
1335 | struct ucontext *uc = puc; |
1336 | unsigned long pc; | |
1337 | ||
1338 | pc = uc->uc_mcontext.gregs[REG_RIP]; | |
5fafdf24 TS |
1339 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
1340 | uc->uc_mcontext.gregs[REG_TRAPNO] == 0xe ? | |
bc51c5c9 FB |
1341 | (uc->uc_mcontext.gregs[REG_ERR] >> 1) & 1 : 0, |
1342 | &uc->uc_sigmask, puc); | |
1343 | } | |
1344 | ||
83fb7adf | 1345 | #elif defined(__powerpc__) |
2b413144 | 1346 | |
83fb7adf FB |
1347 | /*********************************************************************** |
1348 | * signal context platform-specific definitions | |
1349 | * From Wine | |
1350 | */ | |
1351 | #ifdef linux | |
1352 | /* All Registers access - only for local access */ | |
1353 | # define REG_sig(reg_name, context) ((context)->uc_mcontext.regs->reg_name) | |
1354 | /* Gpr Registers access */ | |
1355 | # define GPR_sig(reg_num, context) REG_sig(gpr[reg_num], context) | |
1356 | # define IAR_sig(context) REG_sig(nip, context) /* Program counter */ | |
1357 | # define MSR_sig(context) REG_sig(msr, context) /* Machine State Register (Supervisor) */ | |
1358 | # define CTR_sig(context) REG_sig(ctr, context) /* Count register */ | |
1359 | # define XER_sig(context) REG_sig(xer, context) /* User's integer exception register */ | |
1360 | # define LR_sig(context) REG_sig(link, context) /* Link register */ | |
1361 | # define CR_sig(context) REG_sig(ccr, context) /* Condition register */ | |
1362 | /* Float Registers access */ | |
1363 | # define FLOAT_sig(reg_num, context) (((double*)((char*)((context)->uc_mcontext.regs+48*4)))[reg_num]) | |
1364 | # define FPSCR_sig(context) (*(int*)((char*)((context)->uc_mcontext.regs+(48+32*2)*4))) | |
1365 | /* Exception Registers access */ | |
1366 | # define DAR_sig(context) REG_sig(dar, context) | |
1367 | # define DSISR_sig(context) REG_sig(dsisr, context) | |
1368 | # define TRAP_sig(context) REG_sig(trap, context) | |
1369 | #endif /* linux */ | |
1370 | ||
1371 | #ifdef __APPLE__ | |
1372 | # include <sys/ucontext.h> | |
1373 | typedef struct ucontext SIGCONTEXT; | |
1374 | /* All Registers access - only for local access */ | |
1375 | # define REG_sig(reg_name, context) ((context)->uc_mcontext->ss.reg_name) | |
1376 | # define FLOATREG_sig(reg_name, context) ((context)->uc_mcontext->fs.reg_name) | |
1377 | # define EXCEPREG_sig(reg_name, context) ((context)->uc_mcontext->es.reg_name) | |
1378 | # define VECREG_sig(reg_name, context) ((context)->uc_mcontext->vs.reg_name) | |
1379 | /* Gpr Registers access */ | |
1380 | # define GPR_sig(reg_num, context) REG_sig(r##reg_num, context) | |
1381 | # define IAR_sig(context) REG_sig(srr0, context) /* Program counter */ | |
1382 | # define MSR_sig(context) REG_sig(srr1, context) /* Machine State Register (Supervisor) */ | |
1383 | # define CTR_sig(context) REG_sig(ctr, context) | |
1384 | # define XER_sig(context) REG_sig(xer, context) /* Link register */ | |
1385 | # define LR_sig(context) REG_sig(lr, context) /* User's integer exception register */ | |
1386 | # define CR_sig(context) REG_sig(cr, context) /* Condition register */ | |
1387 | /* Float Registers access */ | |
1388 | # define FLOAT_sig(reg_num, context) FLOATREG_sig(fpregs[reg_num], context) | |
1389 | # define FPSCR_sig(context) ((double)FLOATREG_sig(fpscr, context)) | |
1390 | /* Exception Registers access */ | |
1391 | # define DAR_sig(context) EXCEPREG_sig(dar, context) /* Fault registers for coredump */ | |
1392 | # define DSISR_sig(context) EXCEPREG_sig(dsisr, context) | |
1393 | # define TRAP_sig(context) EXCEPREG_sig(exception, context) /* number of powerpc exception taken */ | |
1394 | #endif /* __APPLE__ */ | |
1395 | ||
5fafdf24 | 1396 | int cpu_signal_handler(int host_signum, void *pinfo, |
e4533c7a | 1397 | void *puc) |
2b413144 | 1398 | { |
5a7b542b | 1399 | siginfo_t *info = pinfo; |
25eb4484 | 1400 | struct ucontext *uc = puc; |
25eb4484 | 1401 | unsigned long pc; |
25eb4484 FB |
1402 | int is_write; |
1403 | ||
83fb7adf | 1404 | pc = IAR_sig(uc); |
25eb4484 FB |
1405 | is_write = 0; |
1406 | #if 0 | |
1407 | /* ppc 4xx case */ | |
83fb7adf | 1408 | if (DSISR_sig(uc) & 0x00800000) |
25eb4484 FB |
1409 | is_write = 1; |
1410 | #else | |
83fb7adf | 1411 | if (TRAP_sig(uc) != 0x400 && (DSISR_sig(uc) & 0x02000000)) |
25eb4484 FB |
1412 | is_write = 1; |
1413 | #endif | |
5fafdf24 | 1414 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bf3e8bf1 | 1415 | is_write, &uc->uc_sigmask, puc); |
2b413144 FB |
1416 | } |
1417 | ||
2f87c607 FB |
1418 | #elif defined(__alpha__) |
1419 | ||
5fafdf24 | 1420 | int cpu_signal_handler(int host_signum, void *pinfo, |
2f87c607 FB |
1421 | void *puc) |
1422 | { | |
5a7b542b | 1423 | siginfo_t *info = pinfo; |
2f87c607 FB |
1424 | struct ucontext *uc = puc; |
1425 | uint32_t *pc = uc->uc_mcontext.sc_pc; | |
1426 | uint32_t insn = *pc; | |
1427 | int is_write = 0; | |
1428 | ||
8c6939c0 | 1429 | /* XXX: need kernel patch to get write flag faster */ |
2f87c607 FB |
1430 | switch (insn >> 26) { |
1431 | case 0x0d: // stw | |
1432 | case 0x0e: // stb | |
1433 | case 0x0f: // stq_u | |
1434 | case 0x24: // stf | |
1435 | case 0x25: // stg | |
1436 | case 0x26: // sts | |
1437 | case 0x27: // stt | |
1438 | case 0x2c: // stl | |
1439 | case 0x2d: // stq | |
1440 | case 0x2e: // stl_c | |
1441 | case 0x2f: // stq_c | |
1442 | is_write = 1; | |
1443 | } | |
1444 | ||
5fafdf24 | 1445 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bf3e8bf1 | 1446 | is_write, &uc->uc_sigmask, puc); |
2f87c607 | 1447 | } |
8c6939c0 FB |
1448 | #elif defined(__sparc__) |
1449 | ||
5fafdf24 | 1450 | int cpu_signal_handler(int host_signum, void *pinfo, |
e4533c7a | 1451 | void *puc) |
8c6939c0 | 1452 | { |
5a7b542b | 1453 | siginfo_t *info = pinfo; |
8c6939c0 FB |
1454 | uint32_t *regs = (uint32_t *)(info + 1); |
1455 | void *sigmask = (regs + 20); | |
1456 | unsigned long pc; | |
1457 | int is_write; | |
1458 | uint32_t insn; | |
3b46e624 | 1459 | |
8c6939c0 FB |
1460 | /* XXX: is there a standard glibc define ? */ |
1461 | pc = regs[1]; | |
1462 | /* XXX: need kernel patch to get write flag faster */ | |
1463 | is_write = 0; | |
1464 | insn = *(uint32_t *)pc; | |
1465 | if ((insn >> 30) == 3) { | |
1466 | switch((insn >> 19) & 0x3f) { | |
1467 | case 0x05: // stb | |
1468 | case 0x06: // sth | |
1469 | case 0x04: // st | |
1470 | case 0x07: // std | |
1471 | case 0x24: // stf | |
1472 | case 0x27: // stdf | |
1473 | case 0x25: // stfsr | |
1474 | is_write = 1; | |
1475 | break; | |
1476 | } | |
1477 | } | |
5fafdf24 | 1478 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
bf3e8bf1 | 1479 | is_write, sigmask, NULL); |
8c6939c0 FB |
1480 | } |
1481 | ||
1482 | #elif defined(__arm__) | |
1483 | ||
5fafdf24 | 1484 | int cpu_signal_handler(int host_signum, void *pinfo, |
e4533c7a | 1485 | void *puc) |
8c6939c0 | 1486 | { |
5a7b542b | 1487 | siginfo_t *info = pinfo; |
8c6939c0 FB |
1488 | struct ucontext *uc = puc; |
1489 | unsigned long pc; | |
1490 | int is_write; | |
3b46e624 | 1491 | |
8c6939c0 FB |
1492 | pc = uc->uc_mcontext.gregs[R15]; |
1493 | /* XXX: compute is_write */ | |
1494 | is_write = 0; | |
5fafdf24 | 1495 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
8c6939c0 | 1496 | is_write, |
f3a9676a | 1497 | &uc->uc_sigmask, puc); |
8c6939c0 FB |
1498 | } |
1499 | ||
38e584a0 FB |
1500 | #elif defined(__mc68000) |
1501 | ||
5fafdf24 | 1502 | int cpu_signal_handler(int host_signum, void *pinfo, |
38e584a0 FB |
1503 | void *puc) |
1504 | { | |
5a7b542b | 1505 | siginfo_t *info = pinfo; |
38e584a0 FB |
1506 | struct ucontext *uc = puc; |
1507 | unsigned long pc; | |
1508 | int is_write; | |
3b46e624 | 1509 | |
38e584a0 FB |
1510 | pc = uc->uc_mcontext.gregs[16]; |
1511 | /* XXX: compute is_write */ | |
1512 | is_write = 0; | |
5fafdf24 | 1513 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
38e584a0 | 1514 | is_write, |
bf3e8bf1 | 1515 | &uc->uc_sigmask, puc); |
38e584a0 FB |
1516 | } |
1517 | ||
b8076a74 FB |
1518 | #elif defined(__ia64) |
1519 | ||
1520 | #ifndef __ISR_VALID | |
1521 | /* This ought to be in <bits/siginfo.h>... */ | |
1522 | # define __ISR_VALID 1 | |
b8076a74 FB |
1523 | #endif |
1524 | ||
5a7b542b | 1525 | int cpu_signal_handler(int host_signum, void *pinfo, void *puc) |
b8076a74 | 1526 | { |
5a7b542b | 1527 | siginfo_t *info = pinfo; |
b8076a74 FB |
1528 | struct ucontext *uc = puc; |
1529 | unsigned long ip; | |
1530 | int is_write = 0; | |
1531 | ||
1532 | ip = uc->uc_mcontext.sc_ip; | |
1533 | switch (host_signum) { | |
1534 | case SIGILL: | |
1535 | case SIGFPE: | |
1536 | case SIGSEGV: | |
1537 | case SIGBUS: | |
1538 | case SIGTRAP: | |
fd4a43e4 | 1539 | if (info->si_code && (info->si_segvflags & __ISR_VALID)) |
b8076a74 FB |
1540 | /* ISR.W (write-access) is bit 33: */ |
1541 | is_write = (info->si_isr >> 33) & 1; | |
1542 | break; | |
1543 | ||
1544 | default: | |
1545 | break; | |
1546 | } | |
1547 | return handle_cpu_signal(ip, (unsigned long)info->si_addr, | |
1548 | is_write, | |
1549 | &uc->uc_sigmask, puc); | |
1550 | } | |
1551 | ||
90cb9493 FB |
1552 | #elif defined(__s390__) |
1553 | ||
5fafdf24 | 1554 | int cpu_signal_handler(int host_signum, void *pinfo, |
90cb9493 FB |
1555 | void *puc) |
1556 | { | |
5a7b542b | 1557 | siginfo_t *info = pinfo; |
90cb9493 FB |
1558 | struct ucontext *uc = puc; |
1559 | unsigned long pc; | |
1560 | int is_write; | |
3b46e624 | 1561 | |
90cb9493 FB |
1562 | pc = uc->uc_mcontext.psw.addr; |
1563 | /* XXX: compute is_write */ | |
1564 | is_write = 0; | |
5fafdf24 | 1565 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
c4b89d18 TS |
1566 | is_write, &uc->uc_sigmask, puc); |
1567 | } | |
1568 | ||
1569 | #elif defined(__mips__) | |
1570 | ||
5fafdf24 | 1571 | int cpu_signal_handler(int host_signum, void *pinfo, |
c4b89d18 TS |
1572 | void *puc) |
1573 | { | |
9617efe8 | 1574 | siginfo_t *info = pinfo; |
c4b89d18 TS |
1575 | struct ucontext *uc = puc; |
1576 | greg_t pc = uc->uc_mcontext.pc; | |
1577 | int is_write; | |
3b46e624 | 1578 | |
c4b89d18 TS |
1579 | /* XXX: compute is_write */ |
1580 | is_write = 0; | |
5fafdf24 | 1581 | return handle_cpu_signal(pc, (unsigned long)info->si_addr, |
c4b89d18 | 1582 | is_write, &uc->uc_sigmask, puc); |
90cb9493 FB |
1583 | } |
1584 | ||
9de5e440 | 1585 | #else |
2b413144 | 1586 | |
3fb2ded1 | 1587 | #error host CPU specific signal handler needed |
2b413144 | 1588 | |
9de5e440 | 1589 | #endif |
67b915a5 FB |
1590 | |
1591 | #endif /* !defined(CONFIG_SOFTMMU) */ |