]>
Commit | Line | Data |
---|---|---|
80cabfad | 1 | /* |
81174dae | 2 | * QEMU 16550A UART emulation |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
81174dae | 5 | * Copyright (c) 2008 Citrix Systems, Inc. |
5fafdf24 | 6 | * |
80cabfad FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
488cb996 | 25 | |
83c9f4ca | 26 | #include "hw/serial.h" |
927d4878 | 27 | #include "char/char.h" |
1de7afc9 | 28 | #include "qemu/timer.h" |
022c62cb | 29 | #include "exec/address-spaces.h" |
80cabfad FB |
30 | |
31 | //#define DEBUG_SERIAL | |
32 | ||
33 | #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */ | |
34 | ||
35 | #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */ | |
36 | #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */ | |
37 | #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */ | |
38 | #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */ | |
39 | ||
40 | #define UART_IIR_NO_INT 0x01 /* No interrupts pending */ | |
41 | #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */ | |
42 | ||
43 | #define UART_IIR_MSI 0x00 /* Modem status interrupt */ | |
44 | #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */ | |
45 | #define UART_IIR_RDI 0x04 /* Receiver data interrupt */ | |
46 | #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */ | |
81174dae AL |
47 | #define UART_IIR_CTI 0x0C /* Character Timeout Indication */ |
48 | ||
49 | #define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */ | |
50 | #define UART_IIR_FE 0xC0 /* Fifo enabled */ | |
80cabfad FB |
51 | |
52 | /* | |
53 | * These are the definitions for the Modem Control Register | |
54 | */ | |
55 | #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */ | |
56 | #define UART_MCR_OUT2 0x08 /* Out2 complement */ | |
57 | #define UART_MCR_OUT1 0x04 /* Out1 complement */ | |
58 | #define UART_MCR_RTS 0x02 /* RTS complement */ | |
59 | #define UART_MCR_DTR 0x01 /* DTR complement */ | |
60 | ||
61 | /* | |
62 | * These are the definitions for the Modem Status Register | |
63 | */ | |
64 | #define UART_MSR_DCD 0x80 /* Data Carrier Detect */ | |
65 | #define UART_MSR_RI 0x40 /* Ring Indicator */ | |
66 | #define UART_MSR_DSR 0x20 /* Data Set Ready */ | |
67 | #define UART_MSR_CTS 0x10 /* Clear to Send */ | |
68 | #define UART_MSR_DDCD 0x08 /* Delta DCD */ | |
69 | #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */ | |
70 | #define UART_MSR_DDSR 0x02 /* Delta DSR */ | |
71 | #define UART_MSR_DCTS 0x01 /* Delta CTS */ | |
72 | #define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */ | |
73 | ||
74 | #define UART_LSR_TEMT 0x40 /* Transmitter empty */ | |
75 | #define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */ | |
76 | #define UART_LSR_BI 0x10 /* Break interrupt indicator */ | |
77 | #define UART_LSR_FE 0x08 /* Frame error indicator */ | |
78 | #define UART_LSR_PE 0x04 /* Parity error indicator */ | |
79 | #define UART_LSR_OE 0x02 /* Overrun error indicator */ | |
80 | #define UART_LSR_DR 0x01 /* Receiver data ready */ | |
81174dae | 81 | #define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */ |
80cabfad | 82 | |
81174dae AL |
83 | /* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */ |
84 | ||
85 | #define UART_FCR_ITL_1 0x00 /* 1 byte ITL */ | |
86 | #define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */ | |
87 | #define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */ | |
88 | #define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */ | |
89 | ||
90 | #define UART_FCR_DMS 0x08 /* DMA Mode Select */ | |
91 | #define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */ | |
92 | #define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */ | |
93 | #define UART_FCR_FE 0x01 /* FIFO Enable */ | |
94 | ||
81174dae AL |
95 | #define XMIT_FIFO 0 |
96 | #define RECV_FIFO 1 | |
97 | #define MAX_XMIT_RETRY 4 | |
98 | ||
b6601141 MN |
99 | #ifdef DEBUG_SERIAL |
100 | #define DPRINTF(fmt, ...) \ | |
46411f86 | 101 | do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0) |
b6601141 MN |
102 | #else |
103 | #define DPRINTF(fmt, ...) \ | |
46411f86 | 104 | do {} while (0) |
b6601141 MN |
105 | #endif |
106 | ||
81174dae | 107 | static void serial_receive1(void *opaque, const uint8_t *buf, int size); |
b2a5160c | 108 | |
81174dae | 109 | static void fifo_clear(SerialState *s, int fifo) |
80cabfad | 110 | { |
81174dae AL |
111 | SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo; |
112 | memset(f->data, 0, UART_FIFO_LENGTH); | |
113 | f->count = 0; | |
114 | f->head = 0; | |
115 | f->tail = 0; | |
80cabfad FB |
116 | } |
117 | ||
81174dae | 118 | static int fifo_put(SerialState *s, int fifo, uint8_t chr) |
6936bfe5 | 119 | { |
81174dae | 120 | SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo; |
6936bfe5 | 121 | |
71e605f8 JG |
122 | /* Receive overruns do not overwrite FIFO contents. */ |
123 | if (fifo == XMIT_FIFO || f->count < UART_FIFO_LENGTH) { | |
6936bfe5 | 124 | |
71e605f8 JG |
125 | f->data[f->head++] = chr; |
126 | ||
127 | if (f->head == UART_FIFO_LENGTH) | |
128 | f->head = 0; | |
129 | } | |
130 | ||
131 | if (f->count < UART_FIFO_LENGTH) | |
132 | f->count++; | |
133 | else if (fifo == RECV_FIFO) | |
134 | s->lsr |= UART_LSR_OE; | |
81174dae AL |
135 | |
136 | return 1; | |
137 | } | |
138 | ||
139 | static uint8_t fifo_get(SerialState *s, int fifo) | |
140 | { | |
141 | SerialFIFO *f = (fifo) ? &s->recv_fifo : &s->xmit_fifo; | |
142 | uint8_t c; | |
143 | ||
144 | if(f->count == 0) | |
145 | return 0; | |
146 | ||
147 | c = f->data[f->tail++]; | |
148 | if (f->tail == UART_FIFO_LENGTH) | |
149 | f->tail = 0; | |
150 | f->count--; | |
151 | ||
152 | return c; | |
153 | } | |
6936bfe5 | 154 | |
81174dae AL |
155 | static void serial_update_irq(SerialState *s) |
156 | { | |
157 | uint8_t tmp_iir = UART_IIR_NO_INT; | |
158 | ||
81174dae AL |
159 | if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) { |
160 | tmp_iir = UART_IIR_RLSI; | |
5628a626 | 161 | } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) { |
c9a33054 AZ |
162 | /* Note that(s->ier & UART_IER_RDI) can mask this interrupt, |
163 | * this is not in the specification but is observed on existing | |
164 | * hardware. */ | |
81174dae | 165 | tmp_iir = UART_IIR_CTI; |
2d6ee8e7 JL |
166 | } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) && |
167 | (!(s->fcr & UART_FCR_FE) || | |
168 | s->recv_fifo.count >= s->recv_fifo.itl)) { | |
169 | tmp_iir = UART_IIR_RDI; | |
81174dae AL |
170 | } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) { |
171 | tmp_iir = UART_IIR_THRI; | |
172 | } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) { | |
173 | tmp_iir = UART_IIR_MSI; | |
174 | } | |
175 | ||
176 | s->iir = tmp_iir | (s->iir & 0xF0); | |
177 | ||
178 | if (tmp_iir != UART_IIR_NO_INT) { | |
179 | qemu_irq_raise(s->irq); | |
180 | } else { | |
181 | qemu_irq_lower(s->irq); | |
6936bfe5 | 182 | } |
6936bfe5 AJ |
183 | } |
184 | ||
f8d179e3 FB |
185 | static void serial_update_parameters(SerialState *s) |
186 | { | |
81174dae | 187 | int speed, parity, data_bits, stop_bits, frame_size; |
2122c51a | 188 | QEMUSerialSetParams ssp; |
f8d179e3 | 189 | |
81174dae AL |
190 | if (s->divider == 0) |
191 | return; | |
192 | ||
718b8aec | 193 | /* Start bit. */ |
81174dae | 194 | frame_size = 1; |
f8d179e3 | 195 | if (s->lcr & 0x08) { |
718b8aec SW |
196 | /* Parity bit. */ |
197 | frame_size++; | |
f8d179e3 FB |
198 | if (s->lcr & 0x10) |
199 | parity = 'E'; | |
200 | else | |
201 | parity = 'O'; | |
202 | } else { | |
203 | parity = 'N'; | |
204 | } | |
5fafdf24 | 205 | if (s->lcr & 0x04) |
f8d179e3 FB |
206 | stop_bits = 2; |
207 | else | |
208 | stop_bits = 1; | |
81174dae | 209 | |
f8d179e3 | 210 | data_bits = (s->lcr & 0x03) + 5; |
81174dae | 211 | frame_size += data_bits + stop_bits; |
b6cd0ea1 | 212 | speed = s->baudbase / s->divider; |
2122c51a FB |
213 | ssp.speed = speed; |
214 | ssp.parity = parity; | |
215 | ssp.data_bits = data_bits; | |
216 | ssp.stop_bits = stop_bits; | |
6ee093c9 | 217 | s->char_transmit_time = (get_ticks_per_sec() / speed) * frame_size; |
41084f1b | 218 | qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); |
b6601141 MN |
219 | |
220 | DPRINTF("speed=%d parity=%c data=%d stop=%d\n", | |
f8d179e3 | 221 | speed, parity, data_bits, stop_bits); |
f8d179e3 FB |
222 | } |
223 | ||
81174dae AL |
224 | static void serial_update_msl(SerialState *s) |
225 | { | |
226 | uint8_t omsr; | |
227 | int flags; | |
228 | ||
229 | qemu_del_timer(s->modem_status_poll); | |
230 | ||
41084f1b | 231 | if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) { |
81174dae AL |
232 | s->poll_msl = -1; |
233 | return; | |
234 | } | |
235 | ||
236 | omsr = s->msr; | |
237 | ||
238 | s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS; | |
239 | s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR; | |
240 | s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD; | |
241 | s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI; | |
242 | ||
243 | if (s->msr != omsr) { | |
244 | /* Set delta bits */ | |
245 | s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4)); | |
246 | /* UART_MSR_TERI only if change was from 1 -> 0 */ | |
247 | if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI)) | |
248 | s->msr &= ~UART_MSR_TERI; | |
249 | serial_update_irq(s); | |
250 | } | |
251 | ||
252 | /* The real 16550A apparently has a 250ns response latency to line status changes. | |
253 | We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */ | |
254 | ||
255 | if (s->poll_msl) | |
74475455 | 256 | qemu_mod_timer(s->modem_status_poll, qemu_get_clock_ns(vm_clock) + get_ticks_per_sec() / 100); |
81174dae AL |
257 | } |
258 | ||
fcfb4d6a | 259 | static gboolean serial_xmit(GIOChannel *chan, GIOCondition cond, void *opaque) |
81174dae AL |
260 | { |
261 | SerialState *s = opaque; | |
81174dae AL |
262 | |
263 | if (s->tsr_retry <= 0) { | |
264 | if (s->fcr & UART_FCR_FE) { | |
265 | s->tsr = fifo_get(s,XMIT_FIFO); | |
266 | if (!s->xmit_fifo.count) | |
267 | s->lsr |= UART_LSR_THRE; | |
fcfb4d6a AL |
268 | } else if ((s->lsr & UART_LSR_THRE)) { |
269 | return FALSE; | |
81174dae AL |
270 | } else { |
271 | s->tsr = s->thr; | |
272 | s->lsr |= UART_LSR_THRE; | |
dfe844c9 | 273 | s->lsr &= ~UART_LSR_TEMT; |
81174dae AL |
274 | } |
275 | } | |
276 | ||
277 | if (s->mcr & UART_MCR_LOOP) { | |
278 | /* in loopback mode, say that we just received a char */ | |
279 | serial_receive1(s, &s->tsr, 1); | |
2cc6e0a1 | 280 | } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) { |
fcfb4d6a AL |
281 | if (s->tsr_retry >= 0 && s->tsr_retry < MAX_XMIT_RETRY && |
282 | qemu_chr_fe_add_watch(s->chr, G_IO_OUT, serial_xmit, s) > 0) { | |
81174dae | 283 | s->tsr_retry++; |
fcfb4d6a | 284 | return FALSE; |
81174dae | 285 | } |
fcfb4d6a AL |
286 | s->tsr_retry = 0; |
287 | } else { | |
81174dae AL |
288 | s->tsr_retry = 0; |
289 | } | |
290 | ||
74475455 | 291 | s->last_xmit_ts = qemu_get_clock_ns(vm_clock); |
81174dae AL |
292 | |
293 | if (s->lsr & UART_LSR_THRE) { | |
294 | s->lsr |= UART_LSR_TEMT; | |
295 | s->thr_ipending = 1; | |
296 | serial_update_irq(s); | |
297 | } | |
fcfb4d6a AL |
298 | |
299 | return FALSE; | |
81174dae AL |
300 | } |
301 | ||
302 | ||
5ec3a23e AG |
303 | static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val, |
304 | unsigned size) | |
80cabfad | 305 | { |
b41a2cd1 | 306 | SerialState *s = opaque; |
3b46e624 | 307 | |
80cabfad | 308 | addr &= 7; |
8b4a8988 | 309 | DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val); |
80cabfad FB |
310 | switch(addr) { |
311 | default: | |
312 | case 0: | |
313 | if (s->lcr & UART_LCR_DLAB) { | |
314 | s->divider = (s->divider & 0xff00) | val; | |
f8d179e3 | 315 | serial_update_parameters(s); |
80cabfad | 316 | } else { |
81174dae AL |
317 | s->thr = (uint8_t) val; |
318 | if(s->fcr & UART_FCR_FE) { | |
2f4f22bd AJ |
319 | fifo_put(s, XMIT_FIFO, s->thr); |
320 | s->thr_ipending = 0; | |
321 | s->lsr &= ~UART_LSR_TEMT; | |
322 | s->lsr &= ~UART_LSR_THRE; | |
323 | serial_update_irq(s); | |
6936bfe5 | 324 | } else { |
2f4f22bd AJ |
325 | s->thr_ipending = 0; |
326 | s->lsr &= ~UART_LSR_THRE; | |
327 | serial_update_irq(s); | |
6936bfe5 | 328 | } |
fcfb4d6a | 329 | serial_xmit(NULL, G_IO_OUT, s); |
80cabfad FB |
330 | } |
331 | break; | |
332 | case 1: | |
333 | if (s->lcr & UART_LCR_DLAB) { | |
334 | s->divider = (s->divider & 0x00ff) | (val << 8); | |
f8d179e3 | 335 | serial_update_parameters(s); |
80cabfad | 336 | } else { |
60e336db | 337 | s->ier = val & 0x0f; |
81174dae AL |
338 | /* If the backend device is a real serial port, turn polling of the modem |
339 | status lines on physical port on or off depending on UART_IER_MSI state */ | |
340 | if (s->poll_msl >= 0) { | |
341 | if (s->ier & UART_IER_MSI) { | |
342 | s->poll_msl = 1; | |
343 | serial_update_msl(s); | |
344 | } else { | |
345 | qemu_del_timer(s->modem_status_poll); | |
346 | s->poll_msl = 0; | |
347 | } | |
348 | } | |
60e336db FB |
349 | if (s->lsr & UART_LSR_THRE) { |
350 | s->thr_ipending = 1; | |
81174dae | 351 | serial_update_irq(s); |
60e336db | 352 | } |
80cabfad FB |
353 | } |
354 | break; | |
355 | case 2: | |
81174dae AL |
356 | val = val & 0xFF; |
357 | ||
358 | if (s->fcr == val) | |
359 | break; | |
360 | ||
361 | /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */ | |
362 | if ((val ^ s->fcr) & UART_FCR_FE) | |
363 | val |= UART_FCR_XFR | UART_FCR_RFR; | |
364 | ||
365 | /* FIFO clear */ | |
366 | ||
367 | if (val & UART_FCR_RFR) { | |
368 | qemu_del_timer(s->fifo_timeout_timer); | |
369 | s->timeout_ipending=0; | |
370 | fifo_clear(s,RECV_FIFO); | |
371 | } | |
372 | ||
373 | if (val & UART_FCR_XFR) { | |
374 | fifo_clear(s,XMIT_FIFO); | |
375 | } | |
376 | ||
377 | if (val & UART_FCR_FE) { | |
378 | s->iir |= UART_IIR_FE; | |
379 | /* Set RECV_FIFO trigger Level */ | |
380 | switch (val & 0xC0) { | |
381 | case UART_FCR_ITL_1: | |
382 | s->recv_fifo.itl = 1; | |
383 | break; | |
384 | case UART_FCR_ITL_2: | |
385 | s->recv_fifo.itl = 4; | |
386 | break; | |
387 | case UART_FCR_ITL_3: | |
388 | s->recv_fifo.itl = 8; | |
389 | break; | |
390 | case UART_FCR_ITL_4: | |
391 | s->recv_fifo.itl = 14; | |
392 | break; | |
393 | } | |
394 | } else | |
395 | s->iir &= ~UART_IIR_FE; | |
396 | ||
397 | /* Set fcr - or at least the bits in it that are supposed to "stick" */ | |
398 | s->fcr = val & 0xC9; | |
399 | serial_update_irq(s); | |
80cabfad FB |
400 | break; |
401 | case 3: | |
f8d179e3 FB |
402 | { |
403 | int break_enable; | |
404 | s->lcr = val; | |
405 | serial_update_parameters(s); | |
406 | break_enable = (val >> 6) & 1; | |
407 | if (break_enable != s->last_break_enable) { | |
408 | s->last_break_enable = break_enable; | |
41084f1b | 409 | qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK, |
2122c51a | 410 | &break_enable); |
f8d179e3 FB |
411 | } |
412 | } | |
80cabfad FB |
413 | break; |
414 | case 4: | |
81174dae AL |
415 | { |
416 | int flags; | |
417 | int old_mcr = s->mcr; | |
418 | s->mcr = val & 0x1f; | |
419 | if (val & UART_MCR_LOOP) | |
420 | break; | |
421 | ||
422 | if (s->poll_msl >= 0 && old_mcr != s->mcr) { | |
423 | ||
41084f1b | 424 | qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags); |
81174dae AL |
425 | |
426 | flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR); | |
427 | ||
428 | if (val & UART_MCR_RTS) | |
429 | flags |= CHR_TIOCM_RTS; | |
430 | if (val & UART_MCR_DTR) | |
431 | flags |= CHR_TIOCM_DTR; | |
432 | ||
41084f1b | 433 | qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags); |
81174dae AL |
434 | /* Update the modem status after a one-character-send wait-time, since there may be a response |
435 | from the device/computer at the other end of the serial line */ | |
74475455 | 436 | qemu_mod_timer(s->modem_status_poll, qemu_get_clock_ns(vm_clock) + s->char_transmit_time); |
81174dae AL |
437 | } |
438 | } | |
80cabfad FB |
439 | break; |
440 | case 5: | |
441 | break; | |
442 | case 6: | |
80cabfad FB |
443 | break; |
444 | case 7: | |
445 | s->scr = val; | |
446 | break; | |
447 | } | |
448 | } | |
449 | ||
5ec3a23e | 450 | static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size) |
80cabfad | 451 | { |
b41a2cd1 | 452 | SerialState *s = opaque; |
80cabfad FB |
453 | uint32_t ret; |
454 | ||
455 | addr &= 7; | |
456 | switch(addr) { | |
457 | default: | |
458 | case 0: | |
459 | if (s->lcr & UART_LCR_DLAB) { | |
5fafdf24 | 460 | ret = s->divider & 0xff; |
80cabfad | 461 | } else { |
81174dae AL |
462 | if(s->fcr & UART_FCR_FE) { |
463 | ret = fifo_get(s,RECV_FIFO); | |
464 | if (s->recv_fifo.count == 0) | |
465 | s->lsr &= ~(UART_LSR_DR | UART_LSR_BI); | |
466 | else | |
74475455 | 467 | qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock_ns (vm_clock) + s->char_transmit_time * 4); |
81174dae AL |
468 | s->timeout_ipending = 0; |
469 | } else { | |
470 | ret = s->rbr; | |
471 | s->lsr &= ~(UART_LSR_DR | UART_LSR_BI); | |
472 | } | |
b41a2cd1 | 473 | serial_update_irq(s); |
b2a5160c AZ |
474 | if (!(s->mcr & UART_MCR_LOOP)) { |
475 | /* in loopback mode, don't receive any data */ | |
476 | qemu_chr_accept_input(s->chr); | |
477 | } | |
80cabfad FB |
478 | } |
479 | break; | |
480 | case 1: | |
481 | if (s->lcr & UART_LCR_DLAB) { | |
482 | ret = (s->divider >> 8) & 0xff; | |
483 | } else { | |
484 | ret = s->ier; | |
485 | } | |
486 | break; | |
487 | case 2: | |
488 | ret = s->iir; | |
cdee7bdf | 489 | if ((ret & UART_IIR_ID) == UART_IIR_THRI) { |
80cabfad | 490 | s->thr_ipending = 0; |
71e605f8 JG |
491 | serial_update_irq(s); |
492 | } | |
80cabfad FB |
493 | break; |
494 | case 3: | |
495 | ret = s->lcr; | |
496 | break; | |
497 | case 4: | |
498 | ret = s->mcr; | |
499 | break; | |
500 | case 5: | |
501 | ret = s->lsr; | |
71e605f8 JG |
502 | /* Clear break and overrun interrupts */ |
503 | if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) { | |
504 | s->lsr &= ~(UART_LSR_BI|UART_LSR_OE); | |
81174dae AL |
505 | serial_update_irq(s); |
506 | } | |
80cabfad FB |
507 | break; |
508 | case 6: | |
509 | if (s->mcr & UART_MCR_LOOP) { | |
510 | /* in loopback, the modem output pins are connected to the | |
511 | inputs */ | |
512 | ret = (s->mcr & 0x0c) << 4; | |
513 | ret |= (s->mcr & 0x02) << 3; | |
514 | ret |= (s->mcr & 0x01) << 5; | |
515 | } else { | |
81174dae AL |
516 | if (s->poll_msl >= 0) |
517 | serial_update_msl(s); | |
80cabfad | 518 | ret = s->msr; |
81174dae AL |
519 | /* Clear delta bits & msr int after read, if they were set */ |
520 | if (s->msr & UART_MSR_ANY_DELTA) { | |
521 | s->msr &= 0xF0; | |
522 | serial_update_irq(s); | |
523 | } | |
80cabfad FB |
524 | } |
525 | break; | |
526 | case 7: | |
527 | ret = s->scr; | |
528 | break; | |
529 | } | |
8b4a8988 | 530 | DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret); |
80cabfad FB |
531 | return ret; |
532 | } | |
533 | ||
82c643ff | 534 | static int serial_can_receive(SerialState *s) |
80cabfad | 535 | { |
81174dae AL |
536 | if(s->fcr & UART_FCR_FE) { |
537 | if(s->recv_fifo.count < UART_FIFO_LENGTH) | |
538 | /* Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1 if above. If UART_FIFO_LENGTH - fifo.count is | |
539 | advertised the effect will be to almost always fill the fifo completely before the guest has a chance to respond, | |
540 | effectively overriding the ITL that the guest has set. */ | |
541 | return (s->recv_fifo.count <= s->recv_fifo.itl) ? s->recv_fifo.itl - s->recv_fifo.count : 1; | |
542 | else | |
543 | return 0; | |
544 | } else { | |
80cabfad | 545 | return !(s->lsr & UART_LSR_DR); |
81174dae | 546 | } |
80cabfad FB |
547 | } |
548 | ||
82c643ff | 549 | static void serial_receive_break(SerialState *s) |
80cabfad | 550 | { |
80cabfad | 551 | s->rbr = 0; |
40ff1624 JW |
552 | /* When the LSR_DR is set a null byte is pushed into the fifo */ |
553 | fifo_put(s, RECV_FIFO, '\0'); | |
80cabfad | 554 | s->lsr |= UART_LSR_BI | UART_LSR_DR; |
b41a2cd1 | 555 | serial_update_irq(s); |
80cabfad FB |
556 | } |
557 | ||
81174dae AL |
558 | /* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */ |
559 | static void fifo_timeout_int (void *opaque) { | |
560 | SerialState *s = opaque; | |
561 | if (s->recv_fifo.count) { | |
562 | s->timeout_ipending = 1; | |
563 | serial_update_irq(s); | |
564 | } | |
565 | } | |
566 | ||
b41a2cd1 | 567 | static int serial_can_receive1(void *opaque) |
80cabfad | 568 | { |
b41a2cd1 FB |
569 | SerialState *s = opaque; |
570 | return serial_can_receive(s); | |
571 | } | |
572 | ||
573 | static void serial_receive1(void *opaque, const uint8_t *buf, int size) | |
574 | { | |
575 | SerialState *s = opaque; | |
9826fd59 GH |
576 | |
577 | if (s->wakeup) { | |
578 | qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER); | |
579 | } | |
81174dae AL |
580 | if(s->fcr & UART_FCR_FE) { |
581 | int i; | |
582 | for (i = 0; i < size; i++) { | |
583 | fifo_put(s, RECV_FIFO, buf[i]); | |
584 | } | |
585 | s->lsr |= UART_LSR_DR; | |
586 | /* call the timeout receive callback in 4 char transmit time */ | |
74475455 | 587 | qemu_mod_timer(s->fifo_timeout_timer, qemu_get_clock_ns (vm_clock) + s->char_transmit_time * 4); |
81174dae | 588 | } else { |
71e605f8 JG |
589 | if (s->lsr & UART_LSR_DR) |
590 | s->lsr |= UART_LSR_OE; | |
81174dae AL |
591 | s->rbr = buf[0]; |
592 | s->lsr |= UART_LSR_DR; | |
593 | } | |
594 | serial_update_irq(s); | |
b41a2cd1 | 595 | } |
80cabfad | 596 | |
82c643ff FB |
597 | static void serial_event(void *opaque, int event) |
598 | { | |
599 | SerialState *s = opaque; | |
b6601141 | 600 | DPRINTF("event %x\n", event); |
82c643ff FB |
601 | if (event == CHR_EVENT_BREAK) |
602 | serial_receive_break(s); | |
603 | } | |
604 | ||
d4bfa4d7 | 605 | static void serial_pre_save(void *opaque) |
8738a8d0 | 606 | { |
d4bfa4d7 | 607 | SerialState *s = opaque; |
747791f1 | 608 | s->fcr_vmstate = s->fcr; |
8738a8d0 FB |
609 | } |
610 | ||
e59fb374 | 611 | static int serial_post_load(void *opaque, int version_id) |
747791f1 JQ |
612 | { |
613 | SerialState *s = opaque; | |
81174dae | 614 | |
4c18ce94 JQ |
615 | if (version_id < 3) { |
616 | s->fcr_vmstate = 0; | |
617 | } | |
81174dae | 618 | /* Initialize fcr via setter to perform essential side-effects */ |
5ec3a23e | 619 | serial_ioport_write(s, 0x02, s->fcr_vmstate, 1); |
9a7c4878 | 620 | serial_update_parameters(s); |
8738a8d0 FB |
621 | return 0; |
622 | } | |
623 | ||
488cb996 | 624 | const VMStateDescription vmstate_serial = { |
747791f1 JQ |
625 | .name = "serial", |
626 | .version_id = 3, | |
627 | .minimum_version_id = 2, | |
628 | .pre_save = serial_pre_save, | |
747791f1 JQ |
629 | .post_load = serial_post_load, |
630 | .fields = (VMStateField []) { | |
631 | VMSTATE_UINT16_V(divider, SerialState, 2), | |
632 | VMSTATE_UINT8(rbr, SerialState), | |
633 | VMSTATE_UINT8(ier, SerialState), | |
634 | VMSTATE_UINT8(iir, SerialState), | |
635 | VMSTATE_UINT8(lcr, SerialState), | |
636 | VMSTATE_UINT8(mcr, SerialState), | |
637 | VMSTATE_UINT8(lsr, SerialState), | |
638 | VMSTATE_UINT8(msr, SerialState), | |
639 | VMSTATE_UINT8(scr, SerialState), | |
640 | VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3), | |
641 | VMSTATE_END_OF_LIST() | |
642 | } | |
643 | }; | |
644 | ||
b2a5160c AZ |
645 | static void serial_reset(void *opaque) |
646 | { | |
647 | SerialState *s = opaque; | |
648 | ||
b2a5160c AZ |
649 | s->rbr = 0; |
650 | s->ier = 0; | |
651 | s->iir = UART_IIR_NO_INT; | |
652 | s->lcr = 0; | |
b2a5160c AZ |
653 | s->lsr = UART_LSR_TEMT | UART_LSR_THRE; |
654 | s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS; | |
718b8aec | 655 | /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */ |
81174dae AL |
656 | s->divider = 0x0C; |
657 | s->mcr = UART_MCR_OUT2; | |
b2a5160c | 658 | s->scr = 0; |
81174dae | 659 | s->tsr_retry = 0; |
718b8aec | 660 | s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10; |
81174dae AL |
661 | s->poll_msl = 0; |
662 | ||
663 | fifo_clear(s,RECV_FIFO); | |
664 | fifo_clear(s,XMIT_FIFO); | |
665 | ||
74475455 | 666 | s->last_xmit_ts = qemu_get_clock_ns(vm_clock); |
b2a5160c AZ |
667 | |
668 | s->thr_ipending = 0; | |
669 | s->last_break_enable = 0; | |
670 | qemu_irq_lower(s->irq); | |
671 | } | |
672 | ||
488cb996 | 673 | void serial_init_core(SerialState *s) |
81174dae | 674 | { |
ac0be998 | 675 | if (!s->chr) { |
387f4a5a AJ |
676 | fprintf(stderr, "Can't create serial device, empty char device\n"); |
677 | exit(1); | |
678 | } | |
679 | ||
74475455 | 680 | s->modem_status_poll = qemu_new_timer_ns(vm_clock, (QEMUTimerCB *) serial_update_msl, s); |
81174dae | 681 | |
74475455 | 682 | s->fifo_timeout_timer = qemu_new_timer_ns(vm_clock, (QEMUTimerCB *) fifo_timeout_int, s); |
a08d4367 | 683 | qemu_register_reset(serial_reset, s); |
81174dae | 684 | |
b47543c4 AJ |
685 | qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1, |
686 | serial_event, s); | |
81174dae AL |
687 | } |
688 | ||
419ad672 GH |
689 | void serial_exit_core(SerialState *s) |
690 | { | |
691 | qemu_chr_add_handlers(s->chr, NULL, NULL, NULL, NULL); | |
692 | qemu_unregister_reset(serial_reset, s); | |
693 | } | |
694 | ||
038eaf82 SW |
695 | /* Change the main reference oscillator frequency. */ |
696 | void serial_set_frequency(SerialState *s, uint32_t frequency) | |
697 | { | |
698 | s->baudbase = frequency; | |
699 | serial_update_parameters(s); | |
700 | } | |
701 | ||
488cb996 | 702 | const MemoryRegionOps serial_io_ops = { |
5ec3a23e AG |
703 | .read = serial_ioport_read, |
704 | .write = serial_ioport_write, | |
705 | .impl = { | |
706 | .min_access_size = 1, | |
707 | .max_access_size = 1, | |
708 | }, | |
709 | .endianness = DEVICE_LITTLE_ENDIAN, | |
a941ae45 RH |
710 | }; |
711 | ||
b6cd0ea1 | 712 | SerialState *serial_init(int base, qemu_irq irq, int baudbase, |
568fd159 | 713 | CharDriverState *chr, MemoryRegion *system_io) |
b41a2cd1 FB |
714 | { |
715 | SerialState *s; | |
716 | ||
7267c094 | 717 | s = g_malloc0(sizeof(SerialState)); |
6936bfe5 | 718 | |
ac0be998 GH |
719 | s->irq = irq; |
720 | s->baudbase = baudbase; | |
721 | s->chr = chr; | |
722 | serial_init_core(s); | |
b41a2cd1 | 723 | |
0be71e32 | 724 | vmstate_register(NULL, base, &vmstate_serial, s); |
8738a8d0 | 725 | |
5ec3a23e | 726 | memory_region_init_io(&s->io, &serial_io_ops, s, "serial", 8); |
568fd159 | 727 | memory_region_add_subregion(system_io, base, &s->io); |
5ec3a23e | 728 | |
b41a2cd1 | 729 | return s; |
80cabfad | 730 | } |
e5d13e2f FB |
731 | |
732 | /* Memory mapped interface */ | |
a8170e5e | 733 | static uint64_t serial_mm_read(void *opaque, hwaddr addr, |
8e8ffc44 | 734 | unsigned size) |
e5d13e2f FB |
735 | { |
736 | SerialState *s = opaque; | |
5ec3a23e | 737 | return serial_ioport_read(s, addr >> s->it_shift, 1); |
e5d13e2f FB |
738 | } |
739 | ||
a8170e5e | 740 | static void serial_mm_write(void *opaque, hwaddr addr, |
8e8ffc44 | 741 | uint64_t value, unsigned size) |
2d48377a BS |
742 | { |
743 | SerialState *s = opaque; | |
8e8ffc44 | 744 | value &= ~0u >> (32 - (size * 8)); |
5ec3a23e | 745 | serial_ioport_write(s, addr >> s->it_shift, value, 1); |
2d48377a BS |
746 | } |
747 | ||
8e8ffc44 RH |
748 | static const MemoryRegionOps serial_mm_ops[3] = { |
749 | [DEVICE_NATIVE_ENDIAN] = { | |
750 | .read = serial_mm_read, | |
751 | .write = serial_mm_write, | |
752 | .endianness = DEVICE_NATIVE_ENDIAN, | |
753 | }, | |
754 | [DEVICE_LITTLE_ENDIAN] = { | |
755 | .read = serial_mm_read, | |
756 | .write = serial_mm_write, | |
757 | .endianness = DEVICE_LITTLE_ENDIAN, | |
758 | }, | |
759 | [DEVICE_BIG_ENDIAN] = { | |
760 | .read = serial_mm_read, | |
761 | .write = serial_mm_write, | |
762 | .endianness = DEVICE_BIG_ENDIAN, | |
763 | }, | |
e5d13e2f FB |
764 | }; |
765 | ||
39186d8a | 766 | SerialState *serial_mm_init(MemoryRegion *address_space, |
a8170e5e | 767 | hwaddr base, int it_shift, |
39186d8a RH |
768 | qemu_irq irq, int baudbase, |
769 | CharDriverState *chr, enum device_endian end) | |
e5d13e2f FB |
770 | { |
771 | SerialState *s; | |
e5d13e2f | 772 | |
7267c094 | 773 | s = g_malloc0(sizeof(SerialState)); |
81174dae | 774 | |
e5d13e2f | 775 | s->it_shift = it_shift; |
ac0be998 GH |
776 | s->irq = irq; |
777 | s->baudbase = baudbase; | |
778 | s->chr = chr; | |
e5d13e2f | 779 | |
ac0be998 | 780 | serial_init_core(s); |
0be71e32 | 781 | vmstate_register(NULL, base, &vmstate_serial, s); |
e5d13e2f | 782 | |
8e8ffc44 RH |
783 | memory_region_init_io(&s->io, &serial_mm_ops[end], s, |
784 | "serial", 8 << it_shift); | |
39186d8a | 785 | memory_region_add_subregion(address_space, base, &s->io); |
2ff0c7c3 | 786 | |
81174dae | 787 | serial_update_msl(s); |
e5d13e2f FB |
788 | return s; |
789 | } |