]> Git Repo - qemu.git/blame - hw/usb-ehci.c
usb: add tracepoint for usb packet state changes.
[qemu.git] / hw / usb-ehci.c
CommitLineData
94527ead
GH
1/*
2 * QEMU USB EHCI Emulation
3 *
4 * Copyright(c) 2008 Emutex Ltd. (address@hidden)
5 *
6 * EHCI project was started by Mark Burkley, with contributions by
7 * Niels de Vos. David S. Ahern continued working on it. Kevin Wolf,
8 * Jan Kiszka and Vincent Palatin contributed bugfixes.
9 *
10 *
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License as published by the Free Software Foundation; either
14 * version 2 of the License, or(at your option) any later version.
15 *
16 * This library is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * Lesser General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, see <http://www.gnu.org/licenses/>.
94527ead
GH
23 */
24
25#include "hw.h"
26#include "qemu-timer.h"
27#include "usb.h"
28#include "pci.h"
29#include "monitor.h"
439a97cc 30#include "trace.h"
0ce668bc 31#include "dma.h"
94527ead
GH
32
33#define EHCI_DEBUG 0
94527ead 34
26d53979 35#if EHCI_DEBUG
94527ead
GH
36#define DPRINTF printf
37#else
38#define DPRINTF(...)
39#endif
40
94527ead
GH
41/* internal processing - reset HC to try and recover */
42#define USB_RET_PROCERR (-99)
43
44#define MMIO_SIZE 0x1000
45
46/* Capability Registers Base Address - section 2.2 */
47#define CAPREGBASE 0x0000
48#define CAPLENGTH CAPREGBASE + 0x0000 // 1-byte, 0x0001 reserved
49#define HCIVERSION CAPREGBASE + 0x0002 // 2-bytes, i/f version #
50#define HCSPARAMS CAPREGBASE + 0x0004 // 4-bytes, structural params
51#define HCCPARAMS CAPREGBASE + 0x0008 // 4-bytes, capability params
52#define EECP HCCPARAMS + 1
53#define HCSPPORTROUTE1 CAPREGBASE + 0x000c
54#define HCSPPORTROUTE2 CAPREGBASE + 0x0010
55
56#define OPREGBASE 0x0020 // Operational Registers Base Address
57
58#define USBCMD OPREGBASE + 0x0000
59#define USBCMD_RUNSTOP (1 << 0) // run / Stop
60#define USBCMD_HCRESET (1 << 1) // HC Reset
61#define USBCMD_FLS (3 << 2) // Frame List Size
62#define USBCMD_FLS_SH 2 // Frame List Size Shift
63#define USBCMD_PSE (1 << 4) // Periodic Schedule Enable
64#define USBCMD_ASE (1 << 5) // Asynch Schedule Enable
65#define USBCMD_IAAD (1 << 6) // Int Asynch Advance Doorbell
66#define USBCMD_LHCR (1 << 7) // Light Host Controller Reset
67#define USBCMD_ASPMC (3 << 8) // Async Sched Park Mode Count
68#define USBCMD_ASPME (1 << 11) // Async Sched Park Mode Enable
69#define USBCMD_ITC (0x7f << 16) // Int Threshold Control
70#define USBCMD_ITC_SH 16 // Int Threshold Control Shift
71
72#define USBSTS OPREGBASE + 0x0004
73#define USBSTS_RO_MASK 0x0000003f
74#define USBSTS_INT (1 << 0) // USB Interrupt
75#define USBSTS_ERRINT (1 << 1) // Error Interrupt
76#define USBSTS_PCD (1 << 2) // Port Change Detect
77#define USBSTS_FLR (1 << 3) // Frame List Rollover
78#define USBSTS_HSE (1 << 4) // Host System Error
79#define USBSTS_IAA (1 << 5) // Interrupt on Async Advance
80#define USBSTS_HALT (1 << 12) // HC Halted
81#define USBSTS_REC (1 << 13) // Reclamation
82#define USBSTS_PSS (1 << 14) // Periodic Schedule Status
83#define USBSTS_ASS (1 << 15) // Asynchronous Schedule Status
84
85/*
86 * Interrupt enable bits correspond to the interrupt active bits in USBSTS
87 * so no need to redefine here.
88 */
89#define USBINTR OPREGBASE + 0x0008
90#define USBINTR_MASK 0x0000003f
91
92#define FRINDEX OPREGBASE + 0x000c
93#define CTRLDSSEGMENT OPREGBASE + 0x0010
94#define PERIODICLISTBASE OPREGBASE + 0x0014
95#define ASYNCLISTADDR OPREGBASE + 0x0018
96#define ASYNCLISTADDR_MASK 0xffffffe0
97
98#define CONFIGFLAG OPREGBASE + 0x0040
99
100#define PORTSC (OPREGBASE + 0x0044)
101#define PORTSC_BEGIN PORTSC
102#define PORTSC_END (PORTSC + 4 * NB_PORTS)
103/*
c44fd61c 104 * Bits that are reserved or are read-only are masked out of values
94527ead
GH
105 * written to us by software
106 */
a0a3167a 107#define PORTSC_RO_MASK 0x007001c0
94527ead
GH
108#define PORTSC_RWC_MASK 0x0000002a
109#define PORTSC_WKOC_E (1 << 22) // Wake on Over Current Enable
110#define PORTSC_WKDS_E (1 << 21) // Wake on Disconnect Enable
111#define PORTSC_WKCN_E (1 << 20) // Wake on Connect Enable
112#define PORTSC_PTC (15 << 16) // Port Test Control
113#define PORTSC_PTC_SH 16 // Port Test Control shift
114#define PORTSC_PIC (3 << 14) // Port Indicator Control
115#define PORTSC_PIC_SH 14 // Port Indicator Control Shift
116#define PORTSC_POWNER (1 << 13) // Port Owner
117#define PORTSC_PPOWER (1 << 12) // Port Power
118#define PORTSC_LINESTAT (3 << 10) // Port Line Status
119#define PORTSC_LINESTAT_SH 10 // Port Line Status Shift
120#define PORTSC_PRESET (1 << 8) // Port Reset
121#define PORTSC_SUSPEND (1 << 7) // Port Suspend
122#define PORTSC_FPRES (1 << 6) // Force Port Resume
123#define PORTSC_OCC (1 << 5) // Over Current Change
124#define PORTSC_OCA (1 << 4) // Over Current Active
125#define PORTSC_PEDC (1 << 3) // Port Enable/Disable Change
126#define PORTSC_PED (1 << 2) // Port Enable/Disable
127#define PORTSC_CSC (1 << 1) // Connect Status Change
128#define PORTSC_CONNECT (1 << 0) // Current Connect Status
129
130#define FRAME_TIMER_FREQ 1000
adddecb1 131#define FRAME_TIMER_NS (1000000000 / FRAME_TIMER_FREQ)
94527ead
GH
132
133#define NB_MAXINTRATE 8 // Max rate at which controller issues ints
5cc194ca 134#define NB_PORTS 6 // Number of downstream ports
94527ead
GH
135#define BUFF_SIZE 5*4096 // Max bytes to transfer per transaction
136#define MAX_ITERATIONS 20 // Max number of QH before we break the loop
137#define MAX_QH 100 // Max allowable queue heads in a chain
138
139/* Internal periodic / asynchronous schedule state machine states
140 */
141typedef enum {
142 EST_INACTIVE = 1000,
143 EST_ACTIVE,
144 EST_EXECUTING,
145 EST_SLEEPING,
146 /* The following states are internal to the state machine function
147 */
148 EST_WAITLISTHEAD,
149 EST_FETCHENTRY,
150 EST_FETCHQH,
151 EST_FETCHITD,
2fe80192 152 EST_FETCHSITD,
94527ead
GH
153 EST_ADVANCEQUEUE,
154 EST_FETCHQTD,
155 EST_EXECUTE,
156 EST_WRITEBACK,
157 EST_HORIZONTALQH
158} EHCI_STATES;
159
160/* macros for accessing fields within next link pointer entry */
161#define NLPTR_GET(x) ((x) & 0xffffffe0)
162#define NLPTR_TYPE_GET(x) (((x) >> 1) & 3)
163#define NLPTR_TBIT(x) ((x) & 1) // 1=invalid, 0=valid
164
165/* link pointer types */
166#define NLPTR_TYPE_ITD 0 // isoc xfer descriptor
167#define NLPTR_TYPE_QH 1 // queue head
168#define NLPTR_TYPE_STITD 2 // split xaction, isoc xfer descriptor
169#define NLPTR_TYPE_FSTN 3 // frame span traversal node
170
171
172/* EHCI spec version 1.0 Section 3.3
173 */
174typedef struct EHCIitd {
175 uint32_t next;
176
177 uint32_t transact[8];
178#define ITD_XACT_ACTIVE (1 << 31)
179#define ITD_XACT_DBERROR (1 << 30)
180#define ITD_XACT_BABBLE (1 << 29)
181#define ITD_XACT_XACTERR (1 << 28)
182#define ITD_XACT_LENGTH_MASK 0x0fff0000
183#define ITD_XACT_LENGTH_SH 16
184#define ITD_XACT_IOC (1 << 15)
185#define ITD_XACT_PGSEL_MASK 0x00007000
186#define ITD_XACT_PGSEL_SH 12
187#define ITD_XACT_OFFSET_MASK 0x00000fff
188
189 uint32_t bufptr[7];
190#define ITD_BUFPTR_MASK 0xfffff000
191#define ITD_BUFPTR_SH 12
192#define ITD_BUFPTR_EP_MASK 0x00000f00
193#define ITD_BUFPTR_EP_SH 8
194#define ITD_BUFPTR_DEVADDR_MASK 0x0000007f
195#define ITD_BUFPTR_DEVADDR_SH 0
196#define ITD_BUFPTR_DIRECTION (1 << 11)
197#define ITD_BUFPTR_MAXPKT_MASK 0x000007ff
198#define ITD_BUFPTR_MAXPKT_SH 0
199#define ITD_BUFPTR_MULT_MASK 0x00000003
e654887f 200#define ITD_BUFPTR_MULT_SH 0
94527ead
GH
201} EHCIitd;
202
203/* EHCI spec version 1.0 Section 3.4
204 */
205typedef struct EHCIsitd {
206 uint32_t next; // Standard next link pointer
207 uint32_t epchar;
208#define SITD_EPCHAR_IO (1 << 31)
209#define SITD_EPCHAR_PORTNUM_MASK 0x7f000000
210#define SITD_EPCHAR_PORTNUM_SH 24
211#define SITD_EPCHAR_HUBADD_MASK 0x007f0000
212#define SITD_EPCHAR_HUBADDR_SH 16
213#define SITD_EPCHAR_EPNUM_MASK 0x00000f00
214#define SITD_EPCHAR_EPNUM_SH 8
215#define SITD_EPCHAR_DEVADDR_MASK 0x0000007f
216
217 uint32_t uframe;
218#define SITD_UFRAME_CMASK_MASK 0x0000ff00
219#define SITD_UFRAME_CMASK_SH 8
220#define SITD_UFRAME_SMASK_MASK 0x000000ff
221
222 uint32_t results;
223#define SITD_RESULTS_IOC (1 << 31)
224#define SITD_RESULTS_PGSEL (1 << 30)
225#define SITD_RESULTS_TBYTES_MASK 0x03ff0000
226#define SITD_RESULTS_TYBYTES_SH 16
227#define SITD_RESULTS_CPROGMASK_MASK 0x0000ff00
228#define SITD_RESULTS_CPROGMASK_SH 8
229#define SITD_RESULTS_ACTIVE (1 << 7)
230#define SITD_RESULTS_ERR (1 << 6)
231#define SITD_RESULTS_DBERR (1 << 5)
232#define SITD_RESULTS_BABBLE (1 << 4)
233#define SITD_RESULTS_XACTERR (1 << 3)
234#define SITD_RESULTS_MISSEDUF (1 << 2)
235#define SITD_RESULTS_SPLITXSTATE (1 << 1)
236
237 uint32_t bufptr[2];
238#define SITD_BUFPTR_MASK 0xfffff000
239#define SITD_BUFPTR_CURROFF_MASK 0x00000fff
240#define SITD_BUFPTR_TPOS_MASK 0x00000018
241#define SITD_BUFPTR_TPOS_SH 3
242#define SITD_BUFPTR_TCNT_MASK 0x00000007
243
244 uint32_t backptr; // Standard next link pointer
245} EHCIsitd;
246
247/* EHCI spec version 1.0 Section 3.5
248 */
249typedef struct EHCIqtd {
250 uint32_t next; // Standard next link pointer
251 uint32_t altnext; // Standard next link pointer
252 uint32_t token;
253#define QTD_TOKEN_DTOGGLE (1 << 31)
254#define QTD_TOKEN_TBYTES_MASK 0x7fff0000
255#define QTD_TOKEN_TBYTES_SH 16
256#define QTD_TOKEN_IOC (1 << 15)
257#define QTD_TOKEN_CPAGE_MASK 0x00007000
258#define QTD_TOKEN_CPAGE_SH 12
259#define QTD_TOKEN_CERR_MASK 0x00000c00
260#define QTD_TOKEN_CERR_SH 10
261#define QTD_TOKEN_PID_MASK 0x00000300
262#define QTD_TOKEN_PID_SH 8
263#define QTD_TOKEN_ACTIVE (1 << 7)
264#define QTD_TOKEN_HALT (1 << 6)
265#define QTD_TOKEN_DBERR (1 << 5)
266#define QTD_TOKEN_BABBLE (1 << 4)
267#define QTD_TOKEN_XACTERR (1 << 3)
268#define QTD_TOKEN_MISSEDUF (1 << 2)
269#define QTD_TOKEN_SPLITXSTATE (1 << 1)
270#define QTD_TOKEN_PING (1 << 0)
271
272 uint32_t bufptr[5]; // Standard buffer pointer
273#define QTD_BUFPTR_MASK 0xfffff000
0ce668bc 274#define QTD_BUFPTR_SH 12
94527ead
GH
275} EHCIqtd;
276
277/* EHCI spec version 1.0 Section 3.6
278 */
279typedef struct EHCIqh {
280 uint32_t next; // Standard next link pointer
281
282 /* endpoint characteristics */
283 uint32_t epchar;
284#define QH_EPCHAR_RL_MASK 0xf0000000
285#define QH_EPCHAR_RL_SH 28
286#define QH_EPCHAR_C (1 << 27)
287#define QH_EPCHAR_MPLEN_MASK 0x07FF0000
288#define QH_EPCHAR_MPLEN_SH 16
289#define QH_EPCHAR_H (1 << 15)
290#define QH_EPCHAR_DTC (1 << 14)
291#define QH_EPCHAR_EPS_MASK 0x00003000
292#define QH_EPCHAR_EPS_SH 12
293#define EHCI_QH_EPS_FULL 0
294#define EHCI_QH_EPS_LOW 1
295#define EHCI_QH_EPS_HIGH 2
296#define EHCI_QH_EPS_RESERVED 3
297
298#define QH_EPCHAR_EP_MASK 0x00000f00
299#define QH_EPCHAR_EP_SH 8
300#define QH_EPCHAR_I (1 << 7)
301#define QH_EPCHAR_DEVADDR_MASK 0x0000007f
302#define QH_EPCHAR_DEVADDR_SH 0
303
304 /* endpoint capabilities */
305 uint32_t epcap;
306#define QH_EPCAP_MULT_MASK 0xc0000000
307#define QH_EPCAP_MULT_SH 30
308#define QH_EPCAP_PORTNUM_MASK 0x3f800000
309#define QH_EPCAP_PORTNUM_SH 23
310#define QH_EPCAP_HUBADDR_MASK 0x007f0000
311#define QH_EPCAP_HUBADDR_SH 16
312#define QH_EPCAP_CMASK_MASK 0x0000ff00
313#define QH_EPCAP_CMASK_SH 8
314#define QH_EPCAP_SMASK_MASK 0x000000ff
315#define QH_EPCAP_SMASK_SH 0
316
317 uint32_t current_qtd; // Standard next link pointer
318 uint32_t next_qtd; // Standard next link pointer
319 uint32_t altnext_qtd;
320#define QH_ALTNEXT_NAKCNT_MASK 0x0000001e
321#define QH_ALTNEXT_NAKCNT_SH 1
322
323 uint32_t token; // Same as QTD token
324 uint32_t bufptr[5]; // Standard buffer pointer
325#define BUFPTR_CPROGMASK_MASK 0x000000ff
326#define BUFPTR_FRAMETAG_MASK 0x0000001f
327#define BUFPTR_SBYTES_MASK 0x00000fe0
328#define BUFPTR_SBYTES_SH 5
329} EHCIqh;
330
331/* EHCI spec version 1.0 Section 3.7
332 */
333typedef struct EHCIfstn {
334 uint32_t next; // Standard next link pointer
335 uint32_t backptr; // Standard next link pointer
336} EHCIfstn;
337
0122f472
GH
338typedef struct EHCIQueue EHCIQueue;
339typedef struct EHCIState EHCIState;
340
341enum async_state {
342 EHCI_ASYNC_NONE = 0,
343 EHCI_ASYNC_INFLIGHT,
344 EHCI_ASYNC_FINISHED,
345};
346
347struct EHCIQueue {
348 EHCIState *ehci;
8ac6d699
GH
349 QTAILQ_ENTRY(EHCIQueue) next;
350 bool async_schedule;
adddecb1
GH
351 uint32_t seen;
352 uint64_t ts;
0122f472
GH
353
354 /* cached data from guest - needs to be flushed
355 * when guest removes an entry (doorbell, handshake sequence)
356 */
357 EHCIqh qh; // copy of current QH (being worked on)
358 uint32_t qhaddr; // address QH read from
359 EHCIqtd qtd; // copy of current QTD (being worked on)
360 uint32_t qtdaddr; // address QTD read from
361
362 USBPacket packet;
0ce668bc 363 QEMUSGList sgl;
0122f472
GH
364 int pid;
365 uint32_t tbytes;
366 enum async_state async;
367 int usb_status;
368};
369
370struct EHCIState {
94527ead 371 PCIDevice dev;
0122f472 372 USBBus bus;
94527ead 373 qemu_irq irq;
e57964f5 374 MemoryRegion mem;
a0a3167a 375 int companion_count;
16a2dee6
GH
376
377 /* properties */
378 uint32_t freq;
379 uint32_t maxframes;
380
94527ead
GH
381 /*
382 * EHCI spec version 1.0 Section 2.3
383 * Host Controller Operational Registers
384 */
385 union {
386 uint8_t mmio[MMIO_SIZE];
387 struct {
388 uint8_t cap[OPREGBASE];
389 uint32_t usbcmd;
390 uint32_t usbsts;
391 uint32_t usbintr;
392 uint32_t frindex;
393 uint32_t ctrldssegment;
394 uint32_t periodiclistbase;
395 uint32_t asynclistaddr;
396 uint32_t notused[9];
397 uint32_t configflag;
398 uint32_t portsc[NB_PORTS];
399 };
400 };
0122f472 401
94527ead
GH
402 /*
403 * Internal states, shadow registers, etc
404 */
405 uint32_t sofv;
406 QEMUTimer *frame_timer;
407 int attach_poll_counter;
408 int astate; // Current state in asynchronous schedule
409 int pstate; // Current state in periodic schedule
410 USBPort ports[NB_PORTS];
a0a3167a 411 USBPort *companion_ports[NB_PORTS];
94527ead 412 uint32_t usbsts_pending;
8ac6d699 413 QTAILQ_HEAD(, EHCIQueue) queues;
94527ead 414
0122f472
GH
415 uint32_t a_fetch_addr; // which address to look at next
416 uint32_t p_fetch_addr; // which address to look at next
94527ead 417
0122f472 418 USBPacket ipacket;
0ce668bc 419 QEMUSGList isgl;
94527ead 420 int isoch_pause;
0122f472 421
adddecb1 422 uint64_t last_run_ns;
0122f472 423};
94527ead
GH
424
425#define SET_LAST_RUN_CLOCK(s) \
adddecb1 426 (s)->last_run_ns = qemu_get_clock_ns(vm_clock);
94527ead
GH
427
428/* nifty macros from Arnon's EHCI version */
429#define get_field(data, field) \
430 (((data) & field##_MASK) >> field##_SH)
431
432#define set_field(data, newval, field) do { \
433 uint32_t val = *data; \
434 val &= ~ field##_MASK; \
435 val |= ((newval) << field##_SH) & field##_MASK; \
436 *data = val; \
437 } while(0)
438
26d53979 439static const char *ehci_state_names[] = {
aac882e7
GH
440 [EST_INACTIVE] = "INACTIVE",
441 [EST_ACTIVE] = "ACTIVE",
442 [EST_EXECUTING] = "EXECUTING",
443 [EST_SLEEPING] = "SLEEPING",
444 [EST_WAITLISTHEAD] = "WAITLISTHEAD",
445 [EST_FETCHENTRY] = "FETCH ENTRY",
446 [EST_FETCHQH] = "FETCH QH",
447 [EST_FETCHITD] = "FETCH ITD",
448 [EST_ADVANCEQUEUE] = "ADVANCEQUEUE",
449 [EST_FETCHQTD] = "FETCH QTD",
450 [EST_EXECUTE] = "EXECUTE",
451 [EST_WRITEBACK] = "WRITEBACK",
452 [EST_HORIZONTALQH] = "HORIZONTALQH",
26d53979
GH
453};
454
455static const char *ehci_mmio_names[] = {
aac882e7
GH
456 [CAPLENGTH] = "CAPLENGTH",
457 [HCIVERSION] = "HCIVERSION",
458 [HCSPARAMS] = "HCSPARAMS",
459 [HCCPARAMS] = "HCCPARAMS",
460 [USBCMD] = "USBCMD",
461 [USBSTS] = "USBSTS",
462 [USBINTR] = "USBINTR",
463 [FRINDEX] = "FRINDEX",
464 [PERIODICLISTBASE] = "P-LIST BASE",
465 [ASYNCLISTADDR] = "A-LIST ADDR",
466 [PORTSC_BEGIN] = "PORTSC #0",
467 [PORTSC_BEGIN + 4] = "PORTSC #1",
468 [PORTSC_BEGIN + 8] = "PORTSC #2",
469 [PORTSC_BEGIN + 12] = "PORTSC #3",
335b8d20
GH
470 [PORTSC_BEGIN + 16] = "PORTSC #4",
471 [PORTSC_BEGIN + 20] = "PORTSC #5",
aac882e7 472 [CONFIGFLAG] = "CONFIGFLAG",
26d53979 473};
94527ead 474
26d53979 475static const char *nr2str(const char **n, size_t len, uint32_t nr)
94527ead 476{
26d53979
GH
477 if (nr < len && n[nr] != NULL) {
478 return n[nr];
94527ead 479 } else {
26d53979 480 return "unknown";
94527ead
GH
481 }
482}
94527ead 483
26d53979
GH
484static const char *state2str(uint32_t state)
485{
486 return nr2str(ehci_state_names, ARRAY_SIZE(ehci_state_names), state);
487}
488
489static const char *addr2str(target_phys_addr_t addr)
490{
491 return nr2str(ehci_mmio_names, ARRAY_SIZE(ehci_mmio_names), addr);
492}
493
439a97cc
GH
494static void ehci_trace_usbsts(uint32_t mask, int state)
495{
496 /* interrupts */
497 if (mask & USBSTS_INT) {
498 trace_usb_ehci_usbsts("INT", state);
499 }
500 if (mask & USBSTS_ERRINT) {
501 trace_usb_ehci_usbsts("ERRINT", state);
502 }
503 if (mask & USBSTS_PCD) {
504 trace_usb_ehci_usbsts("PCD", state);
505 }
506 if (mask & USBSTS_FLR) {
507 trace_usb_ehci_usbsts("FLR", state);
508 }
509 if (mask & USBSTS_HSE) {
510 trace_usb_ehci_usbsts("HSE", state);
511 }
512 if (mask & USBSTS_IAA) {
513 trace_usb_ehci_usbsts("IAA", state);
514 }
515
516 /* status */
517 if (mask & USBSTS_HALT) {
518 trace_usb_ehci_usbsts("HALT", state);
519 }
520 if (mask & USBSTS_REC) {
521 trace_usb_ehci_usbsts("REC", state);
522 }
523 if (mask & USBSTS_PSS) {
524 trace_usb_ehci_usbsts("PSS", state);
525 }
526 if (mask & USBSTS_ASS) {
527 trace_usb_ehci_usbsts("ASS", state);
528 }
529}
530
531static inline void ehci_set_usbsts(EHCIState *s, int mask)
532{
533 if ((s->usbsts & mask) == mask) {
534 return;
535 }
536 ehci_trace_usbsts(mask, 1);
537 s->usbsts |= mask;
538}
539
540static inline void ehci_clear_usbsts(EHCIState *s, int mask)
541{
542 if ((s->usbsts & mask) == 0) {
543 return;
544 }
545 ehci_trace_usbsts(mask, 0);
546 s->usbsts &= ~mask;
547}
94527ead
GH
548
549static inline void ehci_set_interrupt(EHCIState *s, int intr)
550{
551 int level = 0;
552
553 // TODO honour interrupt threshold requests
554
439a97cc 555 ehci_set_usbsts(s, intr);
94527ead
GH
556
557 if ((s->usbsts & USBINTR_MASK) & s->usbintr) {
558 level = 1;
559 }
560
561 qemu_set_irq(s->irq, level);
562}
563
564static inline void ehci_record_interrupt(EHCIState *s, int intr)
565{
566 s->usbsts_pending |= intr;
567}
568
569static inline void ehci_commit_interrupt(EHCIState *s)
570{
571 if (!s->usbsts_pending) {
572 return;
573 }
574 ehci_set_interrupt(s, s->usbsts_pending);
575 s->usbsts_pending = 0;
576}
577
26d53979
GH
578static void ehci_set_state(EHCIState *s, int async, int state)
579{
580 if (async) {
581 trace_usb_ehci_state("async", state2str(state));
582 s->astate = state;
583 } else {
584 trace_usb_ehci_state("periodic", state2str(state));
585 s->pstate = state;
586 }
587}
588
589static int ehci_get_state(EHCIState *s, int async)
590{
591 return async ? s->astate : s->pstate;
592}
593
0122f472
GH
594static void ehci_set_fetch_addr(EHCIState *s, int async, uint32_t addr)
595{
596 if (async) {
597 s->a_fetch_addr = addr;
598 } else {
599 s->p_fetch_addr = addr;
600 }
601}
602
603static int ehci_get_fetch_addr(EHCIState *s, int async)
604{
605 return async ? s->a_fetch_addr : s->p_fetch_addr;
606}
607
8ac6d699 608static void ehci_trace_qh(EHCIQueue *q, target_phys_addr_t addr, EHCIqh *qh)
26d53979 609{
025b168c
GH
610 /* need three here due to argument count limits */
611 trace_usb_ehci_qh_ptrs(q, addr, qh->next,
612 qh->current_qtd, qh->next_qtd, qh->altnext_qtd);
613 trace_usb_ehci_qh_fields(addr,
614 get_field(qh->epchar, QH_EPCHAR_RL),
615 get_field(qh->epchar, QH_EPCHAR_MPLEN),
616 get_field(qh->epchar, QH_EPCHAR_EPS),
617 get_field(qh->epchar, QH_EPCHAR_EP),
618 get_field(qh->epchar, QH_EPCHAR_DEVADDR));
619 trace_usb_ehci_qh_bits(addr,
620 (bool)(qh->epchar & QH_EPCHAR_C),
621 (bool)(qh->epchar & QH_EPCHAR_H),
622 (bool)(qh->epchar & QH_EPCHAR_DTC),
623 (bool)(qh->epchar & QH_EPCHAR_I));
26d53979
GH
624}
625
8ac6d699 626static void ehci_trace_qtd(EHCIQueue *q, target_phys_addr_t addr, EHCIqtd *qtd)
26d53979 627{
025b168c
GH
628 /* need three here due to argument count limits */
629 trace_usb_ehci_qtd_ptrs(q, addr, qtd->next, qtd->altnext);
630 trace_usb_ehci_qtd_fields(addr,
631 get_field(qtd->token, QTD_TOKEN_TBYTES),
632 get_field(qtd->token, QTD_TOKEN_CPAGE),
633 get_field(qtd->token, QTD_TOKEN_CERR),
634 get_field(qtd->token, QTD_TOKEN_PID));
635 trace_usb_ehci_qtd_bits(addr,
636 (bool)(qtd->token & QTD_TOKEN_IOC),
637 (bool)(qtd->token & QTD_TOKEN_ACTIVE),
638 (bool)(qtd->token & QTD_TOKEN_HALT),
639 (bool)(qtd->token & QTD_TOKEN_BABBLE),
640 (bool)(qtd->token & QTD_TOKEN_XACTERR));
26d53979
GH
641}
642
643static void ehci_trace_itd(EHCIState *s, target_phys_addr_t addr, EHCIitd *itd)
644{
e654887f
GH
645 trace_usb_ehci_itd(addr, itd->next,
646 get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT),
647 get_field(itd->bufptr[2], ITD_BUFPTR_MULT),
648 get_field(itd->bufptr[0], ITD_BUFPTR_EP),
649 get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR));
26d53979
GH
650}
651
2fe80192
GH
652static void ehci_trace_sitd(EHCIState *s, target_phys_addr_t addr,
653 EHCIsitd *sitd)
654{
655 trace_usb_ehci_sitd(addr, sitd->next,
656 (bool)(sitd->results & SITD_RESULTS_ACTIVE));
657}
658
8ac6d699
GH
659/* queue management */
660
661static EHCIQueue *ehci_alloc_queue(EHCIState *ehci, int async)
662{
663 EHCIQueue *q;
664
7267c094 665 q = g_malloc0(sizeof(*q));
8ac6d699
GH
666 q->ehci = ehci;
667 q->async_schedule = async;
668 QTAILQ_INSERT_HEAD(&ehci->queues, q, next);
669 trace_usb_ehci_queue_action(q, "alloc");
670 return q;
671}
672
673static void ehci_free_queue(EHCIQueue *q)
674{
675 trace_usb_ehci_queue_action(q, "free");
676 if (q->async == EHCI_ASYNC_INFLIGHT) {
677 usb_cancel_packet(&q->packet);
678 }
679 QTAILQ_REMOVE(&q->ehci->queues, q, next);
7267c094 680 g_free(q);
8ac6d699
GH
681}
682
683static EHCIQueue *ehci_find_queue_by_qh(EHCIState *ehci, uint32_t addr)
684{
685 EHCIQueue *q;
686
687 QTAILQ_FOREACH(q, &ehci->queues, next) {
688 if (addr == q->qhaddr) {
689 return q;
690 }
691 }
692 return NULL;
693}
694
695static void ehci_queues_rip_unused(EHCIState *ehci)
696{
697 EHCIQueue *q, *tmp;
698
699 QTAILQ_FOREACH_SAFE(q, &ehci->queues, next, tmp) {
700 if (q->seen) {
701 q->seen = 0;
adddecb1 702 q->ts = ehci->last_run_ns;
8ac6d699
GH
703 continue;
704 }
adddecb1 705 if (ehci->last_run_ns < q->ts + 250000000) {
8ac6d699
GH
706 /* allow 0.25 sec idle */
707 continue;
708 }
709 ehci_free_queue(q);
710 }
711}
712
07771f6f
GH
713static void ehci_queues_rip_device(EHCIState *ehci, USBDevice *dev)
714{
715 EHCIQueue *q, *tmp;
716
717 QTAILQ_FOREACH_SAFE(q, &ehci->queues, next, tmp) {
f53c398a
GH
718 if (!usb_packet_is_inflight(&q->packet) ||
719 q->packet.ep->dev != dev) {
07771f6f
GH
720 continue;
721 }
722 ehci_free_queue(q);
723 }
724}
725
8ac6d699
GH
726static void ehci_queues_rip_all(EHCIState *ehci)
727{
728 EHCIQueue *q, *tmp;
729
730 QTAILQ_FOREACH_SAFE(q, &ehci->queues, next, tmp) {
731 ehci_free_queue(q);
732 }
733}
734
94527ead
GH
735/* Attach or detach a device on root hub */
736
737static void ehci_attach(USBPort *port)
738{
739 EHCIState *s = port->opaque;
740 uint32_t *portsc = &s->portsc[port->index];
741
dcbd0b5c 742 trace_usb_ehci_port_attach(port->index, port->dev->product_desc);
94527ead 743
a0a3167a
HG
744 if (*portsc & PORTSC_POWNER) {
745 USBPort *companion = s->companion_ports[port->index];
746 companion->dev = port->dev;
747 companion->ops->attach(companion);
748 return;
749 }
750
94527ead
GH
751 *portsc |= PORTSC_CONNECT;
752 *portsc |= PORTSC_CSC;
753
a0a3167a 754 ehci_set_interrupt(s, USBSTS_PCD);
94527ead
GH
755}
756
757static void ehci_detach(USBPort *port)
758{
759 EHCIState *s = port->opaque;
760 uint32_t *portsc = &s->portsc[port->index];
761
dcbd0b5c 762 trace_usb_ehci_port_detach(port->index);
94527ead 763
a0a3167a
HG
764 if (*portsc & PORTSC_POWNER) {
765 USBPort *companion = s->companion_ports[port->index];
766 companion->ops->detach(companion);
767 companion->dev = NULL;
f76e1d81
HG
768 /*
769 * EHCI spec 4.2.2: "When a disconnect occurs... On the event,
770 * the port ownership is returned immediately to the EHCI controller."
771 */
772 *portsc &= ~PORTSC_POWNER;
a0a3167a
HG
773 return;
774 }
775
4706ab6c
HG
776 ehci_queues_rip_device(s, port->dev);
777
fbd97532 778 *portsc &= ~(PORTSC_CONNECT|PORTSC_PED);
94527ead
GH
779 *portsc |= PORTSC_CSC;
780
a0a3167a 781 ehci_set_interrupt(s, USBSTS_PCD);
94527ead
GH
782}
783
4706ab6c
HG
784static void ehci_child_detach(USBPort *port, USBDevice *child)
785{
786 EHCIState *s = port->opaque;
a0a3167a
HG
787 uint32_t portsc = s->portsc[port->index];
788
789 if (portsc & PORTSC_POWNER) {
790 USBPort *companion = s->companion_ports[port->index];
791 companion->ops->child_detach(companion, child);
792 companion->dev = NULL;
793 return;
794 }
4706ab6c
HG
795
796 ehci_queues_rip_device(s, child);
797}
798
a0a3167a
HG
799static void ehci_wakeup(USBPort *port)
800{
801 EHCIState *s = port->opaque;
802 uint32_t portsc = s->portsc[port->index];
803
804 if (portsc & PORTSC_POWNER) {
805 USBPort *companion = s->companion_ports[port->index];
806 if (companion->ops->wakeup) {
807 companion->ops->wakeup(companion);
808 }
809 }
810}
811
812static int ehci_register_companion(USBBus *bus, USBPort *ports[],
813 uint32_t portcount, uint32_t firstport)
814{
815 EHCIState *s = container_of(bus, EHCIState, bus);
816 uint32_t i;
817
818 if (firstport + portcount > NB_PORTS) {
819 qerror_report(QERR_INVALID_PARAMETER_VALUE, "firstport",
820 "firstport on masterbus");
821 error_printf_unless_qmp(
822 "firstport value of %u makes companion take ports %u - %u, which "
823 "is outside of the valid range of 0 - %u\n", firstport, firstport,
824 firstport + portcount - 1, NB_PORTS - 1);
825 return -1;
826 }
827
828 for (i = 0; i < portcount; i++) {
829 if (s->companion_ports[firstport + i]) {
830 qerror_report(QERR_INVALID_PARAMETER_VALUE, "masterbus",
831 "an USB masterbus");
832 error_printf_unless_qmp(
833 "port %u on masterbus %s already has a companion assigned\n",
834 firstport + i, bus->qbus.name);
835 return -1;
836 }
837 }
838
839 for (i = 0; i < portcount; i++) {
840 s->companion_ports[firstport + i] = ports[i];
841 s->ports[firstport + i].speedmask |=
842 USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL;
843 /* Ensure devs attached before the initial reset go to the companion */
844 s->portsc[firstport + i] = PORTSC_POWNER;
845 }
846
847 s->companion_count++;
848 s->mmio[0x05] = (s->companion_count << 4) | portcount;
849
850 return 0;
851}
852
828143c6
GH
853static USBDevice *ehci_find_device(EHCIState *ehci, uint8_t addr)
854{
855 USBDevice *dev;
856 USBPort *port;
857 int i;
858
859 for (i = 0; i < NB_PORTS; i++) {
860 port = &ehci->ports[i];
861 if (!(ehci->portsc[i] & PORTSC_PED)) {
862 DPRINTF("Port %d not enabled\n", i);
863 continue;
864 }
865 dev = usb_find_device(port, addr);
866 if (dev != NULL) {
867 return dev;
868 }
869 }
870 return NULL;
871}
872
94527ead
GH
873/* 4.1 host controller initialization */
874static void ehci_reset(void *opaque)
875{
876 EHCIState *s = opaque;
94527ead 877 int i;
a0a3167a 878 USBDevice *devs[NB_PORTS];
94527ead 879
439a97cc 880 trace_usb_ehci_reset();
94527ead 881
a0a3167a
HG
882 /*
883 * Do the detach before touching portsc, so that it correctly gets send to
884 * us or to our companion based on PORTSC_POWNER before the reset.
885 */
886 for(i = 0; i < NB_PORTS; i++) {
887 devs[i] = s->ports[i].dev;
891fb2cd
GH
888 if (devs[i] && devs[i]->attached) {
889 usb_detach(&s->ports[i]);
a0a3167a
HG
890 }
891 }
892
94527ead
GH
893 memset(&s->mmio[OPREGBASE], 0x00, MMIO_SIZE - OPREGBASE);
894
895 s->usbcmd = NB_MAXINTRATE << USBCMD_ITC_SH;
896 s->usbsts = USBSTS_HALT;
897
898 s->astate = EST_INACTIVE;
899 s->pstate = EST_INACTIVE;
94527ead
GH
900 s->isoch_pause = -1;
901 s->attach_poll_counter = 0;
902
903 for(i = 0; i < NB_PORTS; i++) {
a0a3167a
HG
904 if (s->companion_ports[i]) {
905 s->portsc[i] = PORTSC_POWNER | PORTSC_PPOWER;
906 } else {
907 s->portsc[i] = PORTSC_PPOWER;
908 }
891fb2cd
GH
909 if (devs[i] && devs[i]->attached) {
910 usb_attach(&s->ports[i]);
d28f4e2d 911 usb_device_reset(devs[i]);
94527ead
GH
912 }
913 }
8ac6d699 914 ehci_queues_rip_all(s);
81d37739 915 qemu_del_timer(s->frame_timer);
94527ead
GH
916}
917
918static uint32_t ehci_mem_readb(void *ptr, target_phys_addr_t addr)
919{
920 EHCIState *s = ptr;
921 uint32_t val;
922
923 val = s->mmio[addr];
924
925 return val;
926}
927
928static uint32_t ehci_mem_readw(void *ptr, target_phys_addr_t addr)
929{
930 EHCIState *s = ptr;
931 uint32_t val;
932
933 val = s->mmio[addr] | (s->mmio[addr+1] << 8);
934
935 return val;
936}
937
938static uint32_t ehci_mem_readl(void *ptr, target_phys_addr_t addr)
939{
940 EHCIState *s = ptr;
941 uint32_t val;
942
943 val = s->mmio[addr] | (s->mmio[addr+1] << 8) |
944 (s->mmio[addr+2] << 16) | (s->mmio[addr+3] << 24);
945
439a97cc 946 trace_usb_ehci_mmio_readl(addr, addr2str(addr), val);
94527ead
GH
947 return val;
948}
949
950static void ehci_mem_writeb(void *ptr, target_phys_addr_t addr, uint32_t val)
951{
952 fprintf(stderr, "EHCI doesn't handle byte writes to MMIO\n");
953 exit(1);
954}
955
956static void ehci_mem_writew(void *ptr, target_phys_addr_t addr, uint32_t val)
957{
958 fprintf(stderr, "EHCI doesn't handle 16-bit writes to MMIO\n");
959 exit(1);
960}
961
a0a3167a
HG
962static void handle_port_owner_write(EHCIState *s, int port, uint32_t owner)
963{
964 USBDevice *dev = s->ports[port].dev;
965 uint32_t *portsc = &s->portsc[port];
966 uint32_t orig;
967
968 if (s->companion_ports[port] == NULL)
969 return;
970
971 owner = owner & PORTSC_POWNER;
972 orig = *portsc & PORTSC_POWNER;
973
974 if (!(owner ^ orig)) {
975 return;
976 }
977
891fb2cd
GH
978 if (dev && dev->attached) {
979 usb_detach(&s->ports[port]);
a0a3167a
HG
980 }
981
982 *portsc &= ~PORTSC_POWNER;
983 *portsc |= owner;
984
891fb2cd
GH
985 if (dev && dev->attached) {
986 usb_attach(&s->ports[port]);
a0a3167a
HG
987 }
988}
989
94527ead
GH
990static void handle_port_status_write(EHCIState *s, int port, uint32_t val)
991{
992 uint32_t *portsc = &s->portsc[port];
94527ead
GH
993 USBDevice *dev = s->ports[port].dev;
994
fbd97532
HG
995 /* Clear rwc bits */
996 *portsc &= ~(val & PORTSC_RWC_MASK);
997 /* The guest may clear, but not set the PED bit */
998 *portsc &= val | ~PORTSC_PED;
a0a3167a
HG
999 /* POWNER is masked out by RO_MASK as it is RO when we've no companion */
1000 handle_port_owner_write(s, port, val);
1001 /* And finally apply RO_MASK */
94527ead
GH
1002 val &= PORTSC_RO_MASK;
1003
94527ead 1004 if ((val & PORTSC_PRESET) && !(*portsc & PORTSC_PRESET)) {
dcbd0b5c 1005 trace_usb_ehci_port_reset(port, 1);
94527ead
GH
1006 }
1007
1008 if (!(val & PORTSC_PRESET) &&(*portsc & PORTSC_PRESET)) {
dcbd0b5c 1009 trace_usb_ehci_port_reset(port, 0);
891fb2cd 1010 if (dev && dev->attached) {
d28f4e2d 1011 usb_port_reset(&s->ports[port]);
94527ead
GH
1012 *portsc &= ~PORTSC_CSC;
1013 }
1014
fbd97532
HG
1015 /*
1016 * Table 2.16 Set the enable bit(and enable bit change) to indicate
94527ead 1017 * to SW that this port has a high speed device attached
94527ead 1018 */
891fb2cd 1019 if (dev && dev->attached && (dev->speedmask & USB_SPEED_MASK_HIGH)) {
fbd97532
HG
1020 val |= PORTSC_PED;
1021 }
94527ead
GH
1022 }
1023
1024 *portsc &= ~PORTSC_RO_MASK;
1025 *portsc |= val;
94527ead
GH
1026}
1027
1028static void ehci_mem_writel(void *ptr, target_phys_addr_t addr, uint32_t val)
1029{
1030 EHCIState *s = ptr;
c4f8e211
GH
1031 uint32_t *mmio = (uint32_t *)(&s->mmio[addr]);
1032 uint32_t old = *mmio;
94527ead 1033 int i;
439a97cc 1034
c4f8e211 1035 trace_usb_ehci_mmio_writel(addr, addr2str(addr), val);
94527ead
GH
1036
1037 /* Only aligned reads are allowed on OHCI */
1038 if (addr & 3) {
1039 fprintf(stderr, "usb-ehci: Mis-aligned write to addr 0x"
1040 TARGET_FMT_plx "\n", addr);
1041 return;
1042 }
1043
1044 if (addr >= PORTSC && addr < PORTSC + 4 * NB_PORTS) {
1045 handle_port_status_write(s, (addr-PORTSC)/4, val);
c4f8e211 1046 trace_usb_ehci_mmio_change(addr, addr2str(addr), *mmio, old);
94527ead
GH
1047 return;
1048 }
1049
1050 if (addr < OPREGBASE) {
1051 fprintf(stderr, "usb-ehci: write attempt to read-only register"
1052 TARGET_FMT_plx "\n", addr);
1053 return;
1054 }
1055
1056
1057 /* Do any register specific pre-write processing here. */
94527ead
GH
1058 switch(addr) {
1059 case USBCMD:
94527ead 1060 if ((val & USBCMD_RUNSTOP) && !(s->usbcmd & USBCMD_RUNSTOP)) {
94527ead
GH
1061 qemu_mod_timer(s->frame_timer, qemu_get_clock_ns(vm_clock));
1062 SET_LAST_RUN_CLOCK(s);
439a97cc 1063 ehci_clear_usbsts(s, USBSTS_HALT);
94527ead
GH
1064 }
1065
1066 if (!(val & USBCMD_RUNSTOP) && (s->usbcmd & USBCMD_RUNSTOP)) {
94527ead
GH
1067 qemu_del_timer(s->frame_timer);
1068 // TODO - should finish out some stuff before setting halt
439a97cc 1069 ehci_set_usbsts(s, USBSTS_HALT);
94527ead
GH
1070 }
1071
1072 if (val & USBCMD_HCRESET) {
94527ead 1073 ehci_reset(s);
81d37739 1074 val = s->usbcmd;
94527ead
GH
1075 }
1076
1077 /* not supporting dynamic frame list size at the moment */
1078 if ((val & USBCMD_FLS) && !(s->usbcmd & USBCMD_FLS)) {
1079 fprintf(stderr, "attempt to set frame list size -- value %d\n",
1080 val & USBCMD_FLS);
1081 val &= ~USBCMD_FLS;
1082 }
94527ead
GH
1083 break;
1084
94527ead
GH
1085 case USBSTS:
1086 val &= USBSTS_RO_MASK; // bits 6 thru 31 are RO
439a97cc
GH
1087 ehci_clear_usbsts(s, val); // bits 0 thru 5 are R/WC
1088 val = s->usbsts;
94527ead
GH
1089 ehci_set_interrupt(s, 0);
1090 break;
1091
94527ead
GH
1092 case USBINTR:
1093 val &= USBINTR_MASK;
94527ead
GH
1094 break;
1095
1096 case FRINDEX:
1097 s->sofv = val >> 3;
94527ead
GH
1098 break;
1099
1100 case CONFIGFLAG:
94527ead
GH
1101 val &= 0x1;
1102 if (val) {
1103 for(i = 0; i < NB_PORTS; i++)
a0a3167a 1104 handle_port_owner_write(s, i, 0);
94527ead
GH
1105 }
1106 break;
1107
1108 case PERIODICLISTBASE:
1109 if ((s->usbcmd & USBCMD_PSE) && (s->usbcmd & USBCMD_RUNSTOP)) {
1110 fprintf(stderr,
1111 "ehci: PERIODIC list base register set while periodic schedule\n"
1112 " is enabled and HC is enabled\n");
1113 }
94527ead
GH
1114 break;
1115
1116 case ASYNCLISTADDR:
1117 if ((s->usbcmd & USBCMD_ASE) && (s->usbcmd & USBCMD_RUNSTOP)) {
1118 fprintf(stderr,
1119 "ehci: ASYNC list address register set while async schedule\n"
1120 " is enabled and HC is enabled\n");
1121 }
94527ead
GH
1122 break;
1123 }
1124
c4f8e211
GH
1125 *mmio = val;
1126 trace_usb_ehci_mmio_change(addr, addr2str(addr), *mmio, old);
94527ead
GH
1127}
1128
1129
1130// TODO : Put in common header file, duplication from usb-ohci.c
1131
1132/* Get an array of dwords from main memory */
68d55358
DG
1133static inline int get_dwords(EHCIState *ehci, uint32_t addr,
1134 uint32_t *buf, int num)
94527ead
GH
1135{
1136 int i;
1137
1138 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
4bf80119 1139 pci_dma_read(&ehci->dev, addr, buf, sizeof(*buf));
94527ead
GH
1140 *buf = le32_to_cpu(*buf);
1141 }
1142
1143 return 1;
1144}
1145
1146/* Put an array of dwords in to main memory */
68d55358
DG
1147static inline int put_dwords(EHCIState *ehci, uint32_t addr,
1148 uint32_t *buf, int num)
94527ead
GH
1149{
1150 int i;
1151
1152 for(i = 0; i < num; i++, buf++, addr += sizeof(*buf)) {
1153 uint32_t tmp = cpu_to_le32(*buf);
4bf80119 1154 pci_dma_write(&ehci->dev, addr, &tmp, sizeof(tmp));
94527ead
GH
1155 }
1156
1157 return 1;
1158}
1159
1160// 4.10.2
1161
0122f472 1162static int ehci_qh_do_overlay(EHCIQueue *q)
94527ead
GH
1163{
1164 int i;
1165 int dtoggle;
1166 int ping;
1167 int eps;
1168 int reload;
1169
1170 // remember values in fields to preserve in qh after overlay
1171
0122f472
GH
1172 dtoggle = q->qh.token & QTD_TOKEN_DTOGGLE;
1173 ping = q->qh.token & QTD_TOKEN_PING;
94527ead 1174
0122f472
GH
1175 q->qh.current_qtd = q->qtdaddr;
1176 q->qh.next_qtd = q->qtd.next;
1177 q->qh.altnext_qtd = q->qtd.altnext;
1178 q->qh.token = q->qtd.token;
94527ead
GH
1179
1180
0122f472 1181 eps = get_field(q->qh.epchar, QH_EPCHAR_EPS);
94527ead 1182 if (eps == EHCI_QH_EPS_HIGH) {
0122f472
GH
1183 q->qh.token &= ~QTD_TOKEN_PING;
1184 q->qh.token |= ping;
94527ead
GH
1185 }
1186
0122f472
GH
1187 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
1188 set_field(&q->qh.altnext_qtd, reload, QH_ALTNEXT_NAKCNT);
94527ead
GH
1189
1190 for (i = 0; i < 5; i++) {
0122f472 1191 q->qh.bufptr[i] = q->qtd.bufptr[i];
94527ead
GH
1192 }
1193
0122f472 1194 if (!(q->qh.epchar & QH_EPCHAR_DTC)) {
94527ead 1195 // preserve QH DT bit
0122f472
GH
1196 q->qh.token &= ~QTD_TOKEN_DTOGGLE;
1197 q->qh.token |= dtoggle;
94527ead
GH
1198 }
1199
0122f472
GH
1200 q->qh.bufptr[1] &= ~BUFPTR_CPROGMASK_MASK;
1201 q->qh.bufptr[2] &= ~BUFPTR_FRAMETAG_MASK;
94527ead 1202
68d55358
DG
1203 put_dwords(q->ehci, NLPTR_GET(q->qhaddr), (uint32_t *) &q->qh,
1204 sizeof(EHCIqh) >> 2);
94527ead
GH
1205
1206 return 0;
1207}
1208
0ce668bc 1209static int ehci_init_transfer(EHCIQueue *q)
94527ead 1210{
0ce668bc 1211 uint32_t cpage, offset, bytes, plen;
68d55358 1212 dma_addr_t page;
94527ead 1213
0ce668bc
GH
1214 cpage = get_field(q->qh.token, QTD_TOKEN_CPAGE);
1215 bytes = get_field(q->qh.token, QTD_TOKEN_TBYTES);
0122f472 1216 offset = q->qh.bufptr[0] & ~QTD_BUFPTR_MASK;
68d55358 1217 pci_dma_sglist_init(&q->sgl, &q->ehci->dev, 5);
94527ead 1218
0ce668bc
GH
1219 while (bytes > 0) {
1220 if (cpage > 4) {
1221 fprintf(stderr, "cpage out of range (%d)\n", cpage);
1222 return USB_RET_PROCERR;
1223 }
94527ead 1224
0ce668bc
GH
1225 page = q->qh.bufptr[cpage] & QTD_BUFPTR_MASK;
1226 page += offset;
1227 plen = bytes;
1228 if (plen > 4096 - offset) {
1229 plen = 4096 - offset;
1230 offset = 0;
1231 cpage++;
94527ead
GH
1232 }
1233
0ce668bc
GH
1234 qemu_sglist_add(&q->sgl, page, plen);
1235 bytes -= plen;
1236 }
1237 return 0;
1238}
94527ead 1239
0ce668bc
GH
1240static void ehci_finish_transfer(EHCIQueue *q, int status)
1241{
1242 uint32_t cpage, offset;
94527ead 1243
0ce668bc 1244 qemu_sglist_destroy(&q->sgl);
94527ead 1245
0ce668bc
GH
1246 if (status > 0) {
1247 /* update cpage & offset */
1248 cpage = get_field(q->qh.token, QTD_TOKEN_CPAGE);
1249 offset = q->qh.bufptr[0] & ~QTD_BUFPTR_MASK;
94527ead 1250
0ce668bc
GH
1251 offset += status;
1252 cpage += offset >> QTD_BUFPTR_SH;
1253 offset &= ~QTD_BUFPTR_MASK;
94527ead 1254
0ce668bc
GH
1255 set_field(&q->qh.token, cpage, QTD_TOKEN_CPAGE);
1256 q->qh.bufptr[0] &= QTD_BUFPTR_MASK;
1257 q->qh.bufptr[0] |= offset;
1258 }
94527ead
GH
1259}
1260
d47e59b8 1261static void ehci_async_complete_packet(USBPort *port, USBPacket *packet)
94527ead 1262{
a0a3167a
HG
1263 EHCIQueue *q;
1264 EHCIState *s = port->opaque;
1265 uint32_t portsc = s->portsc[port->index];
1266
1267 if (portsc & PORTSC_POWNER) {
1268 USBPort *companion = s->companion_ports[port->index];
1269 companion->ops->complete(companion, packet);
1270 return;
1271 }
94527ead 1272
a0a3167a 1273 q = container_of(packet, EHCIQueue, packet);
8ac6d699
GH
1274 trace_usb_ehci_queue_action(q, "wakeup");
1275 assert(q->async == EHCI_ASYNC_INFLIGHT);
0122f472 1276 q->async = EHCI_ASYNC_FINISHED;
4f4321c1 1277 q->usb_status = packet->result;
94527ead
GH
1278}
1279
0122f472 1280static void ehci_execute_complete(EHCIQueue *q)
94527ead
GH
1281{
1282 int c_err, reload;
1283
8ac6d699 1284 assert(q->async != EHCI_ASYNC_INFLIGHT);
0122f472 1285 q->async = EHCI_ASYNC_NONE;
94527ead
GH
1286
1287 DPRINTF("execute_complete: qhaddr 0x%x, next %x, qtdaddr 0x%x, status %d\n",
0122f472 1288 q->qhaddr, q->qh.next, q->qtdaddr, q->usb_status);
94527ead 1289
0122f472 1290 if (q->usb_status < 0) {
94527ead
GH
1291err:
1292 /* TO-DO: put this is in a function that can be invoked below as well */
0122f472 1293 c_err = get_field(q->qh.token, QTD_TOKEN_CERR);
94527ead 1294 c_err--;
0122f472 1295 set_field(&q->qh.token, c_err, QTD_TOKEN_CERR);
94527ead 1296
0122f472 1297 switch(q->usb_status) {
94527ead 1298 case USB_RET_NODEV:
d2bd525f
GH
1299 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_XACTERR);
1300 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
94527ead
GH
1301 break;
1302 case USB_RET_STALL:
0122f472
GH
1303 q->qh.token |= QTD_TOKEN_HALT;
1304 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
94527ead
GH
1305 break;
1306 case USB_RET_NAK:
1307 /* 4.10.3 */
0122f472
GH
1308 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
1309 if ((q->pid == USB_TOKEN_IN) && reload) {
1310 int nakcnt = get_field(q->qh.altnext_qtd, QH_ALTNEXT_NAKCNT);
94527ead 1311 nakcnt--;
0122f472 1312 set_field(&q->qh.altnext_qtd, nakcnt, QH_ALTNEXT_NAKCNT);
94527ead 1313 } else if (!reload) {
0122f472 1314 return;
94527ead
GH
1315 }
1316 break;
1317 case USB_RET_BABBLE:
d2bd525f 1318 q->qh.token |= (QTD_TOKEN_HALT | QTD_TOKEN_BABBLE);
0122f472 1319 ehci_record_interrupt(q->ehci, USBSTS_ERRINT);
94527ead
GH
1320 break;
1321 default:
0122f472
GH
1322 /* should not be triggerable */
1323 fprintf(stderr, "USB invalid response %d to handle\n", q->usb_status);
1324 assert(0);
94527ead
GH
1325 break;
1326 }
1327 } else {
1328 // DPRINTF("Short packet condition\n");
1329 // TODO check 4.12 for splits
1330
0122f472
GH
1331 if ((q->usb_status > q->tbytes) && (q->pid == USB_TOKEN_IN)) {
1332 q->usb_status = USB_RET_BABBLE;
94527ead
GH
1333 goto err;
1334 }
1335
0122f472 1336 if (q->tbytes && q->pid == USB_TOKEN_IN) {
0122f472 1337 q->tbytes -= q->usb_status;
94527ead 1338 } else {
0122f472 1339 q->tbytes = 0;
94527ead
GH
1340 }
1341
0122f472
GH
1342 DPRINTF("updating tbytes to %d\n", q->tbytes);
1343 set_field(&q->qh.token, q->tbytes, QTD_TOKEN_TBYTES);
94527ead 1344 }
0ce668bc
GH
1345 ehci_finish_transfer(q, q->usb_status);
1346 usb_packet_unmap(&q->packet);
94527ead 1347
0122f472
GH
1348 q->qh.token ^= QTD_TOKEN_DTOGGLE;
1349 q->qh.token &= ~QTD_TOKEN_ACTIVE;
94527ead 1350
0122f472
GH
1351 if ((q->usb_status >= 0) && (q->qh.token & QTD_TOKEN_IOC)) {
1352 ehci_record_interrupt(q->ehci, USBSTS_INT);
94527ead 1353 }
94527ead
GH
1354}
1355
1356// 4.10.3
1357
0122f472 1358static int ehci_execute(EHCIQueue *q)
94527ead 1359{
94527ead 1360 USBDevice *dev;
079d0b7f 1361 USBEndpoint *ep;
94527ead 1362 int ret;
94527ead
GH
1363 int endp;
1364 int devadr;
1365
0122f472 1366 if ( !(q->qh.token & QTD_TOKEN_ACTIVE)) {
94527ead
GH
1367 fprintf(stderr, "Attempting to execute inactive QH\n");
1368 return USB_RET_PROCERR;
1369 }
1370
0122f472
GH
1371 q->tbytes = (q->qh.token & QTD_TOKEN_TBYTES_MASK) >> QTD_TOKEN_TBYTES_SH;
1372 if (q->tbytes > BUFF_SIZE) {
94527ead
GH
1373 fprintf(stderr, "Request for more bytes than allowed\n");
1374 return USB_RET_PROCERR;
1375 }
1376
0122f472
GH
1377 q->pid = (q->qh.token & QTD_TOKEN_PID_MASK) >> QTD_TOKEN_PID_SH;
1378 switch(q->pid) {
1379 case 0: q->pid = USB_TOKEN_OUT; break;
1380 case 1: q->pid = USB_TOKEN_IN; break;
1381 case 2: q->pid = USB_TOKEN_SETUP; break;
94527ead
GH
1382 default: fprintf(stderr, "bad token\n"); break;
1383 }
1384
0ce668bc 1385 if (ehci_init_transfer(q) != 0) {
94527ead
GH
1386 return USB_RET_PROCERR;
1387 }
1388
0122f472
GH
1389 endp = get_field(q->qh.epchar, QH_EPCHAR_EP);
1390 devadr = get_field(q->qh.epchar, QH_EPCHAR_DEVADDR);
94527ead 1391
079d0b7f
GH
1392 /* TODO: associating device with ehci port */
1393 dev = ehci_find_device(q->ehci, devadr);
1394 ep = usb_ep_get(dev, q->pid, endp);
94527ead 1395
079d0b7f 1396 usb_packet_setup(&q->packet, q->pid, ep);
0ce668bc
GH
1397 usb_packet_map(&q->packet, &q->sgl);
1398
828143c6
GH
1399 ret = usb_handle_packet(dev, &q->packet);
1400 DPRINTF("submit: qh %x next %x qtd %x pid %x len %zd "
1401 "(total %d) endp %x ret %d\n",
1402 q->qhaddr, q->qh.next, q->qtdaddr, q->pid,
1403 q->packet.iov.size, q->tbytes, endp, ret);
94527ead
GH
1404
1405 if (ret > BUFF_SIZE) {
1406 fprintf(stderr, "ret from usb_handle_packet > BUFF_SIZE\n");
1407 return USB_RET_PROCERR;
1408 }
1409
94527ead
GH
1410 return ret;
1411}
1412
1413/* 4.7.2
1414 */
1415
1416static int ehci_process_itd(EHCIState *ehci,
1417 EHCIitd *itd)
1418{
94527ead 1419 USBDevice *dev;
079d0b7f 1420 USBEndpoint *ep;
94527ead 1421 int ret;
828143c6 1422 uint32_t i, len, pid, dir, devaddr, endp;
e654887f 1423 uint32_t pg, off, ptr1, ptr2, max, mult;
94527ead
GH
1424
1425 dir =(itd->bufptr[1] & ITD_BUFPTR_DIRECTION);
e654887f 1426 devaddr = get_field(itd->bufptr[0], ITD_BUFPTR_DEVADDR);
94527ead 1427 endp = get_field(itd->bufptr[0], ITD_BUFPTR_EP);
e654887f
GH
1428 max = get_field(itd->bufptr[1], ITD_BUFPTR_MAXPKT);
1429 mult = get_field(itd->bufptr[2], ITD_BUFPTR_MULT);
94527ead
GH
1430
1431 for(i = 0; i < 8; i++) {
1432 if (itd->transact[i] & ITD_XACT_ACTIVE) {
e654887f
GH
1433 pg = get_field(itd->transact[i], ITD_XACT_PGSEL);
1434 off = itd->transact[i] & ITD_XACT_OFFSET_MASK;
1435 ptr1 = (itd->bufptr[pg] & ITD_BUFPTR_MASK);
1436 ptr2 = (itd->bufptr[pg+1] & ITD_BUFPTR_MASK);
1437 len = get_field(itd->transact[i], ITD_XACT_LENGTH);
1438
1439 if (len > max * mult) {
1440 len = max * mult;
1441 }
94527ead
GH
1442
1443 if (len > BUFF_SIZE) {
1444 return USB_RET_PROCERR;
1445 }
1446
68d55358 1447 pci_dma_sglist_init(&ehci->isgl, &ehci->dev, 2);
e654887f
GH
1448 if (off + len > 4096) {
1449 /* transfer crosses page border */
0ce668bc
GH
1450 uint32_t len2 = off + len - 4096;
1451 uint32_t len1 = len - len2;
1452 qemu_sglist_add(&ehci->isgl, ptr1 + off, len1);
1453 qemu_sglist_add(&ehci->isgl, ptr2, len2);
e654887f 1454 } else {
0ce668bc 1455 qemu_sglist_add(&ehci->isgl, ptr1 + off, len);
e654887f 1456 }
94527ead 1457
0ce668bc 1458 pid = dir ? USB_TOKEN_IN : USB_TOKEN_OUT;
94527ead 1459
079d0b7f
GH
1460 dev = ehci_find_device(ehci, devaddr);
1461 ep = usb_ep_get(dev, pid, endp);
1462 usb_packet_setup(&ehci->ipacket, pid, ep);
0ce668bc 1463 usb_packet_map(&ehci->ipacket, &ehci->isgl);
94527ead 1464
828143c6 1465 ret = usb_handle_packet(dev, &ehci->ipacket);
94527ead 1466
0ce668bc
GH
1467 usb_packet_unmap(&ehci->ipacket);
1468 qemu_sglist_destroy(&ehci->isgl);
1469
e654887f 1470#if 0
94527ead
GH
1471 /* In isoch, there is no facility to indicate a NAK so let's
1472 * instead just complete a zero-byte transaction. Setting
1473 * DBERR seems too draconian.
1474 */
1475
1476 if (ret == USB_RET_NAK) {
1477 if (ehci->isoch_pause > 0) {
1478 DPRINTF("ISOCH: received a NAK but paused so returning\n");
1479 ehci->isoch_pause--;
1480 return 0;
1481 } else if (ehci->isoch_pause == -1) {
1482 DPRINTF("ISOCH: recv NAK & isoch pause inactive, setting\n");
1483 // Pause frindex for up to 50 msec waiting for data from
1484 // remote
1485 ehci->isoch_pause = 50;
1486 return 0;
1487 } else {
1488 DPRINTF("ISOCH: isoch pause timeout! return 0\n");
1489 ret = 0;
1490 }
1491 } else {
1492 DPRINTF("ISOCH: received ACK, clearing pause\n");
1493 ehci->isoch_pause = -1;
1494 }
e654887f
GH
1495#else
1496 if (ret == USB_RET_NAK) {
1497 ret = 0;
1498 }
1499#endif
94527ead
GH
1500
1501 if (ret >= 0) {
e654887f
GH
1502 if (!dir) {
1503 /* OUT */
1504 set_field(&itd->transact[i], len - ret, ITD_XACT_LENGTH);
1505 } else {
1506 /* IN */
e654887f
GH
1507 set_field(&itd->transact[i], ret, ITD_XACT_LENGTH);
1508 }
94527ead
GH
1509
1510 if (itd->transact[i] & ITD_XACT_IOC) {
1511 ehci_record_interrupt(ehci, USBSTS_INT);
1512 }
1513 }
e654887f 1514 itd->transact[i] &= ~ITD_XACT_ACTIVE;
94527ead
GH
1515 }
1516 }
1517 return 0;
1518}
1519
1520/* This state is the entry point for asynchronous schedule
1521 * processing. Entry here consitutes a EHCI start event state (4.8.5)
1522 */
26d53979 1523static int ehci_state_waitlisthead(EHCIState *ehci, int async)
94527ead 1524{
0122f472 1525 EHCIqh qh;
94527ead
GH
1526 int i = 0;
1527 int again = 0;
1528 uint32_t entry = ehci->asynclistaddr;
1529
1530 /* set reclamation flag at start event (4.8.6) */
1531 if (async) {
439a97cc 1532 ehci_set_usbsts(ehci, USBSTS_REC);
94527ead
GH
1533 }
1534
8ac6d699
GH
1535 ehci_queues_rip_unused(ehci);
1536
94527ead
GH
1537 /* Find the head of the list (4.9.1.1) */
1538 for(i = 0; i < MAX_QH; i++) {
68d55358
DG
1539 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &qh,
1540 sizeof(EHCIqh) >> 2);
8ac6d699 1541 ehci_trace_qh(NULL, NLPTR_GET(entry), &qh);
94527ead 1542
0122f472 1543 if (qh.epchar & QH_EPCHAR_H) {
94527ead
GH
1544 if (async) {
1545 entry |= (NLPTR_TYPE_QH << 1);
1546 }
1547
0122f472 1548 ehci_set_fetch_addr(ehci, async, entry);
26d53979 1549 ehci_set_state(ehci, async, EST_FETCHENTRY);
94527ead
GH
1550 again = 1;
1551 goto out;
1552 }
1553
0122f472 1554 entry = qh.next;
94527ead 1555 if (entry == ehci->asynclistaddr) {
94527ead
GH
1556 break;
1557 }
1558 }
1559
1560 /* no head found for list. */
1561
26d53979 1562 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
1563
1564out:
1565 return again;
1566}
1567
1568
1569/* This state is the entry point for periodic schedule processing as
1570 * well as being a continuation state for async processing.
1571 */
26d53979 1572static int ehci_state_fetchentry(EHCIState *ehci, int async)
94527ead
GH
1573{
1574 int again = 0;
0122f472 1575 uint32_t entry = ehci_get_fetch_addr(ehci, async);
94527ead 1576
94527ead
GH
1577 if (entry < 0x1000) {
1578 DPRINTF("fetchentry: entry invalid (0x%08x)\n", entry);
26d53979 1579 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
1580 goto out;
1581 }
1582
1583 /* section 4.8, only QH in async schedule */
1584 if (async && (NLPTR_TYPE_GET(entry) != NLPTR_TYPE_QH)) {
1585 fprintf(stderr, "non queue head request in async schedule\n");
1586 return -1;
1587 }
1588
1589 switch (NLPTR_TYPE_GET(entry)) {
1590 case NLPTR_TYPE_QH:
26d53979 1591 ehci_set_state(ehci, async, EST_FETCHQH);
94527ead
GH
1592 again = 1;
1593 break;
1594
1595 case NLPTR_TYPE_ITD:
26d53979 1596 ehci_set_state(ehci, async, EST_FETCHITD);
94527ead
GH
1597 again = 1;
1598 break;
1599
2fe80192
GH
1600 case NLPTR_TYPE_STITD:
1601 ehci_set_state(ehci, async, EST_FETCHSITD);
1602 again = 1;
1603 break;
1604
94527ead 1605 default:
2fe80192 1606 /* TODO: handle FSTN type */
94527ead
GH
1607 fprintf(stderr, "FETCHENTRY: entry at %X is of type %d "
1608 "which is not supported yet\n", entry, NLPTR_TYPE_GET(entry));
1609 return -1;
1610 }
1611
1612out:
1613 return again;
1614}
1615
0122f472 1616static EHCIQueue *ehci_state_fetchqh(EHCIState *ehci, int async)
94527ead 1617{
0122f472
GH
1618 uint32_t entry;
1619 EHCIQueue *q;
94527ead 1620 int reload;
94527ead 1621
0122f472 1622 entry = ehci_get_fetch_addr(ehci, async);
8ac6d699
GH
1623 q = ehci_find_queue_by_qh(ehci, entry);
1624 if (NULL == q) {
1625 q = ehci_alloc_queue(ehci, async);
1626 }
0122f472 1627 q->qhaddr = entry;
8ac6d699
GH
1628 q->seen++;
1629
1630 if (q->seen > 1) {
1631 /* we are going in circles -- stop processing */
1632 ehci_set_state(ehci, async, EST_ACTIVE);
1633 q = NULL;
1634 goto out;
1635 }
94527ead 1636
68d55358
DG
1637 get_dwords(ehci, NLPTR_GET(q->qhaddr),
1638 (uint32_t *) &q->qh, sizeof(EHCIqh) >> 2);
8ac6d699
GH
1639 ehci_trace_qh(q, NLPTR_GET(q->qhaddr), &q->qh);
1640
1641 if (q->async == EHCI_ASYNC_INFLIGHT) {
1642 /* I/O still in progress -- skip queue */
1643 ehci_set_state(ehci, async, EST_HORIZONTALQH);
1644 goto out;
1645 }
1646 if (q->async == EHCI_ASYNC_FINISHED) {
1647 /* I/O finished -- continue processing queue */
1648 trace_usb_ehci_queue_action(q, "resume");
1649 ehci_set_state(ehci, async, EST_EXECUTING);
1650 goto out;
1651 }
0122f472
GH
1652
1653 if (async && (q->qh.epchar & QH_EPCHAR_H)) {
94527ead
GH
1654
1655 /* EHCI spec version 1.0 Section 4.8.3 & 4.10.1 */
1656 if (ehci->usbsts & USBSTS_REC) {
439a97cc 1657 ehci_clear_usbsts(ehci, USBSTS_REC);
94527ead
GH
1658 } else {
1659 DPRINTF("FETCHQH: QH 0x%08x. H-bit set, reclamation status reset"
0122f472 1660 " - done processing\n", q->qhaddr);
26d53979 1661 ehci_set_state(ehci, async, EST_ACTIVE);
0122f472 1662 q = NULL;
94527ead
GH
1663 goto out;
1664 }
1665 }
1666
1667#if EHCI_DEBUG
0122f472 1668 if (q->qhaddr != q->qh.next) {
94527ead 1669 DPRINTF("FETCHQH: QH 0x%08x (h %x halt %x active %x) next 0x%08x\n",
0122f472
GH
1670 q->qhaddr,
1671 q->qh.epchar & QH_EPCHAR_H,
1672 q->qh.token & QTD_TOKEN_HALT,
1673 q->qh.token & QTD_TOKEN_ACTIVE,
1674 q->qh.next);
94527ead
GH
1675 }
1676#endif
1677
0122f472 1678 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
94527ead 1679 if (reload) {
0122f472 1680 set_field(&q->qh.altnext_qtd, reload, QH_ALTNEXT_NAKCNT);
94527ead
GH
1681 }
1682
0122f472 1683 if (q->qh.token & QTD_TOKEN_HALT) {
26d53979 1684 ehci_set_state(ehci, async, EST_HORIZONTALQH);
94527ead 1685
0122f472
GH
1686 } else if ((q->qh.token & QTD_TOKEN_ACTIVE) && (q->qh.current_qtd > 0x1000)) {
1687 q->qtdaddr = q->qh.current_qtd;
26d53979 1688 ehci_set_state(ehci, async, EST_FETCHQTD);
94527ead
GH
1689
1690 } else {
1691 /* EHCI spec version 1.0 Section 4.10.2 */
26d53979 1692 ehci_set_state(ehci, async, EST_ADVANCEQUEUE);
94527ead
GH
1693 }
1694
1695out:
0122f472 1696 return q;
94527ead
GH
1697}
1698
26d53979 1699static int ehci_state_fetchitd(EHCIState *ehci, int async)
94527ead 1700{
0122f472 1701 uint32_t entry;
94527ead
GH
1702 EHCIitd itd;
1703
0122f472
GH
1704 assert(!async);
1705 entry = ehci_get_fetch_addr(ehci, async);
1706
68d55358 1707 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
94527ead 1708 sizeof(EHCIitd) >> 2);
0122f472 1709 ehci_trace_itd(ehci, entry, &itd);
94527ead
GH
1710
1711 if (ehci_process_itd(ehci, &itd) != 0) {
1712 return -1;
1713 }
1714
68d55358
DG
1715 put_dwords(ehci, NLPTR_GET(entry), (uint32_t *) &itd,
1716 sizeof(EHCIitd) >> 2);
0122f472 1717 ehci_set_fetch_addr(ehci, async, itd.next);
26d53979 1718 ehci_set_state(ehci, async, EST_FETCHENTRY);
94527ead
GH
1719
1720 return 1;
1721}
1722
2fe80192
GH
1723static int ehci_state_fetchsitd(EHCIState *ehci, int async)
1724{
1725 uint32_t entry;
1726 EHCIsitd sitd;
1727
1728 assert(!async);
1729 entry = ehci_get_fetch_addr(ehci, async);
1730
68d55358 1731 get_dwords(ehci, NLPTR_GET(entry), (uint32_t *)&sitd,
2fe80192
GH
1732 sizeof(EHCIsitd) >> 2);
1733 ehci_trace_sitd(ehci, entry, &sitd);
1734
1735 if (!(sitd.results & SITD_RESULTS_ACTIVE)) {
1736 /* siTD is not active, nothing to do */;
1737 } else {
1738 /* TODO: split transfers are not implemented */
1739 fprintf(stderr, "WARNING: Skipping active siTD\n");
1740 }
1741
1742 ehci_set_fetch_addr(ehci, async, sitd.next);
1743 ehci_set_state(ehci, async, EST_FETCHENTRY);
1744 return 1;
1745}
1746
94527ead 1747/* Section 4.10.2 - paragraph 3 */
0122f472 1748static int ehci_state_advqueue(EHCIQueue *q, int async)
94527ead
GH
1749{
1750#if 0
1751 /* TO-DO: 4.10.2 - paragraph 2
1752 * if I-bit is set to 1 and QH is not active
1753 * go to horizontal QH
1754 */
1755 if (I-bit set) {
26d53979 1756 ehci_set_state(ehci, async, EST_HORIZONTALQH);
94527ead
GH
1757 goto out;
1758 }
1759#endif
1760
1761 /*
1762 * want data and alt-next qTD is valid
1763 */
0122f472
GH
1764 if (((q->qh.token & QTD_TOKEN_TBYTES_MASK) != 0) &&
1765 (q->qh.altnext_qtd > 0x1000) &&
1766 (NLPTR_TBIT(q->qh.altnext_qtd) == 0)) {
1767 q->qtdaddr = q->qh.altnext_qtd;
1768 ehci_set_state(q->ehci, async, EST_FETCHQTD);
94527ead
GH
1769
1770 /*
1771 * next qTD is valid
1772 */
0122f472
GH
1773 } else if ((q->qh.next_qtd > 0x1000) &&
1774 (NLPTR_TBIT(q->qh.next_qtd) == 0)) {
1775 q->qtdaddr = q->qh.next_qtd;
1776 ehci_set_state(q->ehci, async, EST_FETCHQTD);
94527ead
GH
1777
1778 /*
1779 * no valid qTD, try next QH
1780 */
1781 } else {
0122f472 1782 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead
GH
1783 }
1784
1785 return 1;
1786}
1787
1788/* Section 4.10.2 - paragraph 4 */
0122f472 1789static int ehci_state_fetchqtd(EHCIQueue *q, int async)
94527ead 1790{
94527ead
GH
1791 int again = 0;
1792
68d55358
DG
1793 get_dwords(q->ehci, NLPTR_GET(q->qtdaddr), (uint32_t *) &q->qtd,
1794 sizeof(EHCIqtd) >> 2);
8ac6d699 1795 ehci_trace_qtd(q, NLPTR_GET(q->qtdaddr), &q->qtd);
94527ead 1796
0122f472
GH
1797 if (q->qtd.token & QTD_TOKEN_ACTIVE) {
1798 ehci_set_state(q->ehci, async, EST_EXECUTE);
94527ead
GH
1799 again = 1;
1800 } else {
0122f472 1801 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead
GH
1802 again = 1;
1803 }
1804
1805 return again;
1806}
1807
0122f472 1808static int ehci_state_horizqh(EHCIQueue *q, int async)
94527ead
GH
1809{
1810 int again = 0;
1811
0122f472
GH
1812 if (ehci_get_fetch_addr(q->ehci, async) != q->qh.next) {
1813 ehci_set_fetch_addr(q->ehci, async, q->qh.next);
1814 ehci_set_state(q->ehci, async, EST_FETCHENTRY);
94527ead
GH
1815 again = 1;
1816 } else {
0122f472 1817 ehci_set_state(q->ehci, async, EST_ACTIVE);
94527ead
GH
1818 }
1819
1820 return again;
1821}
1822
8ac6d699
GH
1823/*
1824 * Write the qh back to guest physical memory. This step isn't
1825 * in the EHCI spec but we need to do it since we don't share
1826 * physical memory with our guest VM.
1827 *
1828 * The first three dwords are read-only for the EHCI, so skip them
1829 * when writing back the qh.
1830 */
1831static void ehci_flush_qh(EHCIQueue *q)
1832{
1833 uint32_t *qh = (uint32_t *) &q->qh;
1834 uint32_t dwords = sizeof(EHCIqh) >> 2;
1835 uint32_t addr = NLPTR_GET(q->qhaddr);
1836
68d55358 1837 put_dwords(q->ehci, addr + 3 * sizeof(uint32_t), qh + 3, dwords - 3);
8ac6d699
GH
1838}
1839
0122f472 1840static int ehci_state_execute(EHCIQueue *q, int async)
94527ead 1841{
94527ead
GH
1842 int again = 0;
1843 int reload, nakcnt;
1844 int smask;
1845
0122f472 1846 if (ehci_qh_do_overlay(q) != 0) {
94527ead
GH
1847 return -1;
1848 }
1849
0122f472 1850 smask = get_field(q->qh.epcap, QH_EPCAP_SMASK);
94527ead
GH
1851
1852 if (!smask) {
0122f472
GH
1853 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
1854 nakcnt = get_field(q->qh.altnext_qtd, QH_ALTNEXT_NAKCNT);
94527ead 1855 if (reload && !nakcnt) {
0122f472 1856 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead
GH
1857 again = 1;
1858 goto out;
1859 }
1860 }
1861
1862 // TODO verify enough time remains in the uframe as in 4.4.1.1
1863 // TODO write back ptr to async list when done or out of time
1864 // TODO Windows does not seem to ever set the MULT field
1865
1866 if (!async) {
0122f472 1867 int transactCtr = get_field(q->qh.epcap, QH_EPCAP_MULT);
94527ead 1868 if (!transactCtr) {
0122f472 1869 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead
GH
1870 again = 1;
1871 goto out;
1872 }
1873 }
1874
1875 if (async) {
0122f472 1876 ehci_set_usbsts(q->ehci, USBSTS_REC);
94527ead
GH
1877 }
1878
0122f472
GH
1879 q->usb_status = ehci_execute(q);
1880 if (q->usb_status == USB_RET_PROCERR) {
94527ead
GH
1881 again = -1;
1882 goto out;
1883 }
8ac6d699
GH
1884 if (q->usb_status == USB_RET_ASYNC) {
1885 ehci_flush_qh(q);
1886 trace_usb_ehci_queue_action(q, "suspend");
1887 q->async = EHCI_ASYNC_INFLIGHT;
1888 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead 1889 again = 1;
8ac6d699 1890 goto out;
94527ead
GH
1891 }
1892
8ac6d699
GH
1893 ehci_set_state(q->ehci, async, EST_EXECUTING);
1894 again = 1;
1895
94527ead
GH
1896out:
1897 return again;
1898}
1899
0122f472 1900static int ehci_state_executing(EHCIQueue *q, int async)
94527ead 1901{
94527ead
GH
1902 int again = 0;
1903 int reload, nakcnt;
1904
0122f472
GH
1905 ehci_execute_complete(q);
1906 if (q->usb_status == USB_RET_ASYNC) {
94527ead
GH
1907 goto out;
1908 }
0122f472 1909 if (q->usb_status == USB_RET_PROCERR) {
94527ead
GH
1910 again = -1;
1911 goto out;
1912 }
1913
1914 // 4.10.3
1915 if (!async) {
0122f472 1916 int transactCtr = get_field(q->qh.epcap, QH_EPCAP_MULT);
94527ead 1917 transactCtr--;
0122f472 1918 set_field(&q->qh.epcap, transactCtr, QH_EPCAP_MULT);
94527ead
GH
1919 // 4.10.3, bottom of page 82, should exit this state when transaction
1920 // counter decrements to 0
1921 }
1922
0122f472 1923 reload = get_field(q->qh.epchar, QH_EPCHAR_RL);
94527ead 1924 if (reload) {
0122f472
GH
1925 nakcnt = get_field(q->qh.altnext_qtd, QH_ALTNEXT_NAKCNT);
1926 if (q->usb_status == USB_RET_NAK) {
94527ead
GH
1927 if (nakcnt) {
1928 nakcnt--;
1929 }
94527ead
GH
1930 } else {
1931 nakcnt = reload;
94527ead 1932 }
0122f472 1933 set_field(&q->qh.altnext_qtd, nakcnt, QH_ALTNEXT_NAKCNT);
94527ead
GH
1934 }
1935
94527ead 1936 /* 4.10.5 */
0122f472
GH
1937 if ((q->usb_status == USB_RET_NAK) || (q->qh.token & QTD_TOKEN_ACTIVE)) {
1938 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
94527ead 1939 } else {
0122f472 1940 ehci_set_state(q->ehci, async, EST_WRITEBACK);
94527ead
GH
1941 }
1942
1943 again = 1;
1944
1945out:
8ac6d699 1946 ehci_flush_qh(q);
94527ead
GH
1947 return again;
1948}
1949
1950
0122f472 1951static int ehci_state_writeback(EHCIQueue *q, int async)
94527ead 1952{
94527ead
GH
1953 int again = 0;
1954
1955 /* Write back the QTD from the QH area */
8ac6d699 1956 ehci_trace_qtd(q, NLPTR_GET(q->qtdaddr), (EHCIqtd*) &q->qh.next_qtd);
68d55358
DG
1957 put_dwords(q->ehci, NLPTR_GET(q->qtdaddr), (uint32_t *) &q->qh.next_qtd,
1958 sizeof(EHCIqtd) >> 2);
94527ead 1959
d2bd525f
GH
1960 /*
1961 * EHCI specs say go horizontal here.
1962 *
1963 * We can also advance the queue here for performance reasons. We
1964 * need to take care to only take that shortcut in case we've
1965 * processed the qtd just written back without errors, i.e. halt
1966 * bit is clear.
94527ead 1967 */
d2bd525f
GH
1968 if (q->qh.token & QTD_TOKEN_HALT) {
1969 ehci_set_state(q->ehci, async, EST_HORIZONTALQH);
1970 again = 1;
1971 } else {
0122f472 1972 ehci_set_state(q->ehci, async, EST_ADVANCEQUEUE);
94527ead 1973 again = 1;
d2bd525f 1974 }
94527ead
GH
1975 return again;
1976}
1977
1978/*
1979 * This is the state machine that is common to both async and periodic
1980 */
1981
26d53979
GH
1982static void ehci_advance_state(EHCIState *ehci,
1983 int async)
94527ead 1984{
0122f472 1985 EHCIQueue *q = NULL;
94527ead
GH
1986 int again;
1987 int iter = 0;
1988
1989 do {
26d53979 1990 if (ehci_get_state(ehci, async) == EST_FETCHQH) {
94527ead
GH
1991 iter++;
1992 /* if we are roaming a lot of QH without executing a qTD
1993 * something is wrong with the linked list. TO-DO: why is
1994 * this hack needed?
1995 */
8ac6d699
GH
1996 assert(iter < MAX_ITERATIONS);
1997#if 0
94527ead
GH
1998 if (iter > MAX_ITERATIONS) {
1999 DPRINTF("\n*** advance_state: bailing on MAX ITERATIONS***\n");
26d53979 2000 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
2001 break;
2002 }
8ac6d699 2003#endif
94527ead 2004 }
26d53979 2005 switch(ehci_get_state(ehci, async)) {
94527ead 2006 case EST_WAITLISTHEAD:
26d53979 2007 again = ehci_state_waitlisthead(ehci, async);
94527ead
GH
2008 break;
2009
2010 case EST_FETCHENTRY:
26d53979 2011 again = ehci_state_fetchentry(ehci, async);
94527ead
GH
2012 break;
2013
2014 case EST_FETCHQH:
0122f472
GH
2015 q = ehci_state_fetchqh(ehci, async);
2016 again = q ? 1 : 0;
94527ead
GH
2017 break;
2018
2019 case EST_FETCHITD:
26d53979 2020 again = ehci_state_fetchitd(ehci, async);
94527ead
GH
2021 break;
2022
2fe80192
GH
2023 case EST_FETCHSITD:
2024 again = ehci_state_fetchsitd(ehci, async);
2025 break;
2026
94527ead 2027 case EST_ADVANCEQUEUE:
0122f472 2028 again = ehci_state_advqueue(q, async);
94527ead
GH
2029 break;
2030
2031 case EST_FETCHQTD:
0122f472 2032 again = ehci_state_fetchqtd(q, async);
94527ead
GH
2033 break;
2034
2035 case EST_HORIZONTALQH:
0122f472 2036 again = ehci_state_horizqh(q, async);
94527ead
GH
2037 break;
2038
2039 case EST_EXECUTE:
2040 iter = 0;
0122f472 2041 again = ehci_state_execute(q, async);
94527ead
GH
2042 break;
2043
2044 case EST_EXECUTING:
8ac6d699 2045 assert(q != NULL);
0122f472 2046 again = ehci_state_executing(q, async);
94527ead
GH
2047 break;
2048
2049 case EST_WRITEBACK:
b2467216 2050 assert(q != NULL);
0122f472 2051 again = ehci_state_writeback(q, async);
94527ead
GH
2052 break;
2053
2054 default:
2055 fprintf(stderr, "Bad state!\n");
2056 again = -1;
8ac6d699 2057 assert(0);
94527ead
GH
2058 break;
2059 }
2060
2061 if (again < 0) {
2062 fprintf(stderr, "processing error - resetting ehci HC\n");
2063 ehci_reset(ehci);
2064 again = 0;
8ac6d699 2065 assert(0);
94527ead
GH
2066 }
2067 }
2068 while (again);
2069
2070 ehci_commit_interrupt(ehci);
94527ead
GH
2071}
2072
2073static void ehci_advance_async_state(EHCIState *ehci)
2074{
26d53979 2075 int async = 1;
94527ead 2076
26d53979 2077 switch(ehci_get_state(ehci, async)) {
94527ead
GH
2078 case EST_INACTIVE:
2079 if (!(ehci->usbcmd & USBCMD_ASE)) {
2080 break;
2081 }
439a97cc 2082 ehci_set_usbsts(ehci, USBSTS_ASS);
26d53979 2083 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
2084 // No break, fall through to ACTIVE
2085
2086 case EST_ACTIVE:
2087 if ( !(ehci->usbcmd & USBCMD_ASE)) {
439a97cc 2088 ehci_clear_usbsts(ehci, USBSTS_ASS);
26d53979 2089 ehci_set_state(ehci, async, EST_INACTIVE);
94527ead
GH
2090 break;
2091 }
2092
2093 /* If the doorbell is set, the guest wants to make a change to the
2094 * schedule. The host controller needs to release cached data.
2095 * (section 4.8.2)
2096 */
2097 if (ehci->usbcmd & USBCMD_IAAD) {
2098 DPRINTF("ASYNC: doorbell request acknowledged\n");
2099 ehci->usbcmd &= ~USBCMD_IAAD;
2100 ehci_set_interrupt(ehci, USBSTS_IAA);
2101 break;
2102 }
2103
2104 /* make sure guest has acknowledged */
2105 /* TO-DO: is this really needed? */
2106 if (ehci->usbsts & USBSTS_IAA) {
2107 DPRINTF("IAA status bit still set.\n");
2108 break;
2109 }
2110
94527ead
GH
2111 /* check that address register has been set */
2112 if (ehci->asynclistaddr == 0) {
2113 break;
2114 }
2115
26d53979 2116 ehci_set_state(ehci, async, EST_WAITLISTHEAD);
26d53979 2117 ehci_advance_state(ehci, async);
94527ead
GH
2118 break;
2119
2120 default:
2121 /* this should only be due to a developer mistake */
2122 fprintf(stderr, "ehci: Bad asynchronous state %d. "
2123 "Resetting to active\n", ehci->astate);
0122f472 2124 assert(0);
94527ead
GH
2125 }
2126}
2127
2128static void ehci_advance_periodic_state(EHCIState *ehci)
2129{
2130 uint32_t entry;
2131 uint32_t list;
26d53979 2132 int async = 0;
94527ead
GH
2133
2134 // 4.6
2135
26d53979 2136 switch(ehci_get_state(ehci, async)) {
94527ead
GH
2137 case EST_INACTIVE:
2138 if ( !(ehci->frindex & 7) && (ehci->usbcmd & USBCMD_PSE)) {
439a97cc 2139 ehci_set_usbsts(ehci, USBSTS_PSS);
26d53979 2140 ehci_set_state(ehci, async, EST_ACTIVE);
94527ead
GH
2141 // No break, fall through to ACTIVE
2142 } else
2143 break;
2144
2145 case EST_ACTIVE:
2146 if ( !(ehci->frindex & 7) && !(ehci->usbcmd & USBCMD_PSE)) {
439a97cc 2147 ehci_clear_usbsts(ehci, USBSTS_PSS);
26d53979 2148 ehci_set_state(ehci, async, EST_INACTIVE);
94527ead
GH
2149 break;
2150 }
2151
2152 list = ehci->periodiclistbase & 0xfffff000;
2153 /* check that register has been set */
2154 if (list == 0) {
2155 break;
2156 }
2157 list |= ((ehci->frindex & 0x1ff8) >> 1);
2158
4bf80119 2159 pci_dma_read(&ehci->dev, list, &entry, sizeof entry);
94527ead
GH
2160 entry = le32_to_cpu(entry);
2161
2162 DPRINTF("PERIODIC state adv fr=%d. [%08X] -> %08X\n",
2163 ehci->frindex / 8, list, entry);
0122f472 2164 ehci_set_fetch_addr(ehci, async,entry);
26d53979
GH
2165 ehci_set_state(ehci, async, EST_FETCHENTRY);
2166 ehci_advance_state(ehci, async);
94527ead
GH
2167 break;
2168
94527ead
GH
2169 default:
2170 /* this should only be due to a developer mistake */
2171 fprintf(stderr, "ehci: Bad periodic state %d. "
2172 "Resetting to active\n", ehci->pstate);
0122f472 2173 assert(0);
94527ead
GH
2174 }
2175}
2176
2177static void ehci_frame_timer(void *opaque)
2178{
2179 EHCIState *ehci = opaque;
2180 int64_t expire_time, t_now;
adddecb1 2181 uint64_t ns_elapsed;
94527ead 2182 int frames;
94527ead
GH
2183 int i;
2184 int skipped_frames = 0;
2185
94527ead 2186 t_now = qemu_get_clock_ns(vm_clock);
16a2dee6 2187 expire_time = t_now + (get_ticks_per_sec() / ehci->freq);
94527ead 2188
adddecb1
GH
2189 ns_elapsed = t_now - ehci->last_run_ns;
2190 frames = ns_elapsed / FRAME_TIMER_NS;
94527ead
GH
2191
2192 for (i = 0; i < frames; i++) {
2193 if ( !(ehci->usbsts & USBSTS_HALT)) {
2194 if (ehci->isoch_pause <= 0) {
2195 ehci->frindex += 8;
2196 }
2197
2198 if (ehci->frindex > 0x00001fff) {
2199 ehci->frindex = 0;
2200 ehci_set_interrupt(ehci, USBSTS_FLR);
2201 }
2202
2203 ehci->sofv = (ehci->frindex - 1) >> 3;
2204 ehci->sofv &= 0x000003ff;
2205 }
2206
16a2dee6 2207 if (frames - i > ehci->maxframes) {
94527ead
GH
2208 skipped_frames++;
2209 } else {
d0539307 2210 ehci_advance_periodic_state(ehci);
94527ead
GH
2211 }
2212
adddecb1 2213 ehci->last_run_ns += FRAME_TIMER_NS;
94527ead
GH
2214 }
2215
2216#if 0
2217 if (skipped_frames) {
2218 DPRINTF("WARNING - EHCI skipped %d frames\n", skipped_frames);
2219 }
2220#endif
2221
2222 /* Async is not inside loop since it executes everything it can once
2223 * called
2224 */
d0539307 2225 ehci_advance_async_state(ehci);
94527ead
GH
2226
2227 qemu_mod_timer(ehci->frame_timer, expire_time);
2228}
2229
94527ead 2230
e57964f5
AK
2231static const MemoryRegionOps ehci_mem_ops = {
2232 .old_mmio = {
2233 .read = { ehci_mem_readb, ehci_mem_readw, ehci_mem_readl },
2234 .write = { ehci_mem_writeb, ehci_mem_writew, ehci_mem_writel },
2235 },
2236 .endianness = DEVICE_LITTLE_ENDIAN,
94527ead
GH
2237};
2238
94527ead
GH
2239static int usb_ehci_initfn(PCIDevice *dev);
2240
2241static USBPortOps ehci_port_ops = {
2242 .attach = ehci_attach,
2243 .detach = ehci_detach,
4706ab6c 2244 .child_detach = ehci_child_detach,
a0a3167a 2245 .wakeup = ehci_wakeup,
94527ead
GH
2246 .complete = ehci_async_complete_packet,
2247};
2248
07771f6f 2249static USBBusOps ehci_bus_ops = {
a0a3167a 2250 .register_companion = ehci_register_companion,
07771f6f
GH
2251};
2252
9490fb06
GH
2253static const VMStateDescription vmstate_ehci = {
2254 .name = "ehci",
2255 .unmigratable = 1,
2256};
2257
3028376e
GH
2258static Property ehci_properties[] = {
2259 DEFINE_PROP_UINT32("freq", EHCIState, freq, FRAME_TIMER_FREQ),
2260 DEFINE_PROP_UINT32("maxframes", EHCIState, maxframes, 128),
2261 DEFINE_PROP_END_OF_LIST(),
2262};
2263
40021f08
AL
2264static void ehci_class_init(ObjectClass *klass, void *data)
2265{
39bffca2 2266 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2267 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2268
2269 k->init = usb_ehci_initfn;
2270 k->vendor_id = PCI_VENDOR_ID_INTEL;
2271 k->device_id = PCI_DEVICE_ID_INTEL_82801D; /* ich4 */
2272 k->revision = 0x10;
2273 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
2274 dc->vmsd = &vmstate_ehci;
2275 dc->props = ehci_properties;
40021f08
AL
2276}
2277
39bffca2
AL
2278static TypeInfo ehci_info = {
2279 .name = "usb-ehci",
2280 .parent = TYPE_PCI_DEVICE,
2281 .instance_size = sizeof(EHCIState),
2282 .class_init = ehci_class_init,
e855761c
AL
2283};
2284
40021f08
AL
2285static void ich9_ehci_class_init(ObjectClass *klass, void *data)
2286{
39bffca2 2287 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
2288 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
2289
2290 k->init = usb_ehci_initfn;
2291 k->vendor_id = PCI_VENDOR_ID_INTEL;
2292 k->device_id = PCI_DEVICE_ID_INTEL_82801I_EHCI1;
2293 k->revision = 0x03;
2294 k->class_id = PCI_CLASS_SERIAL_USB;
39bffca2
AL
2295 dc->vmsd = &vmstate_ehci;
2296 dc->props = ehci_properties;
40021f08
AL
2297}
2298
39bffca2
AL
2299static TypeInfo ich9_ehci_info = {
2300 .name = "ich9-usb-ehci1",
2301 .parent = TYPE_PCI_DEVICE,
2302 .instance_size = sizeof(EHCIState),
2303 .class_init = ich9_ehci_class_init,
94527ead
GH
2304};
2305
2306static int usb_ehci_initfn(PCIDevice *dev)
2307{
2308 EHCIState *s = DO_UPCAST(EHCIState, dev, dev);
2309 uint8_t *pci_conf = s->dev.config;
2310 int i;
2311
94527ead 2312 pci_set_byte(&pci_conf[PCI_CLASS_PROG], 0x20);
94527ead
GH
2313
2314 /* capabilities pointer */
2315 pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x00);
2316 //pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x50);
2317
817e0b6f 2318 pci_set_byte(&pci_conf[PCI_INTERRUPT_PIN], 4); /* interrupt pin D */
94527ead
GH
2319 pci_set_byte(&pci_conf[PCI_MIN_GNT], 0);
2320 pci_set_byte(&pci_conf[PCI_MAX_LAT], 0);
2321
2322 // pci_conf[0x50] = 0x01; // power management caps
2323
4001f22f 2324 pci_set_byte(&pci_conf[USB_SBRN], USB_RELEASE_2); // release number (2.1.4)
94527ead
GH
2325 pci_set_byte(&pci_conf[0x61], 0x20); // frame length adjustment (2.1.5)
2326 pci_set_word(&pci_conf[0x62], 0x00); // port wake up capability (2.1.6)
2327
2328 pci_conf[0x64] = 0x00;
2329 pci_conf[0x65] = 0x00;
2330 pci_conf[0x66] = 0x00;
2331 pci_conf[0x67] = 0x00;
2332 pci_conf[0x68] = 0x01;
2333 pci_conf[0x69] = 0x00;
2334 pci_conf[0x6a] = 0x00;
2335 pci_conf[0x6b] = 0x00; // USBLEGSUP
2336 pci_conf[0x6c] = 0x00;
2337 pci_conf[0x6d] = 0x00;
2338 pci_conf[0x6e] = 0x00;
2339 pci_conf[0x6f] = 0xc0; // USBLEFCTLSTS
2340
2341 // 2.2 host controller interface version
2342 s->mmio[0x00] = (uint8_t) OPREGBASE;
2343 s->mmio[0x01] = 0x00;
2344 s->mmio[0x02] = 0x00;
2345 s->mmio[0x03] = 0x01; // HC version
2346 s->mmio[0x04] = NB_PORTS; // Number of downstream ports
2347 s->mmio[0x05] = 0x00; // No companion ports at present
2348 s->mmio[0x06] = 0x00;
2349 s->mmio[0x07] = 0x00;
2350 s->mmio[0x08] = 0x80; // We can cache whole frame, not 64-bit capable
2351 s->mmio[0x09] = 0x68; // EECP
2352 s->mmio[0x0a] = 0x00;
2353 s->mmio[0x0b] = 0x00;
2354
2355 s->irq = s->dev.irq[3];
2356
07771f6f 2357 usb_bus_new(&s->bus, &ehci_bus_ops, &s->dev.qdev);
94527ead
GH
2358 for(i = 0; i < NB_PORTS; i++) {
2359 usb_register_port(&s->bus, &s->ports[i], s, i, &ehci_port_ops,
2360 USB_SPEED_MASK_HIGH);
94527ead
GH
2361 s->ports[i].dev = 0;
2362 }
2363
2364 s->frame_timer = qemu_new_timer_ns(vm_clock, ehci_frame_timer, s);
8ac6d699 2365 QTAILQ_INIT(&s->queues);
94527ead
GH
2366
2367 qemu_register_reset(ehci_reset, s);
2368
e57964f5 2369 memory_region_init_io(&s->mem, &ehci_mem_ops, s, "ehci", MMIO_SIZE);
e824b2cc 2370 pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mem);
94527ead
GH
2371
2372 fprintf(stderr, "*** EHCI support is under development ***\n");
2373
2374 return 0;
2375}
2376
83f7d43a 2377static void ehci_register_types(void)
94527ead 2378{
39bffca2
AL
2379 type_register_static(&ehci_info);
2380 type_register_static(&ich9_ehci_info);
94527ead 2381}
83f7d43a
AF
2382
2383type_init(ehci_register_types)
94527ead
GH
2384
2385/*
2386 * vim: expandtab ts=4
2387 */
This page took 0.514993 seconds and 4 git commands to generate.