]>
Commit | Line | Data |
---|---|---|
e6e5906b PB |
1 | /* |
2 | * m68k translation | |
5fafdf24 | 3 | * |
0633879f | 4 | * Copyright (c) 2005-2007 CodeSourcery |
e6e5906b PB |
5 | * Written by Paul Brook |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
e6e5906b | 19 | */ |
e6e5906b | 20 | |
e6e5906b | 21 | #include "cpu.h" |
e6e5906b | 22 | #include "disas.h" |
57fec1fe | 23 | #include "tcg-op.h" |
79383c9c | 24 | #include "qemu-log.h" |
e1f3808e | 25 | |
a7812ae4 | 26 | #include "helpers.h" |
e1f3808e PB |
27 | #define GEN_HELPER 1 |
28 | #include "helpers.h" | |
e6e5906b | 29 | |
0633879f PB |
30 | //#define DEBUG_DISPATCH 1 |
31 | ||
815a6742 | 32 | /* Fake floating point. */ |
815a6742 | 33 | #define tcg_gen_mov_f64 tcg_gen_mov_i64 |
815a6742 | 34 | #define tcg_gen_qemu_ldf64 tcg_gen_qemu_ld64 |
815a6742 | 35 | #define tcg_gen_qemu_stf64 tcg_gen_qemu_st64 |
815a6742 | 36 | |
e1f3808e | 37 | #define DEFO32(name, offset) static TCGv QREG_##name; |
a7812ae4 PB |
38 | #define DEFO64(name, offset) static TCGv_i64 QREG_##name; |
39 | #define DEFF64(name, offset) static TCGv_i64 QREG_##name; | |
e1f3808e PB |
40 | #include "qregs.def" |
41 | #undef DEFO32 | |
42 | #undef DEFO64 | |
43 | #undef DEFF64 | |
44 | ||
a7812ae4 | 45 | static TCGv_ptr cpu_env; |
e1f3808e PB |
46 | |
47 | static char cpu_reg_names[3*8*3 + 5*4]; | |
48 | static TCGv cpu_dregs[8]; | |
49 | static TCGv cpu_aregs[8]; | |
a7812ae4 PB |
50 | static TCGv_i64 cpu_fregs[8]; |
51 | static TCGv_i64 cpu_macc[4]; | |
e1f3808e PB |
52 | |
53 | #define DREG(insn, pos) cpu_dregs[((insn) >> (pos)) & 7] | |
54 | #define AREG(insn, pos) cpu_aregs[((insn) >> (pos)) & 7] | |
55 | #define FREG(insn, pos) cpu_fregs[((insn) >> (pos)) & 7] | |
56 | #define MACREG(acc) cpu_macc[acc] | |
57 | #define QREG_SP cpu_aregs[7] | |
58 | ||
59 | static TCGv NULL_QREG; | |
a7812ae4 | 60 | #define IS_NULL_QREG(t) (TCGV_EQUAL(t, NULL_QREG)) |
e1f3808e PB |
61 | /* Used to distinguish stores from bad addressing modes. */ |
62 | static TCGv store_dummy; | |
63 | ||
2e70f6ef PB |
64 | #include "gen-icount.h" |
65 | ||
e1f3808e PB |
66 | void m68k_tcg_init(void) |
67 | { | |
68 | char *p; | |
69 | int i; | |
70 | ||
2b3e3cfe AF |
71 | #define DEFO32(name, offset) QREG_##name = tcg_global_mem_new_i32(TCG_AREG0, offsetof(CPUM68KState, offset), #name); |
72 | #define DEFO64(name, offset) QREG_##name = tcg_global_mem_new_i64(TCG_AREG0, offsetof(CPUM68KState, offset), #name); | |
e1f3808e PB |
73 | #define DEFF64(name, offset) DEFO64(name, offset) |
74 | #include "qregs.def" | |
75 | #undef DEFO32 | |
76 | #undef DEFO64 | |
77 | #undef DEFF64 | |
78 | ||
a7812ae4 | 79 | cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); |
e1f3808e PB |
80 | |
81 | p = cpu_reg_names; | |
82 | for (i = 0; i < 8; i++) { | |
83 | sprintf(p, "D%d", i); | |
a7812ae4 | 84 | cpu_dregs[i] = tcg_global_mem_new(TCG_AREG0, |
e1f3808e PB |
85 | offsetof(CPUM68KState, dregs[i]), p); |
86 | p += 3; | |
87 | sprintf(p, "A%d", i); | |
a7812ae4 | 88 | cpu_aregs[i] = tcg_global_mem_new(TCG_AREG0, |
e1f3808e PB |
89 | offsetof(CPUM68KState, aregs[i]), p); |
90 | p += 3; | |
91 | sprintf(p, "F%d", i); | |
a7812ae4 | 92 | cpu_fregs[i] = tcg_global_mem_new_i64(TCG_AREG0, |
e1f3808e PB |
93 | offsetof(CPUM68KState, fregs[i]), p); |
94 | p += 3; | |
95 | } | |
96 | for (i = 0; i < 4; i++) { | |
97 | sprintf(p, "ACC%d", i); | |
a7812ae4 | 98 | cpu_macc[i] = tcg_global_mem_new_i64(TCG_AREG0, |
e1f3808e PB |
99 | offsetof(CPUM68KState, macc[i]), p); |
100 | p += 5; | |
101 | } | |
102 | ||
a7812ae4 PB |
103 | NULL_QREG = tcg_global_mem_new(TCG_AREG0, -4, "NULL"); |
104 | store_dummy = tcg_global_mem_new(TCG_AREG0, -8, "NULL"); | |
e1f3808e | 105 | |
a7812ae4 | 106 | #define GEN_HELPER 2 |
e1f3808e PB |
107 | #include "helpers.h" |
108 | } | |
109 | ||
e6e5906b PB |
110 | static inline void qemu_assert(int cond, const char *msg) |
111 | { | |
112 | if (!cond) { | |
113 | fprintf (stderr, "badness: %s\n", msg); | |
114 | abort(); | |
115 | } | |
116 | } | |
117 | ||
118 | /* internal defines */ | |
119 | typedef struct DisasContext { | |
e6dbd3b3 | 120 | CPUM68KState *env; |
510ff0b7 | 121 | target_ulong insn_pc; /* Start of the current instruction. */ |
e6e5906b PB |
122 | target_ulong pc; |
123 | int is_jmp; | |
124 | int cc_op; | |
0633879f | 125 | int user; |
e6e5906b PB |
126 | uint32_t fpcr; |
127 | struct TranslationBlock *tb; | |
128 | int singlestep_enabled; | |
c9bac22c | 129 | int is_mem; |
a7812ae4 PB |
130 | TCGv_i64 mactmp; |
131 | int done_mac; | |
e6e5906b PB |
132 | } DisasContext; |
133 | ||
134 | #define DISAS_JUMP_NEXT 4 | |
135 | ||
0633879f PB |
136 | #if defined(CONFIG_USER_ONLY) |
137 | #define IS_USER(s) 1 | |
138 | #else | |
139 | #define IS_USER(s) s->user | |
140 | #endif | |
141 | ||
e6e5906b PB |
142 | /* XXX: move that elsewhere */ |
143 | /* ??? Fix exceptions. */ | |
144 | static void *gen_throws_exception; | |
145 | #define gen_last_qop NULL | |
146 | ||
e6e5906b PB |
147 | #define OS_BYTE 0 |
148 | #define OS_WORD 1 | |
149 | #define OS_LONG 2 | |
150 | #define OS_SINGLE 4 | |
151 | #define OS_DOUBLE 5 | |
152 | ||
d4d79bb1 | 153 | typedef void (*disas_proc)(CPUM68KState *env, DisasContext *s, uint16_t insn); |
e6e5906b | 154 | |
0633879f | 155 | #ifdef DEBUG_DISPATCH |
d4d79bb1 BS |
156 | #define DISAS_INSN(name) \ |
157 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
158 | uint16_t insn); \ | |
159 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
160 | uint16_t insn) \ | |
161 | { \ | |
162 | qemu_log("Dispatch " #name "\n"); \ | |
163 | real_disas_##name(s, env, insn); \ | |
164 | } \ | |
165 | static void real_disas_##name(CPUM68KState *env, DisasContext *s, \ | |
166 | uint16_t insn) | |
0633879f | 167 | #else |
d4d79bb1 BS |
168 | #define DISAS_INSN(name) \ |
169 | static void disas_##name(CPUM68KState *env, DisasContext *s, \ | |
170 | uint16_t insn) | |
0633879f | 171 | #endif |
e6e5906b PB |
172 | |
173 | /* Generate a load from the specified address. Narrow values are | |
174 | sign extended to full register width. */ | |
e1f3808e | 175 | static inline TCGv gen_load(DisasContext * s, int opsize, TCGv addr, int sign) |
e6e5906b | 176 | { |
e1f3808e PB |
177 | TCGv tmp; |
178 | int index = IS_USER(s); | |
c9bac22c | 179 | s->is_mem = 1; |
a7812ae4 | 180 | tmp = tcg_temp_new_i32(); |
e6e5906b PB |
181 | switch(opsize) { |
182 | case OS_BYTE: | |
e6e5906b | 183 | if (sign) |
e1f3808e | 184 | tcg_gen_qemu_ld8s(tmp, addr, index); |
e6e5906b | 185 | else |
e1f3808e | 186 | tcg_gen_qemu_ld8u(tmp, addr, index); |
e6e5906b PB |
187 | break; |
188 | case OS_WORD: | |
e6e5906b | 189 | if (sign) |
e1f3808e | 190 | tcg_gen_qemu_ld16s(tmp, addr, index); |
e6e5906b | 191 | else |
e1f3808e | 192 | tcg_gen_qemu_ld16u(tmp, addr, index); |
e6e5906b PB |
193 | break; |
194 | case OS_LONG: | |
e6e5906b | 195 | case OS_SINGLE: |
a7812ae4 | 196 | tcg_gen_qemu_ld32u(tmp, addr, index); |
e6e5906b PB |
197 | break; |
198 | default: | |
199 | qemu_assert(0, "bad load size"); | |
200 | } | |
201 | gen_throws_exception = gen_last_qop; | |
202 | return tmp; | |
203 | } | |
204 | ||
a7812ae4 PB |
205 | static inline TCGv_i64 gen_load64(DisasContext * s, TCGv addr) |
206 | { | |
207 | TCGv_i64 tmp; | |
208 | int index = IS_USER(s); | |
209 | s->is_mem = 1; | |
210 | tmp = tcg_temp_new_i64(); | |
211 | tcg_gen_qemu_ldf64(tmp, addr, index); | |
212 | gen_throws_exception = gen_last_qop; | |
213 | return tmp; | |
214 | } | |
215 | ||
e6e5906b | 216 | /* Generate a store. */ |
e1f3808e | 217 | static inline void gen_store(DisasContext *s, int opsize, TCGv addr, TCGv val) |
e6e5906b | 218 | { |
e1f3808e | 219 | int index = IS_USER(s); |
c9bac22c | 220 | s->is_mem = 1; |
e6e5906b PB |
221 | switch(opsize) { |
222 | case OS_BYTE: | |
e1f3808e | 223 | tcg_gen_qemu_st8(val, addr, index); |
e6e5906b PB |
224 | break; |
225 | case OS_WORD: | |
e1f3808e | 226 | tcg_gen_qemu_st16(val, addr, index); |
e6e5906b PB |
227 | break; |
228 | case OS_LONG: | |
e6e5906b | 229 | case OS_SINGLE: |
a7812ae4 | 230 | tcg_gen_qemu_st32(val, addr, index); |
e6e5906b PB |
231 | break; |
232 | default: | |
233 | qemu_assert(0, "bad store size"); | |
234 | } | |
235 | gen_throws_exception = gen_last_qop; | |
236 | } | |
237 | ||
a7812ae4 PB |
238 | static inline void gen_store64(DisasContext *s, TCGv addr, TCGv_i64 val) |
239 | { | |
240 | int index = IS_USER(s); | |
241 | s->is_mem = 1; | |
242 | tcg_gen_qemu_stf64(val, addr, index); | |
243 | gen_throws_exception = gen_last_qop; | |
244 | } | |
245 | ||
e1f3808e PB |
246 | typedef enum { |
247 | EA_STORE, | |
248 | EA_LOADU, | |
249 | EA_LOADS | |
250 | } ea_what; | |
251 | ||
e6e5906b PB |
252 | /* Generate an unsigned load if VAL is 0 a signed load if val is -1, |
253 | otherwise generate a store. */ | |
e1f3808e PB |
254 | static TCGv gen_ldst(DisasContext *s, int opsize, TCGv addr, TCGv val, |
255 | ea_what what) | |
e6e5906b | 256 | { |
e1f3808e | 257 | if (what == EA_STORE) { |
0633879f | 258 | gen_store(s, opsize, addr, val); |
e1f3808e | 259 | return store_dummy; |
e6e5906b | 260 | } else { |
e1f3808e | 261 | return gen_load(s, opsize, addr, what == EA_LOADS); |
e6e5906b PB |
262 | } |
263 | } | |
264 | ||
e6dbd3b3 | 265 | /* Read a 32-bit immediate constant. */ |
d4d79bb1 | 266 | static inline uint32_t read_im32(CPUM68KState *env, DisasContext *s) |
e6dbd3b3 PB |
267 | { |
268 | uint32_t im; | |
d4d79bb1 | 269 | im = ((uint32_t)cpu_lduw_code(env, s->pc)) << 16; |
e6dbd3b3 | 270 | s->pc += 2; |
d4d79bb1 | 271 | im |= cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
272 | s->pc += 2; |
273 | return im; | |
274 | } | |
275 | ||
276 | /* Calculate and address index. */ | |
e1f3808e | 277 | static TCGv gen_addr_index(uint16_t ext, TCGv tmp) |
e6dbd3b3 | 278 | { |
e1f3808e | 279 | TCGv add; |
e6dbd3b3 PB |
280 | int scale; |
281 | ||
282 | add = (ext & 0x8000) ? AREG(ext, 12) : DREG(ext, 12); | |
283 | if ((ext & 0x800) == 0) { | |
e1f3808e | 284 | tcg_gen_ext16s_i32(tmp, add); |
e6dbd3b3 PB |
285 | add = tmp; |
286 | } | |
287 | scale = (ext >> 9) & 3; | |
288 | if (scale != 0) { | |
e1f3808e | 289 | tcg_gen_shli_i32(tmp, add, scale); |
e6dbd3b3 PB |
290 | add = tmp; |
291 | } | |
292 | return add; | |
293 | } | |
294 | ||
e1f3808e PB |
295 | /* Handle a base + index + displacement effective addresss. |
296 | A NULL_QREG base means pc-relative. */ | |
d4d79bb1 BS |
297 | static TCGv gen_lea_indexed(CPUM68KState *env, DisasContext *s, int opsize, |
298 | TCGv base) | |
e6e5906b | 299 | { |
e6e5906b PB |
300 | uint32_t offset; |
301 | uint16_t ext; | |
e1f3808e PB |
302 | TCGv add; |
303 | TCGv tmp; | |
e6dbd3b3 | 304 | uint32_t bd, od; |
e6e5906b PB |
305 | |
306 | offset = s->pc; | |
d4d79bb1 | 307 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 308 | s->pc += 2; |
e6dbd3b3 PB |
309 | |
310 | if ((ext & 0x800) == 0 && !m68k_feature(s->env, M68K_FEATURE_WORD_INDEX)) | |
e1f3808e | 311 | return NULL_QREG; |
e6dbd3b3 PB |
312 | |
313 | if (ext & 0x100) { | |
314 | /* full extension word format */ | |
315 | if (!m68k_feature(s->env, M68K_FEATURE_EXT_FULL)) | |
e1f3808e | 316 | return NULL_QREG; |
e6dbd3b3 PB |
317 | |
318 | if ((ext & 0x30) > 0x10) { | |
319 | /* base displacement */ | |
320 | if ((ext & 0x30) == 0x20) { | |
d4d79bb1 | 321 | bd = (int16_t)cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
322 | s->pc += 2; |
323 | } else { | |
d4d79bb1 | 324 | bd = read_im32(env, s); |
e6dbd3b3 PB |
325 | } |
326 | } else { | |
327 | bd = 0; | |
328 | } | |
a7812ae4 | 329 | tmp = tcg_temp_new(); |
e6dbd3b3 PB |
330 | if ((ext & 0x44) == 0) { |
331 | /* pre-index */ | |
332 | add = gen_addr_index(ext, tmp); | |
333 | } else { | |
e1f3808e | 334 | add = NULL_QREG; |
e6dbd3b3 PB |
335 | } |
336 | if ((ext & 0x80) == 0) { | |
337 | /* base not suppressed */ | |
e1f3808e | 338 | if (IS_NULL_QREG(base)) { |
351326a6 | 339 | base = tcg_const_i32(offset + bd); |
e6dbd3b3 PB |
340 | bd = 0; |
341 | } | |
e1f3808e PB |
342 | if (!IS_NULL_QREG(add)) { |
343 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 PB |
344 | add = tmp; |
345 | } else { | |
346 | add = base; | |
347 | } | |
348 | } | |
e1f3808e | 349 | if (!IS_NULL_QREG(add)) { |
e6dbd3b3 | 350 | if (bd != 0) { |
e1f3808e | 351 | tcg_gen_addi_i32(tmp, add, bd); |
e6dbd3b3 PB |
352 | add = tmp; |
353 | } | |
354 | } else { | |
351326a6 | 355 | add = tcg_const_i32(bd); |
e6dbd3b3 PB |
356 | } |
357 | if ((ext & 3) != 0) { | |
358 | /* memory indirect */ | |
359 | base = gen_load(s, OS_LONG, add, 0); | |
360 | if ((ext & 0x44) == 4) { | |
361 | add = gen_addr_index(ext, tmp); | |
e1f3808e | 362 | tcg_gen_add_i32(tmp, add, base); |
e6dbd3b3 PB |
363 | add = tmp; |
364 | } else { | |
365 | add = base; | |
366 | } | |
367 | if ((ext & 3) > 1) { | |
368 | /* outer displacement */ | |
369 | if ((ext & 3) == 2) { | |
d4d79bb1 | 370 | od = (int16_t)cpu_lduw_code(env, s->pc); |
e6dbd3b3 PB |
371 | s->pc += 2; |
372 | } else { | |
d4d79bb1 | 373 | od = read_im32(env, s); |
e6dbd3b3 PB |
374 | } |
375 | } else { | |
376 | od = 0; | |
377 | } | |
378 | if (od != 0) { | |
e1f3808e | 379 | tcg_gen_addi_i32(tmp, add, od); |
e6dbd3b3 PB |
380 | add = tmp; |
381 | } | |
382 | } | |
e6e5906b | 383 | } else { |
e6dbd3b3 | 384 | /* brief extension word format */ |
a7812ae4 | 385 | tmp = tcg_temp_new(); |
e6dbd3b3 | 386 | add = gen_addr_index(ext, tmp); |
e1f3808e PB |
387 | if (!IS_NULL_QREG(base)) { |
388 | tcg_gen_add_i32(tmp, add, base); | |
e6dbd3b3 | 389 | if ((int8_t)ext) |
e1f3808e | 390 | tcg_gen_addi_i32(tmp, tmp, (int8_t)ext); |
e6dbd3b3 | 391 | } else { |
e1f3808e | 392 | tcg_gen_addi_i32(tmp, add, offset + (int8_t)ext); |
e6dbd3b3 PB |
393 | } |
394 | add = tmp; | |
e6e5906b | 395 | } |
e6dbd3b3 | 396 | return add; |
e6e5906b PB |
397 | } |
398 | ||
e6e5906b PB |
399 | /* Update the CPU env CC_OP state. */ |
400 | static inline void gen_flush_cc_op(DisasContext *s) | |
401 | { | |
402 | if (s->cc_op != CC_OP_DYNAMIC) | |
e1f3808e | 403 | tcg_gen_movi_i32(QREG_CC_OP, s->cc_op); |
e6e5906b PB |
404 | } |
405 | ||
406 | /* Evaluate all the CC flags. */ | |
407 | static inline void gen_flush_flags(DisasContext *s) | |
408 | { | |
409 | if (s->cc_op == CC_OP_FLAGS) | |
410 | return; | |
0cf5c677 | 411 | gen_flush_cc_op(s); |
e1f3808e | 412 | gen_helper_flush_flags(cpu_env, QREG_CC_OP); |
e6e5906b PB |
413 | s->cc_op = CC_OP_FLAGS; |
414 | } | |
415 | ||
e1f3808e PB |
416 | static void gen_logic_cc(DisasContext *s, TCGv val) |
417 | { | |
418 | tcg_gen_mov_i32(QREG_CC_DEST, val); | |
419 | s->cc_op = CC_OP_LOGIC; | |
420 | } | |
421 | ||
422 | static void gen_update_cc_add(TCGv dest, TCGv src) | |
423 | { | |
424 | tcg_gen_mov_i32(QREG_CC_DEST, dest); | |
425 | tcg_gen_mov_i32(QREG_CC_SRC, src); | |
426 | } | |
427 | ||
e6e5906b PB |
428 | static inline int opsize_bytes(int opsize) |
429 | { | |
430 | switch (opsize) { | |
431 | case OS_BYTE: return 1; | |
432 | case OS_WORD: return 2; | |
433 | case OS_LONG: return 4; | |
434 | case OS_SINGLE: return 4; | |
435 | case OS_DOUBLE: return 8; | |
436 | default: | |
437 | qemu_assert(0, "bad operand size"); | |
1ed1a787 | 438 | return 0; |
e6e5906b PB |
439 | } |
440 | } | |
441 | ||
442 | /* Assign value to a register. If the width is less than the register width | |
443 | only the low part of the register is set. */ | |
e1f3808e | 444 | static void gen_partset_reg(int opsize, TCGv reg, TCGv val) |
e6e5906b | 445 | { |
e1f3808e | 446 | TCGv tmp; |
e6e5906b PB |
447 | switch (opsize) { |
448 | case OS_BYTE: | |
e1f3808e | 449 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
a7812ae4 | 450 | tmp = tcg_temp_new(); |
e1f3808e PB |
451 | tcg_gen_ext8u_i32(tmp, val); |
452 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
453 | break; |
454 | case OS_WORD: | |
e1f3808e | 455 | tcg_gen_andi_i32(reg, reg, 0xffff0000); |
a7812ae4 | 456 | tmp = tcg_temp_new(); |
e1f3808e PB |
457 | tcg_gen_ext16u_i32(tmp, val); |
458 | tcg_gen_or_i32(reg, reg, tmp); | |
e6e5906b PB |
459 | break; |
460 | case OS_LONG: | |
e6e5906b | 461 | case OS_SINGLE: |
a7812ae4 | 462 | tcg_gen_mov_i32(reg, val); |
e6e5906b PB |
463 | break; |
464 | default: | |
465 | qemu_assert(0, "Bad operand size"); | |
466 | break; | |
467 | } | |
468 | } | |
469 | ||
470 | /* Sign or zero extend a value. */ | |
e1f3808e | 471 | static inline TCGv gen_extend(TCGv val, int opsize, int sign) |
e6e5906b | 472 | { |
e1f3808e | 473 | TCGv tmp; |
e6e5906b PB |
474 | |
475 | switch (opsize) { | |
476 | case OS_BYTE: | |
a7812ae4 | 477 | tmp = tcg_temp_new(); |
e6e5906b | 478 | if (sign) |
e1f3808e | 479 | tcg_gen_ext8s_i32(tmp, val); |
e6e5906b | 480 | else |
e1f3808e | 481 | tcg_gen_ext8u_i32(tmp, val); |
e6e5906b PB |
482 | break; |
483 | case OS_WORD: | |
a7812ae4 | 484 | tmp = tcg_temp_new(); |
e6e5906b | 485 | if (sign) |
e1f3808e | 486 | tcg_gen_ext16s_i32(tmp, val); |
e6e5906b | 487 | else |
e1f3808e | 488 | tcg_gen_ext16u_i32(tmp, val); |
e6e5906b PB |
489 | break; |
490 | case OS_LONG: | |
e6e5906b | 491 | case OS_SINGLE: |
a7812ae4 | 492 | tmp = val; |
e6e5906b PB |
493 | break; |
494 | default: | |
495 | qemu_assert(0, "Bad operand size"); | |
496 | } | |
497 | return tmp; | |
498 | } | |
499 | ||
500 | /* Generate code for an "effective address". Does not adjust the base | |
1addc7c5 | 501 | register for autoincrement addressing modes. */ |
d4d79bb1 BS |
502 | static TCGv gen_lea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
503 | int opsize) | |
e6e5906b | 504 | { |
e1f3808e PB |
505 | TCGv reg; |
506 | TCGv tmp; | |
e6e5906b PB |
507 | uint16_t ext; |
508 | uint32_t offset; | |
509 | ||
e6e5906b PB |
510 | switch ((insn >> 3) & 7) { |
511 | case 0: /* Data register direct. */ | |
512 | case 1: /* Address register direct. */ | |
e1f3808e | 513 | return NULL_QREG; |
e6e5906b PB |
514 | case 2: /* Indirect register */ |
515 | case 3: /* Indirect postincrement. */ | |
e1f3808e | 516 | return AREG(insn, 0); |
e6e5906b | 517 | case 4: /* Indirect predecrememnt. */ |
e1f3808e | 518 | reg = AREG(insn, 0); |
a7812ae4 | 519 | tmp = tcg_temp_new(); |
e1f3808e | 520 | tcg_gen_subi_i32(tmp, reg, opsize_bytes(opsize)); |
e6e5906b PB |
521 | return tmp; |
522 | case 5: /* Indirect displacement. */ | |
e1f3808e | 523 | reg = AREG(insn, 0); |
a7812ae4 | 524 | tmp = tcg_temp_new(); |
d4d79bb1 | 525 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 526 | s->pc += 2; |
e1f3808e | 527 | tcg_gen_addi_i32(tmp, reg, (int16_t)ext); |
e6e5906b PB |
528 | return tmp; |
529 | case 6: /* Indirect index + displacement. */ | |
e1f3808e | 530 | reg = AREG(insn, 0); |
d4d79bb1 | 531 | return gen_lea_indexed(env, s, opsize, reg); |
e6e5906b | 532 | case 7: /* Other */ |
e1f3808e | 533 | switch (insn & 7) { |
e6e5906b | 534 | case 0: /* Absolute short. */ |
d4d79bb1 | 535 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b | 536 | s->pc += 2; |
351326a6 | 537 | return tcg_const_i32(offset); |
e6e5906b | 538 | case 1: /* Absolute long. */ |
d4d79bb1 | 539 | offset = read_im32(env, s); |
351326a6 | 540 | return tcg_const_i32(offset); |
e6e5906b | 541 | case 2: /* pc displacement */ |
e6e5906b | 542 | offset = s->pc; |
d4d79bb1 | 543 | offset += cpu_ldsw_code(env, s->pc); |
e6e5906b | 544 | s->pc += 2; |
351326a6 | 545 | return tcg_const_i32(offset); |
e6e5906b | 546 | case 3: /* pc index+displacement. */ |
d4d79bb1 | 547 | return gen_lea_indexed(env, s, opsize, NULL_QREG); |
e6e5906b PB |
548 | case 4: /* Immediate. */ |
549 | default: | |
e1f3808e | 550 | return NULL_QREG; |
e6e5906b PB |
551 | } |
552 | } | |
553 | /* Should never happen. */ | |
e1f3808e | 554 | return NULL_QREG; |
e6e5906b PB |
555 | } |
556 | ||
557 | /* Helper function for gen_ea. Reuse the computed address between the | |
558 | for read/write operands. */ | |
d4d79bb1 BS |
559 | static inline TCGv gen_ea_once(CPUM68KState *env, DisasContext *s, |
560 | uint16_t insn, int opsize, TCGv val, | |
561 | TCGv *addrp, ea_what what) | |
e6e5906b | 562 | { |
e1f3808e | 563 | TCGv tmp; |
e6e5906b | 564 | |
e1f3808e | 565 | if (addrp && what == EA_STORE) { |
e6e5906b PB |
566 | tmp = *addrp; |
567 | } else { | |
d4d79bb1 | 568 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
569 | if (IS_NULL_QREG(tmp)) |
570 | return tmp; | |
e6e5906b PB |
571 | if (addrp) |
572 | *addrp = tmp; | |
573 | } | |
e1f3808e | 574 | return gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
575 | } |
576 | ||
577 | /* Generate code to load/store a value ito/from an EA. If VAL > 0 this is | |
578 | a write otherwise it is a read (0 == sign extend, -1 == zero extend). | |
579 | ADDRP is non-null for readwrite operands. */ | |
d4d79bb1 BS |
580 | static TCGv gen_ea(CPUM68KState *env, DisasContext *s, uint16_t insn, |
581 | int opsize, TCGv val, TCGv *addrp, ea_what what) | |
e6e5906b | 582 | { |
e1f3808e PB |
583 | TCGv reg; |
584 | TCGv result; | |
e6e5906b PB |
585 | uint32_t offset; |
586 | ||
e6e5906b PB |
587 | switch ((insn >> 3) & 7) { |
588 | case 0: /* Data register direct. */ | |
e1f3808e PB |
589 | reg = DREG(insn, 0); |
590 | if (what == EA_STORE) { | |
e6e5906b | 591 | gen_partset_reg(opsize, reg, val); |
e1f3808e | 592 | return store_dummy; |
e6e5906b | 593 | } else { |
e1f3808e | 594 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
595 | } |
596 | case 1: /* Address register direct. */ | |
e1f3808e PB |
597 | reg = AREG(insn, 0); |
598 | if (what == EA_STORE) { | |
599 | tcg_gen_mov_i32(reg, val); | |
600 | return store_dummy; | |
e6e5906b | 601 | } else { |
e1f3808e | 602 | return gen_extend(reg, opsize, what == EA_LOADS); |
e6e5906b PB |
603 | } |
604 | case 2: /* Indirect register */ | |
e1f3808e PB |
605 | reg = AREG(insn, 0); |
606 | return gen_ldst(s, opsize, reg, val, what); | |
e6e5906b | 607 | case 3: /* Indirect postincrement. */ |
e1f3808e PB |
608 | reg = AREG(insn, 0); |
609 | result = gen_ldst(s, opsize, reg, val, what); | |
e6e5906b PB |
610 | /* ??? This is not exception safe. The instruction may still |
611 | fault after this point. */ | |
e1f3808e PB |
612 | if (what == EA_STORE || !addrp) |
613 | tcg_gen_addi_i32(reg, reg, opsize_bytes(opsize)); | |
e6e5906b PB |
614 | return result; |
615 | case 4: /* Indirect predecrememnt. */ | |
616 | { | |
e1f3808e PB |
617 | TCGv tmp; |
618 | if (addrp && what == EA_STORE) { | |
e6e5906b PB |
619 | tmp = *addrp; |
620 | } else { | |
d4d79bb1 | 621 | tmp = gen_lea(env, s, insn, opsize); |
e1f3808e PB |
622 | if (IS_NULL_QREG(tmp)) |
623 | return tmp; | |
e6e5906b PB |
624 | if (addrp) |
625 | *addrp = tmp; | |
626 | } | |
e1f3808e | 627 | result = gen_ldst(s, opsize, tmp, val, what); |
e6e5906b PB |
628 | /* ??? This is not exception safe. The instruction may still |
629 | fault after this point. */ | |
e1f3808e PB |
630 | if (what == EA_STORE || !addrp) { |
631 | reg = AREG(insn, 0); | |
632 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
633 | } |
634 | } | |
635 | return result; | |
636 | case 5: /* Indirect displacement. */ | |
637 | case 6: /* Indirect index + displacement. */ | |
d4d79bb1 | 638 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b | 639 | case 7: /* Other */ |
e1f3808e | 640 | switch (insn & 7) { |
e6e5906b PB |
641 | case 0: /* Absolute short. */ |
642 | case 1: /* Absolute long. */ | |
643 | case 2: /* pc displacement */ | |
644 | case 3: /* pc index+displacement. */ | |
d4d79bb1 | 645 | return gen_ea_once(env, s, insn, opsize, val, addrp, what); |
e6e5906b PB |
646 | case 4: /* Immediate. */ |
647 | /* Sign extend values for consistency. */ | |
648 | switch (opsize) { | |
649 | case OS_BYTE: | |
31871141 | 650 | if (what == EA_LOADS) { |
d4d79bb1 | 651 | offset = cpu_ldsb_code(env, s->pc + 1); |
31871141 | 652 | } else { |
d4d79bb1 | 653 | offset = cpu_ldub_code(env, s->pc + 1); |
31871141 | 654 | } |
e6e5906b PB |
655 | s->pc += 2; |
656 | break; | |
657 | case OS_WORD: | |
31871141 | 658 | if (what == EA_LOADS) { |
d4d79bb1 | 659 | offset = cpu_ldsw_code(env, s->pc); |
31871141 | 660 | } else { |
d4d79bb1 | 661 | offset = cpu_lduw_code(env, s->pc); |
31871141 | 662 | } |
e6e5906b PB |
663 | s->pc += 2; |
664 | break; | |
665 | case OS_LONG: | |
d4d79bb1 | 666 | offset = read_im32(env, s); |
e6e5906b PB |
667 | break; |
668 | default: | |
669 | qemu_assert(0, "Bad immediate operand"); | |
670 | } | |
e1f3808e | 671 | return tcg_const_i32(offset); |
e6e5906b | 672 | default: |
e1f3808e | 673 | return NULL_QREG; |
e6e5906b PB |
674 | } |
675 | } | |
676 | /* Should never happen. */ | |
e1f3808e | 677 | return NULL_QREG; |
e6e5906b PB |
678 | } |
679 | ||
e1f3808e | 680 | /* This generates a conditional branch, clobbering all temporaries. */ |
e6e5906b PB |
681 | static void gen_jmpcc(DisasContext *s, int cond, int l1) |
682 | { | |
e1f3808e | 683 | TCGv tmp; |
e6e5906b | 684 | |
e1f3808e PB |
685 | /* TODO: Optimize compare/branch pairs rather than always flushing |
686 | flag state to CC_OP_FLAGS. */ | |
e6e5906b PB |
687 | gen_flush_flags(s); |
688 | switch (cond) { | |
689 | case 0: /* T */ | |
e1f3808e | 690 | tcg_gen_br(l1); |
e6e5906b PB |
691 | break; |
692 | case 1: /* F */ | |
693 | break; | |
694 | case 2: /* HI (!C && !Z) */ | |
a7812ae4 | 695 | tmp = tcg_temp_new(); |
e1f3808e PB |
696 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
697 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
698 | break; |
699 | case 3: /* LS (C || Z) */ | |
a7812ae4 | 700 | tmp = tcg_temp_new(); |
e1f3808e PB |
701 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C | CCF_Z); |
702 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
703 | break; |
704 | case 4: /* CC (!C) */ | |
a7812ae4 | 705 | tmp = tcg_temp_new(); |
e1f3808e PB |
706 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
707 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
708 | break; |
709 | case 5: /* CS (C) */ | |
a7812ae4 | 710 | tmp = tcg_temp_new(); |
e1f3808e PB |
711 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_C); |
712 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
713 | break; |
714 | case 6: /* NE (!Z) */ | |
a7812ae4 | 715 | tmp = tcg_temp_new(); |
e1f3808e PB |
716 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
717 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
718 | break; |
719 | case 7: /* EQ (Z) */ | |
a7812ae4 | 720 | tmp = tcg_temp_new(); |
e1f3808e PB |
721 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_Z); |
722 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
723 | break; |
724 | case 8: /* VC (!V) */ | |
a7812ae4 | 725 | tmp = tcg_temp_new(); |
e1f3808e PB |
726 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
727 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
728 | break; |
729 | case 9: /* VS (V) */ | |
a7812ae4 | 730 | tmp = tcg_temp_new(); |
e1f3808e PB |
731 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_V); |
732 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
733 | break; |
734 | case 10: /* PL (!N) */ | |
a7812ae4 | 735 | tmp = tcg_temp_new(); |
e1f3808e PB |
736 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
737 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
738 | break; |
739 | case 11: /* MI (N) */ | |
a7812ae4 | 740 | tmp = tcg_temp_new(); |
e1f3808e PB |
741 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); |
742 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
743 | break; |
744 | case 12: /* GE (!(N ^ V)) */ | |
a7812ae4 | 745 | tmp = tcg_temp_new(); |
e1f3808e PB |
746 | assert(CCF_V == (CCF_N >> 2)); |
747 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
748 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
749 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
750 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
751 | break; |
752 | case 13: /* LT (N ^ V) */ | |
a7812ae4 | 753 | tmp = tcg_temp_new(); |
e1f3808e PB |
754 | assert(CCF_V == (CCF_N >> 2)); |
755 | tcg_gen_shri_i32(tmp, QREG_CC_DEST, 2); | |
756 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
757 | tcg_gen_andi_i32(tmp, tmp, CCF_V); | |
758 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
759 | break; |
760 | case 14: /* GT (!(Z || (N ^ V))) */ | |
a7812ae4 | 761 | tmp = tcg_temp_new(); |
e1f3808e PB |
762 | assert(CCF_V == (CCF_N >> 2)); |
763 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
764 | tcg_gen_shri_i32(tmp, tmp, 2); | |
765 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
766 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
767 | tcg_gen_brcondi_i32(TCG_COND_EQ, tmp, 0, l1); | |
e6e5906b PB |
768 | break; |
769 | case 15: /* LE (Z || (N ^ V)) */ | |
a7812ae4 | 770 | tmp = tcg_temp_new(); |
e1f3808e PB |
771 | assert(CCF_V == (CCF_N >> 2)); |
772 | tcg_gen_andi_i32(tmp, QREG_CC_DEST, CCF_N); | |
773 | tcg_gen_shri_i32(tmp, tmp, 2); | |
774 | tcg_gen_xor_i32(tmp, tmp, QREG_CC_DEST); | |
775 | tcg_gen_andi_i32(tmp, tmp, CCF_V | CCF_Z); | |
776 | tcg_gen_brcondi_i32(TCG_COND_NE, tmp, 0, l1); | |
e6e5906b PB |
777 | break; |
778 | default: | |
779 | /* Should ever happen. */ | |
780 | abort(); | |
781 | } | |
782 | } | |
783 | ||
784 | DISAS_INSN(scc) | |
785 | { | |
786 | int l1; | |
787 | int cond; | |
e1f3808e | 788 | TCGv reg; |
e6e5906b PB |
789 | |
790 | l1 = gen_new_label(); | |
791 | cond = (insn >> 8) & 0xf; | |
792 | reg = DREG(insn, 0); | |
e1f3808e PB |
793 | tcg_gen_andi_i32(reg, reg, 0xffffff00); |
794 | /* This is safe because we modify the reg directly, with no other values | |
795 | live. */ | |
e6e5906b | 796 | gen_jmpcc(s, cond ^ 1, l1); |
e1f3808e | 797 | tcg_gen_ori_i32(reg, reg, 0xff); |
e6e5906b PB |
798 | gen_set_label(l1); |
799 | } | |
800 | ||
0633879f PB |
801 | /* Force a TB lookup after an instruction that changes the CPU state. */ |
802 | static void gen_lookup_tb(DisasContext *s) | |
803 | { | |
804 | gen_flush_cc_op(s); | |
e1f3808e | 805 | tcg_gen_movi_i32(QREG_PC, s->pc); |
0633879f PB |
806 | s->is_jmp = DISAS_UPDATE; |
807 | } | |
808 | ||
e1f3808e PB |
809 | /* Generate a jump to an immediate address. */ |
810 | static void gen_jmp_im(DisasContext *s, uint32_t dest) | |
811 | { | |
812 | gen_flush_cc_op(s); | |
813 | tcg_gen_movi_i32(QREG_PC, dest); | |
814 | s->is_jmp = DISAS_JUMP; | |
815 | } | |
816 | ||
817 | /* Generate a jump to the address in qreg DEST. */ | |
818 | static void gen_jmp(DisasContext *s, TCGv dest) | |
e6e5906b PB |
819 | { |
820 | gen_flush_cc_op(s); | |
e1f3808e | 821 | tcg_gen_mov_i32(QREG_PC, dest); |
e6e5906b PB |
822 | s->is_jmp = DISAS_JUMP; |
823 | } | |
824 | ||
825 | static void gen_exception(DisasContext *s, uint32_t where, int nr) | |
826 | { | |
827 | gen_flush_cc_op(s); | |
e1f3808e | 828 | gen_jmp_im(s, where); |
31871141 | 829 | gen_helper_raise_exception(cpu_env, tcg_const_i32(nr)); |
e6e5906b PB |
830 | } |
831 | ||
510ff0b7 PB |
832 | static inline void gen_addr_fault(DisasContext *s) |
833 | { | |
834 | gen_exception(s, s->insn_pc, EXCP_ADDRESS); | |
835 | } | |
836 | ||
d4d79bb1 BS |
837 | #define SRC_EA(env, result, opsize, op_sign, addrp) do { \ |
838 | result = gen_ea(env, s, insn, opsize, NULL_QREG, addrp, \ | |
839 | op_sign ? EA_LOADS : EA_LOADU); \ | |
840 | if (IS_NULL_QREG(result)) { \ | |
841 | gen_addr_fault(s); \ | |
842 | return; \ | |
843 | } \ | |
510ff0b7 PB |
844 | } while (0) |
845 | ||
d4d79bb1 BS |
846 | #define DEST_EA(env, insn, opsize, val, addrp) do { \ |
847 | TCGv ea_result = gen_ea(env, s, insn, opsize, val, addrp, EA_STORE); \ | |
848 | if (IS_NULL_QREG(ea_result)) { \ | |
849 | gen_addr_fault(s); \ | |
850 | return; \ | |
851 | } \ | |
510ff0b7 PB |
852 | } while (0) |
853 | ||
e6e5906b PB |
854 | /* Generate a jump to an immediate address. */ |
855 | static void gen_jmp_tb(DisasContext *s, int n, uint32_t dest) | |
856 | { | |
857 | TranslationBlock *tb; | |
858 | ||
859 | tb = s->tb; | |
551bd27f | 860 | if (unlikely(s->singlestep_enabled)) { |
e6e5906b PB |
861 | gen_exception(s, dest, EXCP_DEBUG); |
862 | } else if ((tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK) || | |
863 | (s->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK)) { | |
57fec1fe | 864 | tcg_gen_goto_tb(n); |
e1f3808e | 865 | tcg_gen_movi_i32(QREG_PC, dest); |
4b4a72e5 | 866 | tcg_gen_exit_tb((tcg_target_long)tb + n); |
e6e5906b | 867 | } else { |
e1f3808e | 868 | gen_jmp_im(s, dest); |
57fec1fe | 869 | tcg_gen_exit_tb(0); |
e6e5906b PB |
870 | } |
871 | s->is_jmp = DISAS_TB_JUMP; | |
872 | } | |
873 | ||
874 | DISAS_INSN(undef_mac) | |
875 | { | |
876 | gen_exception(s, s->pc - 2, EXCP_LINEA); | |
877 | } | |
878 | ||
879 | DISAS_INSN(undef_fpu) | |
880 | { | |
881 | gen_exception(s, s->pc - 2, EXCP_LINEF); | |
882 | } | |
883 | ||
884 | DISAS_INSN(undef) | |
885 | { | |
886 | gen_exception(s, s->pc - 2, EXCP_UNSUPPORTED); | |
d4d79bb1 | 887 | cpu_abort(env, "Illegal instruction: %04x @ %08x", insn, s->pc - 2); |
e6e5906b PB |
888 | } |
889 | ||
890 | DISAS_INSN(mulw) | |
891 | { | |
e1f3808e PB |
892 | TCGv reg; |
893 | TCGv tmp; | |
894 | TCGv src; | |
e6e5906b PB |
895 | int sign; |
896 | ||
897 | sign = (insn & 0x100) != 0; | |
898 | reg = DREG(insn, 9); | |
a7812ae4 | 899 | tmp = tcg_temp_new(); |
e6e5906b | 900 | if (sign) |
e1f3808e | 901 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 902 | else |
e1f3808e | 903 | tcg_gen_ext16u_i32(tmp, reg); |
d4d79bb1 | 904 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e PB |
905 | tcg_gen_mul_i32(tmp, tmp, src); |
906 | tcg_gen_mov_i32(reg, tmp); | |
e6e5906b PB |
907 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
908 | gen_logic_cc(s, tmp); | |
909 | } | |
910 | ||
911 | DISAS_INSN(divw) | |
912 | { | |
e1f3808e PB |
913 | TCGv reg; |
914 | TCGv tmp; | |
915 | TCGv src; | |
e6e5906b PB |
916 | int sign; |
917 | ||
918 | sign = (insn & 0x100) != 0; | |
919 | reg = DREG(insn, 9); | |
920 | if (sign) { | |
e1f3808e | 921 | tcg_gen_ext16s_i32(QREG_DIV1, reg); |
e6e5906b | 922 | } else { |
e1f3808e | 923 | tcg_gen_ext16u_i32(QREG_DIV1, reg); |
e6e5906b | 924 | } |
d4d79bb1 | 925 | SRC_EA(env, src, OS_WORD, sign, NULL); |
e1f3808e | 926 | tcg_gen_mov_i32(QREG_DIV2, src); |
e6e5906b | 927 | if (sign) { |
e1f3808e | 928 | gen_helper_divs(cpu_env, tcg_const_i32(1)); |
e6e5906b | 929 | } else { |
e1f3808e | 930 | gen_helper_divu(cpu_env, tcg_const_i32(1)); |
e6e5906b PB |
931 | } |
932 | ||
a7812ae4 PB |
933 | tmp = tcg_temp_new(); |
934 | src = tcg_temp_new(); | |
e1f3808e PB |
935 | tcg_gen_ext16u_i32(tmp, QREG_DIV1); |
936 | tcg_gen_shli_i32(src, QREG_DIV2, 16); | |
937 | tcg_gen_or_i32(reg, tmp, src); | |
e6e5906b PB |
938 | s->cc_op = CC_OP_FLAGS; |
939 | } | |
940 | ||
941 | DISAS_INSN(divl) | |
942 | { | |
e1f3808e PB |
943 | TCGv num; |
944 | TCGv den; | |
945 | TCGv reg; | |
e6e5906b PB |
946 | uint16_t ext; |
947 | ||
d4d79bb1 | 948 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
949 | s->pc += 2; |
950 | if (ext & 0x87f8) { | |
951 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
952 | return; | |
953 | } | |
954 | num = DREG(ext, 12); | |
955 | reg = DREG(ext, 0); | |
e1f3808e | 956 | tcg_gen_mov_i32(QREG_DIV1, num); |
d4d79bb1 | 957 | SRC_EA(env, den, OS_LONG, 0, NULL); |
e1f3808e | 958 | tcg_gen_mov_i32(QREG_DIV2, den); |
e6e5906b | 959 | if (ext & 0x0800) { |
e1f3808e | 960 | gen_helper_divs(cpu_env, tcg_const_i32(0)); |
e6e5906b | 961 | } else { |
e1f3808e | 962 | gen_helper_divu(cpu_env, tcg_const_i32(0)); |
e6e5906b | 963 | } |
e1f3808e | 964 | if ((ext & 7) == ((ext >> 12) & 7)) { |
e6e5906b | 965 | /* div */ |
e1f3808e | 966 | tcg_gen_mov_i32 (reg, QREG_DIV1); |
e6e5906b PB |
967 | } else { |
968 | /* rem */ | |
e1f3808e | 969 | tcg_gen_mov_i32 (reg, QREG_DIV2); |
e6e5906b | 970 | } |
e6e5906b PB |
971 | s->cc_op = CC_OP_FLAGS; |
972 | } | |
973 | ||
974 | DISAS_INSN(addsub) | |
975 | { | |
e1f3808e PB |
976 | TCGv reg; |
977 | TCGv dest; | |
978 | TCGv src; | |
979 | TCGv tmp; | |
980 | TCGv addr; | |
e6e5906b PB |
981 | int add; |
982 | ||
983 | add = (insn & 0x4000) != 0; | |
984 | reg = DREG(insn, 9); | |
a7812ae4 | 985 | dest = tcg_temp_new(); |
e6e5906b | 986 | if (insn & 0x100) { |
d4d79bb1 | 987 | SRC_EA(env, tmp, OS_LONG, 0, &addr); |
e6e5906b PB |
988 | src = reg; |
989 | } else { | |
990 | tmp = reg; | |
d4d79bb1 | 991 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b PB |
992 | } |
993 | if (add) { | |
e1f3808e PB |
994 | tcg_gen_add_i32(dest, tmp, src); |
995 | gen_helper_xflag_lt(QREG_CC_X, dest, src); | |
e6e5906b PB |
996 | s->cc_op = CC_OP_ADD; |
997 | } else { | |
e1f3808e PB |
998 | gen_helper_xflag_lt(QREG_CC_X, tmp, src); |
999 | tcg_gen_sub_i32(dest, tmp, src); | |
e6e5906b PB |
1000 | s->cc_op = CC_OP_SUB; |
1001 | } | |
e1f3808e | 1002 | gen_update_cc_add(dest, src); |
e6e5906b | 1003 | if (insn & 0x100) { |
d4d79bb1 | 1004 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1005 | } else { |
e1f3808e | 1006 | tcg_gen_mov_i32(reg, dest); |
e6e5906b PB |
1007 | } |
1008 | } | |
1009 | ||
1010 | ||
1011 | /* Reverse the order of the bits in REG. */ | |
1012 | DISAS_INSN(bitrev) | |
1013 | { | |
e1f3808e | 1014 | TCGv reg; |
e6e5906b | 1015 | reg = DREG(insn, 0); |
e1f3808e | 1016 | gen_helper_bitrev(reg, reg); |
e6e5906b PB |
1017 | } |
1018 | ||
1019 | DISAS_INSN(bitop_reg) | |
1020 | { | |
1021 | int opsize; | |
1022 | int op; | |
e1f3808e PB |
1023 | TCGv src1; |
1024 | TCGv src2; | |
1025 | TCGv tmp; | |
1026 | TCGv addr; | |
1027 | TCGv dest; | |
e6e5906b PB |
1028 | |
1029 | if ((insn & 0x38) != 0) | |
1030 | opsize = OS_BYTE; | |
1031 | else | |
1032 | opsize = OS_LONG; | |
1033 | op = (insn >> 6) & 3; | |
d4d79bb1 | 1034 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b | 1035 | src2 = DREG(insn, 9); |
a7812ae4 | 1036 | dest = tcg_temp_new(); |
e6e5906b PB |
1037 | |
1038 | gen_flush_flags(s); | |
a7812ae4 | 1039 | tmp = tcg_temp_new(); |
e6e5906b | 1040 | if (opsize == OS_BYTE) |
e1f3808e | 1041 | tcg_gen_andi_i32(tmp, src2, 7); |
e6e5906b | 1042 | else |
e1f3808e | 1043 | tcg_gen_andi_i32(tmp, src2, 31); |
e6e5906b | 1044 | src2 = tmp; |
a7812ae4 | 1045 | tmp = tcg_temp_new(); |
e1f3808e PB |
1046 | tcg_gen_shr_i32(tmp, src1, src2); |
1047 | tcg_gen_andi_i32(tmp, tmp, 1); | |
1048 | tcg_gen_shli_i32(tmp, tmp, 2); | |
1049 | /* Clear CCF_Z if bit set. */ | |
1050 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1051 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1052 | ||
1053 | tcg_gen_shl_i32(tmp, tcg_const_i32(1), src2); | |
e6e5906b PB |
1054 | switch (op) { |
1055 | case 1: /* bchg */ | |
e1f3808e | 1056 | tcg_gen_xor_i32(dest, src1, tmp); |
e6e5906b PB |
1057 | break; |
1058 | case 2: /* bclr */ | |
e1f3808e PB |
1059 | tcg_gen_not_i32(tmp, tmp); |
1060 | tcg_gen_and_i32(dest, src1, tmp); | |
e6e5906b PB |
1061 | break; |
1062 | case 3: /* bset */ | |
e1f3808e | 1063 | tcg_gen_or_i32(dest, src1, tmp); |
e6e5906b PB |
1064 | break; |
1065 | default: /* btst */ | |
1066 | break; | |
1067 | } | |
1068 | if (op) | |
d4d79bb1 | 1069 | DEST_EA(env, insn, opsize, dest, &addr); |
e6e5906b PB |
1070 | } |
1071 | ||
1072 | DISAS_INSN(sats) | |
1073 | { | |
e1f3808e | 1074 | TCGv reg; |
e6e5906b | 1075 | reg = DREG(insn, 0); |
e6e5906b | 1076 | gen_flush_flags(s); |
e1f3808e PB |
1077 | gen_helper_sats(reg, reg, QREG_CC_DEST); |
1078 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1079 | } |
1080 | ||
e1f3808e | 1081 | static void gen_push(DisasContext *s, TCGv val) |
e6e5906b | 1082 | { |
e1f3808e | 1083 | TCGv tmp; |
e6e5906b | 1084 | |
a7812ae4 | 1085 | tmp = tcg_temp_new(); |
e1f3808e | 1086 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1087 | gen_store(s, OS_LONG, tmp, val); |
e1f3808e | 1088 | tcg_gen_mov_i32(QREG_SP, tmp); |
e6e5906b PB |
1089 | } |
1090 | ||
1091 | DISAS_INSN(movem) | |
1092 | { | |
e1f3808e | 1093 | TCGv addr; |
e6e5906b PB |
1094 | int i; |
1095 | uint16_t mask; | |
e1f3808e PB |
1096 | TCGv reg; |
1097 | TCGv tmp; | |
e6e5906b PB |
1098 | int is_load; |
1099 | ||
d4d79bb1 | 1100 | mask = cpu_lduw_code(env, s->pc); |
e6e5906b | 1101 | s->pc += 2; |
d4d79bb1 | 1102 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1103 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1104 | gen_addr_fault(s); |
1105 | return; | |
1106 | } | |
a7812ae4 | 1107 | addr = tcg_temp_new(); |
e1f3808e | 1108 | tcg_gen_mov_i32(addr, tmp); |
e6e5906b PB |
1109 | is_load = ((insn & 0x0400) != 0); |
1110 | for (i = 0; i < 16; i++, mask >>= 1) { | |
1111 | if (mask & 1) { | |
1112 | if (i < 8) | |
1113 | reg = DREG(i, 0); | |
1114 | else | |
1115 | reg = AREG(i, 0); | |
1116 | if (is_load) { | |
0633879f | 1117 | tmp = gen_load(s, OS_LONG, addr, 0); |
e1f3808e | 1118 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b | 1119 | } else { |
0633879f | 1120 | gen_store(s, OS_LONG, addr, reg); |
e6e5906b PB |
1121 | } |
1122 | if (mask != 1) | |
e1f3808e | 1123 | tcg_gen_addi_i32(addr, addr, 4); |
e6e5906b PB |
1124 | } |
1125 | } | |
1126 | } | |
1127 | ||
1128 | DISAS_INSN(bitop_im) | |
1129 | { | |
1130 | int opsize; | |
1131 | int op; | |
e1f3808e | 1132 | TCGv src1; |
e6e5906b PB |
1133 | uint32_t mask; |
1134 | int bitnum; | |
e1f3808e PB |
1135 | TCGv tmp; |
1136 | TCGv addr; | |
e6e5906b PB |
1137 | |
1138 | if ((insn & 0x38) != 0) | |
1139 | opsize = OS_BYTE; | |
1140 | else | |
1141 | opsize = OS_LONG; | |
1142 | op = (insn >> 6) & 3; | |
1143 | ||
d4d79bb1 | 1144 | bitnum = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
1145 | s->pc += 2; |
1146 | if (bitnum & 0xff00) { | |
d4d79bb1 | 1147 | disas_undef(env, s, insn); |
e6e5906b PB |
1148 | return; |
1149 | } | |
1150 | ||
d4d79bb1 | 1151 | SRC_EA(env, src1, opsize, 0, op ? &addr: NULL); |
e6e5906b PB |
1152 | |
1153 | gen_flush_flags(s); | |
e6e5906b PB |
1154 | if (opsize == OS_BYTE) |
1155 | bitnum &= 7; | |
1156 | else | |
1157 | bitnum &= 31; | |
1158 | mask = 1 << bitnum; | |
1159 | ||
a7812ae4 | 1160 | tmp = tcg_temp_new(); |
e1f3808e PB |
1161 | assert (CCF_Z == (1 << 2)); |
1162 | if (bitnum > 2) | |
1163 | tcg_gen_shri_i32(tmp, src1, bitnum - 2); | |
1164 | else if (bitnum < 2) | |
1165 | tcg_gen_shli_i32(tmp, src1, 2 - bitnum); | |
e6e5906b | 1166 | else |
e1f3808e PB |
1167 | tcg_gen_mov_i32(tmp, src1); |
1168 | tcg_gen_andi_i32(tmp, tmp, CCF_Z); | |
1169 | /* Clear CCF_Z if bit set. */ | |
1170 | tcg_gen_ori_i32(QREG_CC_DEST, QREG_CC_DEST, CCF_Z); | |
1171 | tcg_gen_xor_i32(QREG_CC_DEST, QREG_CC_DEST, tmp); | |
1172 | if (op) { | |
1173 | switch (op) { | |
1174 | case 1: /* bchg */ | |
1175 | tcg_gen_xori_i32(tmp, src1, mask); | |
1176 | break; | |
1177 | case 2: /* bclr */ | |
1178 | tcg_gen_andi_i32(tmp, src1, ~mask); | |
1179 | break; | |
1180 | case 3: /* bset */ | |
1181 | tcg_gen_ori_i32(tmp, src1, mask); | |
1182 | break; | |
1183 | default: /* btst */ | |
1184 | break; | |
1185 | } | |
d4d79bb1 | 1186 | DEST_EA(env, insn, opsize, tmp, &addr); |
e6e5906b | 1187 | } |
e6e5906b PB |
1188 | } |
1189 | ||
1190 | DISAS_INSN(arith_im) | |
1191 | { | |
1192 | int op; | |
e1f3808e PB |
1193 | uint32_t im; |
1194 | TCGv src1; | |
1195 | TCGv dest; | |
1196 | TCGv addr; | |
e6e5906b PB |
1197 | |
1198 | op = (insn >> 9) & 7; | |
d4d79bb1 BS |
1199 | SRC_EA(env, src1, OS_LONG, 0, (op == 6) ? NULL : &addr); |
1200 | im = read_im32(env, s); | |
a7812ae4 | 1201 | dest = tcg_temp_new(); |
e6e5906b PB |
1202 | switch (op) { |
1203 | case 0: /* ori */ | |
e1f3808e | 1204 | tcg_gen_ori_i32(dest, src1, im); |
e6e5906b PB |
1205 | gen_logic_cc(s, dest); |
1206 | break; | |
1207 | case 1: /* andi */ | |
e1f3808e | 1208 | tcg_gen_andi_i32(dest, src1, im); |
e6e5906b PB |
1209 | gen_logic_cc(s, dest); |
1210 | break; | |
1211 | case 2: /* subi */ | |
e1f3808e | 1212 | tcg_gen_mov_i32(dest, src1); |
351326a6 | 1213 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); |
e1f3808e | 1214 | tcg_gen_subi_i32(dest, dest, im); |
351326a6 | 1215 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1216 | s->cc_op = CC_OP_SUB; |
1217 | break; | |
1218 | case 3: /* addi */ | |
e1f3808e PB |
1219 | tcg_gen_mov_i32(dest, src1); |
1220 | tcg_gen_addi_i32(dest, dest, im); | |
351326a6 LV |
1221 | gen_update_cc_add(dest, tcg_const_i32(im)); |
1222 | gen_helper_xflag_lt(QREG_CC_X, dest, tcg_const_i32(im)); | |
e6e5906b PB |
1223 | s->cc_op = CC_OP_ADD; |
1224 | break; | |
1225 | case 5: /* eori */ | |
e1f3808e | 1226 | tcg_gen_xori_i32(dest, src1, im); |
e6e5906b PB |
1227 | gen_logic_cc(s, dest); |
1228 | break; | |
1229 | case 6: /* cmpi */ | |
e1f3808e PB |
1230 | tcg_gen_mov_i32(dest, src1); |
1231 | tcg_gen_subi_i32(dest, dest, im); | |
351326a6 | 1232 | gen_update_cc_add(dest, tcg_const_i32(im)); |
e6e5906b PB |
1233 | s->cc_op = CC_OP_SUB; |
1234 | break; | |
1235 | default: | |
1236 | abort(); | |
1237 | } | |
1238 | if (op != 6) { | |
d4d79bb1 | 1239 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1240 | } |
1241 | } | |
1242 | ||
1243 | DISAS_INSN(byterev) | |
1244 | { | |
e1f3808e | 1245 | TCGv reg; |
e6e5906b PB |
1246 | |
1247 | reg = DREG(insn, 0); | |
66896cb8 | 1248 | tcg_gen_bswap32_i32(reg, reg); |
e6e5906b PB |
1249 | } |
1250 | ||
1251 | DISAS_INSN(move) | |
1252 | { | |
e1f3808e PB |
1253 | TCGv src; |
1254 | TCGv dest; | |
e6e5906b PB |
1255 | int op; |
1256 | int opsize; | |
1257 | ||
1258 | switch (insn >> 12) { | |
1259 | case 1: /* move.b */ | |
1260 | opsize = OS_BYTE; | |
1261 | break; | |
1262 | case 2: /* move.l */ | |
1263 | opsize = OS_LONG; | |
1264 | break; | |
1265 | case 3: /* move.w */ | |
1266 | opsize = OS_WORD; | |
1267 | break; | |
1268 | default: | |
1269 | abort(); | |
1270 | } | |
d4d79bb1 | 1271 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b PB |
1272 | op = (insn >> 6) & 7; |
1273 | if (op == 1) { | |
1274 | /* movea */ | |
1275 | /* The value will already have been sign extended. */ | |
1276 | dest = AREG(insn, 9); | |
e1f3808e | 1277 | tcg_gen_mov_i32(dest, src); |
e6e5906b PB |
1278 | } else { |
1279 | /* normal move */ | |
1280 | uint16_t dest_ea; | |
1281 | dest_ea = ((insn >> 9) & 7) | (op << 3); | |
d4d79bb1 | 1282 | DEST_EA(env, dest_ea, opsize, src, NULL); |
e6e5906b PB |
1283 | /* This will be correct because loads sign extend. */ |
1284 | gen_logic_cc(s, src); | |
1285 | } | |
1286 | } | |
1287 | ||
1288 | DISAS_INSN(negx) | |
1289 | { | |
e1f3808e | 1290 | TCGv reg; |
e6e5906b PB |
1291 | |
1292 | gen_flush_flags(s); | |
1293 | reg = DREG(insn, 0); | |
e1f3808e | 1294 | gen_helper_subx_cc(reg, cpu_env, tcg_const_i32(0), reg); |
e6e5906b PB |
1295 | } |
1296 | ||
1297 | DISAS_INSN(lea) | |
1298 | { | |
e1f3808e PB |
1299 | TCGv reg; |
1300 | TCGv tmp; | |
e6e5906b PB |
1301 | |
1302 | reg = AREG(insn, 9); | |
d4d79bb1 | 1303 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1304 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1305 | gen_addr_fault(s); |
1306 | return; | |
1307 | } | |
e1f3808e | 1308 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1309 | } |
1310 | ||
1311 | DISAS_INSN(clr) | |
1312 | { | |
1313 | int opsize; | |
1314 | ||
1315 | switch ((insn >> 6) & 3) { | |
1316 | case 0: /* clr.b */ | |
1317 | opsize = OS_BYTE; | |
1318 | break; | |
1319 | case 1: /* clr.w */ | |
1320 | opsize = OS_WORD; | |
1321 | break; | |
1322 | case 2: /* clr.l */ | |
1323 | opsize = OS_LONG; | |
1324 | break; | |
1325 | default: | |
1326 | abort(); | |
1327 | } | |
d4d79bb1 | 1328 | DEST_EA(env, insn, opsize, tcg_const_i32(0), NULL); |
351326a6 | 1329 | gen_logic_cc(s, tcg_const_i32(0)); |
e6e5906b PB |
1330 | } |
1331 | ||
e1f3808e | 1332 | static TCGv gen_get_ccr(DisasContext *s) |
e6e5906b | 1333 | { |
e1f3808e | 1334 | TCGv dest; |
e6e5906b PB |
1335 | |
1336 | gen_flush_flags(s); | |
a7812ae4 | 1337 | dest = tcg_temp_new(); |
e1f3808e PB |
1338 | tcg_gen_shli_i32(dest, QREG_CC_X, 4); |
1339 | tcg_gen_or_i32(dest, dest, QREG_CC_DEST); | |
0633879f PB |
1340 | return dest; |
1341 | } | |
1342 | ||
1343 | DISAS_INSN(move_from_ccr) | |
1344 | { | |
e1f3808e PB |
1345 | TCGv reg; |
1346 | TCGv ccr; | |
0633879f PB |
1347 | |
1348 | ccr = gen_get_ccr(s); | |
e6e5906b | 1349 | reg = DREG(insn, 0); |
0633879f | 1350 | gen_partset_reg(OS_WORD, reg, ccr); |
e6e5906b PB |
1351 | } |
1352 | ||
1353 | DISAS_INSN(neg) | |
1354 | { | |
e1f3808e PB |
1355 | TCGv reg; |
1356 | TCGv src1; | |
e6e5906b PB |
1357 | |
1358 | reg = DREG(insn, 0); | |
a7812ae4 | 1359 | src1 = tcg_temp_new(); |
e1f3808e PB |
1360 | tcg_gen_mov_i32(src1, reg); |
1361 | tcg_gen_neg_i32(reg, src1); | |
e6e5906b | 1362 | s->cc_op = CC_OP_SUB; |
e1f3808e PB |
1363 | gen_update_cc_add(reg, src1); |
1364 | gen_helper_xflag_lt(QREG_CC_X, tcg_const_i32(0), src1); | |
e6e5906b PB |
1365 | s->cc_op = CC_OP_SUB; |
1366 | } | |
1367 | ||
0633879f PB |
1368 | static void gen_set_sr_im(DisasContext *s, uint16_t val, int ccr_only) |
1369 | { | |
e1f3808e PB |
1370 | tcg_gen_movi_i32(QREG_CC_DEST, val & 0xf); |
1371 | tcg_gen_movi_i32(QREG_CC_X, (val & 0x10) >> 4); | |
0633879f | 1372 | if (!ccr_only) { |
e1f3808e | 1373 | gen_helper_set_sr(cpu_env, tcg_const_i32(val & 0xff00)); |
0633879f PB |
1374 | } |
1375 | } | |
1376 | ||
d4d79bb1 BS |
1377 | static void gen_set_sr(CPUM68KState *env, DisasContext *s, uint16_t insn, |
1378 | int ccr_only) | |
e6e5906b | 1379 | { |
e1f3808e PB |
1380 | TCGv tmp; |
1381 | TCGv reg; | |
e6e5906b PB |
1382 | |
1383 | s->cc_op = CC_OP_FLAGS; | |
1384 | if ((insn & 0x38) == 0) | |
1385 | { | |
a7812ae4 | 1386 | tmp = tcg_temp_new(); |
e6e5906b | 1387 | reg = DREG(insn, 0); |
e1f3808e PB |
1388 | tcg_gen_andi_i32(QREG_CC_DEST, reg, 0xf); |
1389 | tcg_gen_shri_i32(tmp, reg, 4); | |
1390 | tcg_gen_andi_i32(QREG_CC_X, tmp, 1); | |
0633879f | 1391 | if (!ccr_only) { |
e1f3808e | 1392 | gen_helper_set_sr(cpu_env, reg); |
0633879f | 1393 | } |
e6e5906b | 1394 | } |
0633879f | 1395 | else if ((insn & 0x3f) == 0x3c) |
e6e5906b | 1396 | { |
0633879f | 1397 | uint16_t val; |
d4d79bb1 | 1398 | val = cpu_lduw_code(env, s->pc); |
e6e5906b | 1399 | s->pc += 2; |
0633879f | 1400 | gen_set_sr_im(s, val, ccr_only); |
e6e5906b PB |
1401 | } |
1402 | else | |
d4d79bb1 | 1403 | disas_undef(env, s, insn); |
e6e5906b PB |
1404 | } |
1405 | ||
0633879f PB |
1406 | DISAS_INSN(move_to_ccr) |
1407 | { | |
d4d79bb1 | 1408 | gen_set_sr(env, s, insn, 1); |
0633879f PB |
1409 | } |
1410 | ||
e6e5906b PB |
1411 | DISAS_INSN(not) |
1412 | { | |
e1f3808e | 1413 | TCGv reg; |
e6e5906b PB |
1414 | |
1415 | reg = DREG(insn, 0); | |
e1f3808e | 1416 | tcg_gen_not_i32(reg, reg); |
e6e5906b PB |
1417 | gen_logic_cc(s, reg); |
1418 | } | |
1419 | ||
1420 | DISAS_INSN(swap) | |
1421 | { | |
e1f3808e PB |
1422 | TCGv src1; |
1423 | TCGv src2; | |
1424 | TCGv reg; | |
e6e5906b | 1425 | |
a7812ae4 PB |
1426 | src1 = tcg_temp_new(); |
1427 | src2 = tcg_temp_new(); | |
e6e5906b | 1428 | reg = DREG(insn, 0); |
e1f3808e PB |
1429 | tcg_gen_shli_i32(src1, reg, 16); |
1430 | tcg_gen_shri_i32(src2, reg, 16); | |
1431 | tcg_gen_or_i32(reg, src1, src2); | |
1432 | gen_logic_cc(s, reg); | |
e6e5906b PB |
1433 | } |
1434 | ||
1435 | DISAS_INSN(pea) | |
1436 | { | |
e1f3808e | 1437 | TCGv tmp; |
e6e5906b | 1438 | |
d4d79bb1 | 1439 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1440 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1441 | gen_addr_fault(s); |
1442 | return; | |
1443 | } | |
0633879f | 1444 | gen_push(s, tmp); |
e6e5906b PB |
1445 | } |
1446 | ||
1447 | DISAS_INSN(ext) | |
1448 | { | |
e6e5906b | 1449 | int op; |
e1f3808e PB |
1450 | TCGv reg; |
1451 | TCGv tmp; | |
e6e5906b PB |
1452 | |
1453 | reg = DREG(insn, 0); | |
1454 | op = (insn >> 6) & 7; | |
a7812ae4 | 1455 | tmp = tcg_temp_new(); |
e6e5906b | 1456 | if (op == 3) |
e1f3808e | 1457 | tcg_gen_ext16s_i32(tmp, reg); |
e6e5906b | 1458 | else |
e1f3808e | 1459 | tcg_gen_ext8s_i32(tmp, reg); |
e6e5906b PB |
1460 | if (op == 2) |
1461 | gen_partset_reg(OS_WORD, reg, tmp); | |
1462 | else | |
e1f3808e | 1463 | tcg_gen_mov_i32(reg, tmp); |
e6e5906b PB |
1464 | gen_logic_cc(s, tmp); |
1465 | } | |
1466 | ||
1467 | DISAS_INSN(tst) | |
1468 | { | |
1469 | int opsize; | |
e1f3808e | 1470 | TCGv tmp; |
e6e5906b PB |
1471 | |
1472 | switch ((insn >> 6) & 3) { | |
1473 | case 0: /* tst.b */ | |
1474 | opsize = OS_BYTE; | |
1475 | break; | |
1476 | case 1: /* tst.w */ | |
1477 | opsize = OS_WORD; | |
1478 | break; | |
1479 | case 2: /* tst.l */ | |
1480 | opsize = OS_LONG; | |
1481 | break; | |
1482 | default: | |
1483 | abort(); | |
1484 | } | |
d4d79bb1 | 1485 | SRC_EA(env, tmp, opsize, 1, NULL); |
e6e5906b PB |
1486 | gen_logic_cc(s, tmp); |
1487 | } | |
1488 | ||
1489 | DISAS_INSN(pulse) | |
1490 | { | |
1491 | /* Implemented as a NOP. */ | |
1492 | } | |
1493 | ||
1494 | DISAS_INSN(illegal) | |
1495 | { | |
1496 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
1497 | } | |
1498 | ||
1499 | /* ??? This should be atomic. */ | |
1500 | DISAS_INSN(tas) | |
1501 | { | |
e1f3808e PB |
1502 | TCGv dest; |
1503 | TCGv src1; | |
1504 | TCGv addr; | |
e6e5906b | 1505 | |
a7812ae4 | 1506 | dest = tcg_temp_new(); |
d4d79bb1 | 1507 | SRC_EA(env, src1, OS_BYTE, 1, &addr); |
e6e5906b | 1508 | gen_logic_cc(s, src1); |
e1f3808e | 1509 | tcg_gen_ori_i32(dest, src1, 0x80); |
d4d79bb1 | 1510 | DEST_EA(env, insn, OS_BYTE, dest, &addr); |
e6e5906b PB |
1511 | } |
1512 | ||
1513 | DISAS_INSN(mull) | |
1514 | { | |
1515 | uint16_t ext; | |
e1f3808e PB |
1516 | TCGv reg; |
1517 | TCGv src1; | |
1518 | TCGv dest; | |
e6e5906b PB |
1519 | |
1520 | /* The upper 32 bits of the product are discarded, so | |
1521 | muls.l and mulu.l are functionally equivalent. */ | |
d4d79bb1 | 1522 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
1523 | s->pc += 2; |
1524 | if (ext & 0x87ff) { | |
1525 | gen_exception(s, s->pc - 4, EXCP_UNSUPPORTED); | |
1526 | return; | |
1527 | } | |
1528 | reg = DREG(ext, 12); | |
d4d79bb1 | 1529 | SRC_EA(env, src1, OS_LONG, 0, NULL); |
a7812ae4 | 1530 | dest = tcg_temp_new(); |
e1f3808e PB |
1531 | tcg_gen_mul_i32(dest, src1, reg); |
1532 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1533 | /* Unlike m68k, coldfire always clears the overflow bit. */ |
1534 | gen_logic_cc(s, dest); | |
1535 | } | |
1536 | ||
1537 | DISAS_INSN(link) | |
1538 | { | |
1539 | int16_t offset; | |
e1f3808e PB |
1540 | TCGv reg; |
1541 | TCGv tmp; | |
e6e5906b | 1542 | |
d4d79bb1 | 1543 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
1544 | s->pc += 2; |
1545 | reg = AREG(insn, 0); | |
a7812ae4 | 1546 | tmp = tcg_temp_new(); |
e1f3808e | 1547 | tcg_gen_subi_i32(tmp, QREG_SP, 4); |
0633879f | 1548 | gen_store(s, OS_LONG, tmp, reg); |
e1f3808e PB |
1549 | if ((insn & 7) != 7) |
1550 | tcg_gen_mov_i32(reg, tmp); | |
1551 | tcg_gen_addi_i32(QREG_SP, tmp, offset); | |
e6e5906b PB |
1552 | } |
1553 | ||
1554 | DISAS_INSN(unlk) | |
1555 | { | |
e1f3808e PB |
1556 | TCGv src; |
1557 | TCGv reg; | |
1558 | TCGv tmp; | |
e6e5906b | 1559 | |
a7812ae4 | 1560 | src = tcg_temp_new(); |
e6e5906b | 1561 | reg = AREG(insn, 0); |
e1f3808e | 1562 | tcg_gen_mov_i32(src, reg); |
0633879f | 1563 | tmp = gen_load(s, OS_LONG, src, 0); |
e1f3808e PB |
1564 | tcg_gen_mov_i32(reg, tmp); |
1565 | tcg_gen_addi_i32(QREG_SP, src, 4); | |
e6e5906b PB |
1566 | } |
1567 | ||
1568 | DISAS_INSN(nop) | |
1569 | { | |
1570 | } | |
1571 | ||
1572 | DISAS_INSN(rts) | |
1573 | { | |
e1f3808e | 1574 | TCGv tmp; |
e6e5906b | 1575 | |
0633879f | 1576 | tmp = gen_load(s, OS_LONG, QREG_SP, 0); |
e1f3808e | 1577 | tcg_gen_addi_i32(QREG_SP, QREG_SP, 4); |
e6e5906b PB |
1578 | gen_jmp(s, tmp); |
1579 | } | |
1580 | ||
1581 | DISAS_INSN(jump) | |
1582 | { | |
e1f3808e | 1583 | TCGv tmp; |
e6e5906b PB |
1584 | |
1585 | /* Load the target address first to ensure correct exception | |
1586 | behavior. */ | |
d4d79bb1 | 1587 | tmp = gen_lea(env, s, insn, OS_LONG); |
e1f3808e | 1588 | if (IS_NULL_QREG(tmp)) { |
510ff0b7 PB |
1589 | gen_addr_fault(s); |
1590 | return; | |
1591 | } | |
e6e5906b PB |
1592 | if ((insn & 0x40) == 0) { |
1593 | /* jsr */ | |
351326a6 | 1594 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1595 | } |
1596 | gen_jmp(s, tmp); | |
1597 | } | |
1598 | ||
1599 | DISAS_INSN(addsubq) | |
1600 | { | |
e1f3808e PB |
1601 | TCGv src1; |
1602 | TCGv src2; | |
1603 | TCGv dest; | |
e6e5906b | 1604 | int val; |
e1f3808e | 1605 | TCGv addr; |
e6e5906b | 1606 | |
d4d79bb1 | 1607 | SRC_EA(env, src1, OS_LONG, 0, &addr); |
e6e5906b PB |
1608 | val = (insn >> 9) & 7; |
1609 | if (val == 0) | |
1610 | val = 8; | |
a7812ae4 | 1611 | dest = tcg_temp_new(); |
e1f3808e | 1612 | tcg_gen_mov_i32(dest, src1); |
e6e5906b PB |
1613 | if ((insn & 0x38) == 0x08) { |
1614 | /* Don't update condition codes if the destination is an | |
1615 | address register. */ | |
1616 | if (insn & 0x0100) { | |
e1f3808e | 1617 | tcg_gen_subi_i32(dest, dest, val); |
e6e5906b | 1618 | } else { |
e1f3808e | 1619 | tcg_gen_addi_i32(dest, dest, val); |
e6e5906b PB |
1620 | } |
1621 | } else { | |
351326a6 | 1622 | src2 = tcg_const_i32(val); |
e6e5906b | 1623 | if (insn & 0x0100) { |
e1f3808e PB |
1624 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); |
1625 | tcg_gen_subi_i32(dest, dest, val); | |
e6e5906b PB |
1626 | s->cc_op = CC_OP_SUB; |
1627 | } else { | |
e1f3808e PB |
1628 | tcg_gen_addi_i32(dest, dest, val); |
1629 | gen_helper_xflag_lt(QREG_CC_X, dest, src2); | |
e6e5906b PB |
1630 | s->cc_op = CC_OP_ADD; |
1631 | } | |
e1f3808e | 1632 | gen_update_cc_add(dest, src2); |
e6e5906b | 1633 | } |
d4d79bb1 | 1634 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1635 | } |
1636 | ||
1637 | DISAS_INSN(tpf) | |
1638 | { | |
1639 | switch (insn & 7) { | |
1640 | case 2: /* One extension word. */ | |
1641 | s->pc += 2; | |
1642 | break; | |
1643 | case 3: /* Two extension words. */ | |
1644 | s->pc += 4; | |
1645 | break; | |
1646 | case 4: /* No extension words. */ | |
1647 | break; | |
1648 | default: | |
d4d79bb1 | 1649 | disas_undef(env, s, insn); |
e6e5906b PB |
1650 | } |
1651 | } | |
1652 | ||
1653 | DISAS_INSN(branch) | |
1654 | { | |
1655 | int32_t offset; | |
1656 | uint32_t base; | |
1657 | int op; | |
1658 | int l1; | |
3b46e624 | 1659 | |
e6e5906b PB |
1660 | base = s->pc; |
1661 | op = (insn >> 8) & 0xf; | |
1662 | offset = (int8_t)insn; | |
1663 | if (offset == 0) { | |
d4d79bb1 | 1664 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
1665 | s->pc += 2; |
1666 | } else if (offset == -1) { | |
d4d79bb1 | 1667 | offset = read_im32(env, s); |
e6e5906b PB |
1668 | } |
1669 | if (op == 1) { | |
1670 | /* bsr */ | |
351326a6 | 1671 | gen_push(s, tcg_const_i32(s->pc)); |
e6e5906b PB |
1672 | } |
1673 | gen_flush_cc_op(s); | |
1674 | if (op > 1) { | |
1675 | /* Bcc */ | |
1676 | l1 = gen_new_label(); | |
1677 | gen_jmpcc(s, ((insn >> 8) & 0xf) ^ 1, l1); | |
1678 | gen_jmp_tb(s, 1, base + offset); | |
1679 | gen_set_label(l1); | |
1680 | gen_jmp_tb(s, 0, s->pc); | |
1681 | } else { | |
1682 | /* Unconditional branch. */ | |
1683 | gen_jmp_tb(s, 0, base + offset); | |
1684 | } | |
1685 | } | |
1686 | ||
1687 | DISAS_INSN(moveq) | |
1688 | { | |
e1f3808e | 1689 | uint32_t val; |
e6e5906b | 1690 | |
e1f3808e PB |
1691 | val = (int8_t)insn; |
1692 | tcg_gen_movi_i32(DREG(insn, 9), val); | |
1693 | gen_logic_cc(s, tcg_const_i32(val)); | |
e6e5906b PB |
1694 | } |
1695 | ||
1696 | DISAS_INSN(mvzs) | |
1697 | { | |
1698 | int opsize; | |
e1f3808e PB |
1699 | TCGv src; |
1700 | TCGv reg; | |
e6e5906b PB |
1701 | |
1702 | if (insn & 0x40) | |
1703 | opsize = OS_WORD; | |
1704 | else | |
1705 | opsize = OS_BYTE; | |
d4d79bb1 | 1706 | SRC_EA(env, src, opsize, (insn & 0x80) == 0, NULL); |
e6e5906b | 1707 | reg = DREG(insn, 9); |
e1f3808e | 1708 | tcg_gen_mov_i32(reg, src); |
e6e5906b PB |
1709 | gen_logic_cc(s, src); |
1710 | } | |
1711 | ||
1712 | DISAS_INSN(or) | |
1713 | { | |
e1f3808e PB |
1714 | TCGv reg; |
1715 | TCGv dest; | |
1716 | TCGv src; | |
1717 | TCGv addr; | |
e6e5906b PB |
1718 | |
1719 | reg = DREG(insn, 9); | |
a7812ae4 | 1720 | dest = tcg_temp_new(); |
e6e5906b | 1721 | if (insn & 0x100) { |
d4d79bb1 | 1722 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1723 | tcg_gen_or_i32(dest, src, reg); |
d4d79bb1 | 1724 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1725 | } else { |
d4d79bb1 | 1726 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1727 | tcg_gen_or_i32(dest, src, reg); |
1728 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1729 | } |
1730 | gen_logic_cc(s, dest); | |
1731 | } | |
1732 | ||
1733 | DISAS_INSN(suba) | |
1734 | { | |
e1f3808e PB |
1735 | TCGv src; |
1736 | TCGv reg; | |
e6e5906b | 1737 | |
d4d79bb1 | 1738 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1739 | reg = AREG(insn, 9); |
e1f3808e | 1740 | tcg_gen_sub_i32(reg, reg, src); |
e6e5906b PB |
1741 | } |
1742 | ||
1743 | DISAS_INSN(subx) | |
1744 | { | |
e1f3808e PB |
1745 | TCGv reg; |
1746 | TCGv src; | |
e6e5906b PB |
1747 | |
1748 | gen_flush_flags(s); | |
1749 | reg = DREG(insn, 9); | |
1750 | src = DREG(insn, 0); | |
e1f3808e | 1751 | gen_helper_subx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1752 | } |
1753 | ||
1754 | DISAS_INSN(mov3q) | |
1755 | { | |
e1f3808e | 1756 | TCGv src; |
e6e5906b PB |
1757 | int val; |
1758 | ||
1759 | val = (insn >> 9) & 7; | |
1760 | if (val == 0) | |
1761 | val = -1; | |
351326a6 | 1762 | src = tcg_const_i32(val); |
e6e5906b | 1763 | gen_logic_cc(s, src); |
d4d79bb1 | 1764 | DEST_EA(env, insn, OS_LONG, src, NULL); |
e6e5906b PB |
1765 | } |
1766 | ||
1767 | DISAS_INSN(cmp) | |
1768 | { | |
1769 | int op; | |
e1f3808e PB |
1770 | TCGv src; |
1771 | TCGv reg; | |
1772 | TCGv dest; | |
e6e5906b PB |
1773 | int opsize; |
1774 | ||
1775 | op = (insn >> 6) & 3; | |
1776 | switch (op) { | |
1777 | case 0: /* cmp.b */ | |
1778 | opsize = OS_BYTE; | |
1779 | s->cc_op = CC_OP_CMPB; | |
1780 | break; | |
1781 | case 1: /* cmp.w */ | |
1782 | opsize = OS_WORD; | |
1783 | s->cc_op = CC_OP_CMPW; | |
1784 | break; | |
1785 | case 2: /* cmp.l */ | |
1786 | opsize = OS_LONG; | |
1787 | s->cc_op = CC_OP_SUB; | |
1788 | break; | |
1789 | default: | |
1790 | abort(); | |
1791 | } | |
d4d79bb1 | 1792 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1793 | reg = DREG(insn, 9); |
a7812ae4 | 1794 | dest = tcg_temp_new(); |
e1f3808e PB |
1795 | tcg_gen_sub_i32(dest, reg, src); |
1796 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1797 | } |
1798 | ||
1799 | DISAS_INSN(cmpa) | |
1800 | { | |
1801 | int opsize; | |
e1f3808e PB |
1802 | TCGv src; |
1803 | TCGv reg; | |
1804 | TCGv dest; | |
e6e5906b PB |
1805 | |
1806 | if (insn & 0x100) { | |
1807 | opsize = OS_LONG; | |
1808 | } else { | |
1809 | opsize = OS_WORD; | |
1810 | } | |
d4d79bb1 | 1811 | SRC_EA(env, src, opsize, 1, NULL); |
e6e5906b | 1812 | reg = AREG(insn, 9); |
a7812ae4 | 1813 | dest = tcg_temp_new(); |
e1f3808e PB |
1814 | tcg_gen_sub_i32(dest, reg, src); |
1815 | gen_update_cc_add(dest, src); | |
e6e5906b PB |
1816 | s->cc_op = CC_OP_SUB; |
1817 | } | |
1818 | ||
1819 | DISAS_INSN(eor) | |
1820 | { | |
e1f3808e PB |
1821 | TCGv src; |
1822 | TCGv reg; | |
1823 | TCGv dest; | |
1824 | TCGv addr; | |
e6e5906b | 1825 | |
d4d79bb1 | 1826 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e6e5906b | 1827 | reg = DREG(insn, 9); |
a7812ae4 | 1828 | dest = tcg_temp_new(); |
e1f3808e | 1829 | tcg_gen_xor_i32(dest, src, reg); |
e6e5906b | 1830 | gen_logic_cc(s, dest); |
d4d79bb1 | 1831 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b PB |
1832 | } |
1833 | ||
1834 | DISAS_INSN(and) | |
1835 | { | |
e1f3808e PB |
1836 | TCGv src; |
1837 | TCGv reg; | |
1838 | TCGv dest; | |
1839 | TCGv addr; | |
e6e5906b PB |
1840 | |
1841 | reg = DREG(insn, 9); | |
a7812ae4 | 1842 | dest = tcg_temp_new(); |
e6e5906b | 1843 | if (insn & 0x100) { |
d4d79bb1 | 1844 | SRC_EA(env, src, OS_LONG, 0, &addr); |
e1f3808e | 1845 | tcg_gen_and_i32(dest, src, reg); |
d4d79bb1 | 1846 | DEST_EA(env, insn, OS_LONG, dest, &addr); |
e6e5906b | 1847 | } else { |
d4d79bb1 | 1848 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e1f3808e PB |
1849 | tcg_gen_and_i32(dest, src, reg); |
1850 | tcg_gen_mov_i32(reg, dest); | |
e6e5906b PB |
1851 | } |
1852 | gen_logic_cc(s, dest); | |
1853 | } | |
1854 | ||
1855 | DISAS_INSN(adda) | |
1856 | { | |
e1f3808e PB |
1857 | TCGv src; |
1858 | TCGv reg; | |
e6e5906b | 1859 | |
d4d79bb1 | 1860 | SRC_EA(env, src, OS_LONG, 0, NULL); |
e6e5906b | 1861 | reg = AREG(insn, 9); |
e1f3808e | 1862 | tcg_gen_add_i32(reg, reg, src); |
e6e5906b PB |
1863 | } |
1864 | ||
1865 | DISAS_INSN(addx) | |
1866 | { | |
e1f3808e PB |
1867 | TCGv reg; |
1868 | TCGv src; | |
e6e5906b PB |
1869 | |
1870 | gen_flush_flags(s); | |
1871 | reg = DREG(insn, 9); | |
1872 | src = DREG(insn, 0); | |
e1f3808e | 1873 | gen_helper_addx_cc(reg, cpu_env, reg, src); |
e6e5906b PB |
1874 | s->cc_op = CC_OP_FLAGS; |
1875 | } | |
1876 | ||
e1f3808e | 1877 | /* TODO: This could be implemented without helper functions. */ |
e6e5906b PB |
1878 | DISAS_INSN(shift_im) |
1879 | { | |
e1f3808e | 1880 | TCGv reg; |
e6e5906b | 1881 | int tmp; |
e1f3808e | 1882 | TCGv shift; |
e6e5906b PB |
1883 | |
1884 | reg = DREG(insn, 0); | |
1885 | tmp = (insn >> 9) & 7; | |
1886 | if (tmp == 0) | |
e1f3808e | 1887 | tmp = 8; |
351326a6 | 1888 | shift = tcg_const_i32(tmp); |
e1f3808e | 1889 | /* No need to flush flags becuse we know we will set C flag. */ |
e6e5906b | 1890 | if (insn & 0x100) { |
e1f3808e | 1891 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1892 | } else { |
1893 | if (insn & 8) { | |
e1f3808e | 1894 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1895 | } else { |
e1f3808e | 1896 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1897 | } |
1898 | } | |
e1f3808e | 1899 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1900 | } |
1901 | ||
1902 | DISAS_INSN(shift_reg) | |
1903 | { | |
e1f3808e PB |
1904 | TCGv reg; |
1905 | TCGv shift; | |
e6e5906b PB |
1906 | |
1907 | reg = DREG(insn, 0); | |
e1f3808e PB |
1908 | shift = DREG(insn, 9); |
1909 | /* Shift by zero leaves C flag unmodified. */ | |
1910 | gen_flush_flags(s); | |
e6e5906b | 1911 | if (insn & 0x100) { |
e1f3808e | 1912 | gen_helper_shl_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1913 | } else { |
1914 | if (insn & 8) { | |
e1f3808e | 1915 | gen_helper_shr_cc(reg, cpu_env, reg, shift); |
e6e5906b | 1916 | } else { |
e1f3808e | 1917 | gen_helper_sar_cc(reg, cpu_env, reg, shift); |
e6e5906b PB |
1918 | } |
1919 | } | |
e1f3808e | 1920 | s->cc_op = CC_OP_SHIFT; |
e6e5906b PB |
1921 | } |
1922 | ||
1923 | DISAS_INSN(ff1) | |
1924 | { | |
e1f3808e | 1925 | TCGv reg; |
821f7e76 PB |
1926 | reg = DREG(insn, 0); |
1927 | gen_logic_cc(s, reg); | |
e1f3808e | 1928 | gen_helper_ff1(reg, reg); |
e6e5906b PB |
1929 | } |
1930 | ||
e1f3808e | 1931 | static TCGv gen_get_sr(DisasContext *s) |
0633879f | 1932 | { |
e1f3808e PB |
1933 | TCGv ccr; |
1934 | TCGv sr; | |
0633879f PB |
1935 | |
1936 | ccr = gen_get_ccr(s); | |
a7812ae4 | 1937 | sr = tcg_temp_new(); |
e1f3808e PB |
1938 | tcg_gen_andi_i32(sr, QREG_SR, 0xffe0); |
1939 | tcg_gen_or_i32(sr, sr, ccr); | |
0633879f PB |
1940 | return sr; |
1941 | } | |
1942 | ||
e6e5906b PB |
1943 | DISAS_INSN(strldsr) |
1944 | { | |
1945 | uint16_t ext; | |
1946 | uint32_t addr; | |
1947 | ||
1948 | addr = s->pc - 2; | |
d4d79bb1 | 1949 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b | 1950 | s->pc += 2; |
0633879f | 1951 | if (ext != 0x46FC) { |
e6e5906b | 1952 | gen_exception(s, addr, EXCP_UNSUPPORTED); |
0633879f PB |
1953 | return; |
1954 | } | |
d4d79bb1 | 1955 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
1956 | s->pc += 2; |
1957 | if (IS_USER(s) || (ext & SR_S) == 0) { | |
e6e5906b | 1958 | gen_exception(s, addr, EXCP_PRIVILEGE); |
0633879f PB |
1959 | return; |
1960 | } | |
1961 | gen_push(s, gen_get_sr(s)); | |
1962 | gen_set_sr_im(s, ext, 0); | |
e6e5906b PB |
1963 | } |
1964 | ||
1965 | DISAS_INSN(move_from_sr) | |
1966 | { | |
e1f3808e PB |
1967 | TCGv reg; |
1968 | TCGv sr; | |
0633879f PB |
1969 | |
1970 | if (IS_USER(s)) { | |
1971 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1972 | return; | |
1973 | } | |
1974 | sr = gen_get_sr(s); | |
1975 | reg = DREG(insn, 0); | |
1976 | gen_partset_reg(OS_WORD, reg, sr); | |
e6e5906b PB |
1977 | } |
1978 | ||
1979 | DISAS_INSN(move_to_sr) | |
1980 | { | |
0633879f PB |
1981 | if (IS_USER(s)) { |
1982 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1983 | return; | |
1984 | } | |
d4d79bb1 | 1985 | gen_set_sr(env, s, insn, 0); |
0633879f | 1986 | gen_lookup_tb(s); |
e6e5906b PB |
1987 | } |
1988 | ||
1989 | DISAS_INSN(move_from_usp) | |
1990 | { | |
0633879f PB |
1991 | if (IS_USER(s)) { |
1992 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
1993 | return; | |
1994 | } | |
1995 | /* TODO: Implement USP. */ | |
1996 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
e6e5906b PB |
1997 | } |
1998 | ||
1999 | DISAS_INSN(move_to_usp) | |
2000 | { | |
0633879f PB |
2001 | if (IS_USER(s)) { |
2002 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2003 | return; | |
2004 | } | |
2005 | /* TODO: Implement USP. */ | |
2006 | gen_exception(s, s->pc - 2, EXCP_ILLEGAL); | |
e6e5906b PB |
2007 | } |
2008 | ||
2009 | DISAS_INSN(halt) | |
2010 | { | |
e1f3808e | 2011 | gen_exception(s, s->pc, EXCP_HALT_INSN); |
e6e5906b PB |
2012 | } |
2013 | ||
2014 | DISAS_INSN(stop) | |
2015 | { | |
0633879f PB |
2016 | uint16_t ext; |
2017 | ||
2018 | if (IS_USER(s)) { | |
2019 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2020 | return; | |
2021 | } | |
2022 | ||
d4d79bb1 | 2023 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
2024 | s->pc += 2; |
2025 | ||
2026 | gen_set_sr_im(s, ext, 0); | |
e1f3808e PB |
2027 | tcg_gen_movi_i32(QREG_HALTED, 1); |
2028 | gen_exception(s, s->pc, EXCP_HLT); | |
e6e5906b PB |
2029 | } |
2030 | ||
2031 | DISAS_INSN(rte) | |
2032 | { | |
0633879f PB |
2033 | if (IS_USER(s)) { |
2034 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2035 | return; | |
2036 | } | |
2037 | gen_exception(s, s->pc - 2, EXCP_RTE); | |
e6e5906b PB |
2038 | } |
2039 | ||
2040 | DISAS_INSN(movec) | |
2041 | { | |
0633879f | 2042 | uint16_t ext; |
e1f3808e | 2043 | TCGv reg; |
0633879f PB |
2044 | |
2045 | if (IS_USER(s)) { | |
2046 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2047 | return; | |
2048 | } | |
2049 | ||
d4d79bb1 | 2050 | ext = cpu_lduw_code(env, s->pc); |
0633879f PB |
2051 | s->pc += 2; |
2052 | ||
2053 | if (ext & 0x8000) { | |
2054 | reg = AREG(ext, 12); | |
2055 | } else { | |
2056 | reg = DREG(ext, 12); | |
2057 | } | |
e1f3808e | 2058 | gen_helper_movec(cpu_env, tcg_const_i32(ext & 0xfff), reg); |
0633879f | 2059 | gen_lookup_tb(s); |
e6e5906b PB |
2060 | } |
2061 | ||
2062 | DISAS_INSN(intouch) | |
2063 | { | |
0633879f PB |
2064 | if (IS_USER(s)) { |
2065 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2066 | return; | |
2067 | } | |
2068 | /* ICache fetch. Implement as no-op. */ | |
e6e5906b PB |
2069 | } |
2070 | ||
2071 | DISAS_INSN(cpushl) | |
2072 | { | |
0633879f PB |
2073 | if (IS_USER(s)) { |
2074 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2075 | return; | |
2076 | } | |
2077 | /* Cache push/invalidate. Implement as no-op. */ | |
e6e5906b PB |
2078 | } |
2079 | ||
2080 | DISAS_INSN(wddata) | |
2081 | { | |
2082 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2083 | } | |
2084 | ||
2085 | DISAS_INSN(wdebug) | |
2086 | { | |
0633879f PB |
2087 | if (IS_USER(s)) { |
2088 | gen_exception(s, s->pc - 2, EXCP_PRIVILEGE); | |
2089 | return; | |
2090 | } | |
2091 | /* TODO: Implement wdebug. */ | |
2092 | qemu_assert(0, "WDEBUG not implemented"); | |
e6e5906b PB |
2093 | } |
2094 | ||
2095 | DISAS_INSN(trap) | |
2096 | { | |
2097 | gen_exception(s, s->pc - 2, EXCP_TRAP0 + (insn & 0xf)); | |
2098 | } | |
2099 | ||
2100 | /* ??? FP exceptions are not implemented. Most exceptions are deferred until | |
2101 | immediately before the next FP instruction is executed. */ | |
2102 | DISAS_INSN(fpu) | |
2103 | { | |
2104 | uint16_t ext; | |
a7812ae4 | 2105 | int32_t offset; |
e6e5906b | 2106 | int opmode; |
a7812ae4 PB |
2107 | TCGv_i64 src; |
2108 | TCGv_i64 dest; | |
2109 | TCGv_i64 res; | |
2110 | TCGv tmp32; | |
e6e5906b | 2111 | int round; |
a7812ae4 | 2112 | int set_dest; |
e6e5906b PB |
2113 | int opsize; |
2114 | ||
d4d79bb1 | 2115 | ext = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2116 | s->pc += 2; |
2117 | opmode = ext & 0x7f; | |
2118 | switch ((ext >> 13) & 7) { | |
2119 | case 0: case 2: | |
2120 | break; | |
2121 | case 1: | |
2122 | goto undef; | |
2123 | case 3: /* fmove out */ | |
2124 | src = FREG(ext, 7); | |
a7812ae4 | 2125 | tmp32 = tcg_temp_new_i32(); |
e6e5906b PB |
2126 | /* fmove */ |
2127 | /* ??? TODO: Proper behavior on overflow. */ | |
2128 | switch ((ext >> 10) & 7) { | |
2129 | case 0: | |
2130 | opsize = OS_LONG; | |
a7812ae4 | 2131 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2132 | break; |
2133 | case 1: | |
2134 | opsize = OS_SINGLE; | |
a7812ae4 | 2135 | gen_helper_f64_to_f32(tmp32, cpu_env, src); |
e6e5906b PB |
2136 | break; |
2137 | case 4: | |
2138 | opsize = OS_WORD; | |
a7812ae4 | 2139 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b | 2140 | break; |
a7812ae4 PB |
2141 | case 5: /* OS_DOUBLE */ |
2142 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2143 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2144 | case 2: |
2145 | case 3: | |
243ee8f7 | 2146 | break; |
a7812ae4 PB |
2147 | case 4: |
2148 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2149 | break; | |
2150 | case 5: | |
d4d79bb1 | 2151 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2152 | s->pc += 2; |
2153 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2154 | break; | |
2155 | default: | |
2156 | goto undef; | |
2157 | } | |
2158 | gen_store64(s, tmp32, src); | |
c59b97aa | 2159 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2160 | case 3: |
2161 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2162 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2163 | break; | |
2164 | case 4: | |
2165 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2166 | break; | |
2167 | } | |
2168 | tcg_temp_free_i32(tmp32); | |
2169 | return; | |
e6e5906b PB |
2170 | case 6: |
2171 | opsize = OS_BYTE; | |
a7812ae4 | 2172 | gen_helper_f64_to_i32(tmp32, cpu_env, src); |
e6e5906b PB |
2173 | break; |
2174 | default: | |
2175 | goto undef; | |
2176 | } | |
d4d79bb1 | 2177 | DEST_EA(env, insn, opsize, tmp32, NULL); |
a7812ae4 | 2178 | tcg_temp_free_i32(tmp32); |
e6e5906b PB |
2179 | return; |
2180 | case 4: /* fmove to control register. */ | |
2181 | switch ((ext >> 10) & 7) { | |
2182 | case 4: /* FPCR */ | |
2183 | /* Not implemented. Ignore writes. */ | |
2184 | break; | |
2185 | case 1: /* FPIAR */ | |
2186 | case 2: /* FPSR */ | |
2187 | default: | |
2188 | cpu_abort(NULL, "Unimplemented: fmove to control %d", | |
2189 | (ext >> 10) & 7); | |
2190 | } | |
2191 | break; | |
2192 | case 5: /* fmove from control register. */ | |
2193 | switch ((ext >> 10) & 7) { | |
2194 | case 4: /* FPCR */ | |
2195 | /* Not implemented. Always return zero. */ | |
351326a6 | 2196 | tmp32 = tcg_const_i32(0); |
e6e5906b PB |
2197 | break; |
2198 | case 1: /* FPIAR */ | |
2199 | case 2: /* FPSR */ | |
2200 | default: | |
2201 | cpu_abort(NULL, "Unimplemented: fmove from control %d", | |
2202 | (ext >> 10) & 7); | |
2203 | goto undef; | |
2204 | } | |
d4d79bb1 | 2205 | DEST_EA(env, insn, OS_LONG, tmp32, NULL); |
e6e5906b | 2206 | break; |
5fafdf24 | 2207 | case 6: /* fmovem */ |
e6e5906b PB |
2208 | case 7: |
2209 | { | |
e1f3808e PB |
2210 | TCGv addr; |
2211 | uint16_t mask; | |
2212 | int i; | |
2213 | if ((ext & 0x1f00) != 0x1000 || (ext & 0xff) == 0) | |
2214 | goto undef; | |
d4d79bb1 | 2215 | tmp32 = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2216 | if (IS_NULL_QREG(tmp32)) { |
e1f3808e PB |
2217 | gen_addr_fault(s); |
2218 | return; | |
2219 | } | |
a7812ae4 PB |
2220 | addr = tcg_temp_new_i32(); |
2221 | tcg_gen_mov_i32(addr, tmp32); | |
e1f3808e PB |
2222 | mask = 0x80; |
2223 | for (i = 0; i < 8; i++) { | |
2224 | if (ext & mask) { | |
2225 | s->is_mem = 1; | |
2226 | dest = FREG(i, 0); | |
2227 | if (ext & (1 << 13)) { | |
2228 | /* store */ | |
2229 | tcg_gen_qemu_stf64(dest, addr, IS_USER(s)); | |
2230 | } else { | |
2231 | /* load */ | |
2232 | tcg_gen_qemu_ldf64(dest, addr, IS_USER(s)); | |
2233 | } | |
2234 | if (ext & (mask - 1)) | |
2235 | tcg_gen_addi_i32(addr, addr, 8); | |
e6e5906b | 2236 | } |
e1f3808e | 2237 | mask >>= 1; |
e6e5906b | 2238 | } |
18307f26 | 2239 | tcg_temp_free_i32(addr); |
e6e5906b PB |
2240 | } |
2241 | return; | |
2242 | } | |
2243 | if (ext & (1 << 14)) { | |
e6e5906b PB |
2244 | /* Source effective address. */ |
2245 | switch ((ext >> 10) & 7) { | |
2246 | case 0: opsize = OS_LONG; break; | |
2247 | case 1: opsize = OS_SINGLE; break; | |
2248 | case 4: opsize = OS_WORD; break; | |
2249 | case 5: opsize = OS_DOUBLE; break; | |
2250 | case 6: opsize = OS_BYTE; break; | |
2251 | default: | |
2252 | goto undef; | |
2253 | } | |
e6e5906b | 2254 | if (opsize == OS_DOUBLE) { |
a7812ae4 PB |
2255 | tmp32 = tcg_temp_new_i32(); |
2256 | tcg_gen_mov_i32(tmp32, AREG(insn, 0)); | |
c59b97aa | 2257 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2258 | case 2: |
2259 | case 3: | |
243ee8f7 | 2260 | break; |
a7812ae4 PB |
2261 | case 4: |
2262 | tcg_gen_addi_i32(tmp32, tmp32, -8); | |
2263 | break; | |
2264 | case 5: | |
d4d79bb1 | 2265 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2266 | s->pc += 2; |
2267 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2268 | break; | |
2269 | case 7: | |
d4d79bb1 | 2270 | offset = cpu_ldsw_code(env, s->pc); |
a7812ae4 PB |
2271 | offset += s->pc - 2; |
2272 | s->pc += 2; | |
2273 | tcg_gen_addi_i32(tmp32, tmp32, offset); | |
2274 | break; | |
2275 | default: | |
2276 | goto undef; | |
2277 | } | |
2278 | src = gen_load64(s, tmp32); | |
c59b97aa | 2279 | switch ((insn >> 3) & 7) { |
a7812ae4 PB |
2280 | case 3: |
2281 | tcg_gen_addi_i32(tmp32, tmp32, 8); | |
2282 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2283 | break; | |
2284 | case 4: | |
2285 | tcg_gen_mov_i32(AREG(insn, 0), tmp32); | |
2286 | break; | |
2287 | } | |
2288 | tcg_temp_free_i32(tmp32); | |
e6e5906b | 2289 | } else { |
d4d79bb1 | 2290 | SRC_EA(env, tmp32, opsize, 1, NULL); |
a7812ae4 | 2291 | src = tcg_temp_new_i64(); |
e6e5906b PB |
2292 | switch (opsize) { |
2293 | case OS_LONG: | |
2294 | case OS_WORD: | |
2295 | case OS_BYTE: | |
a7812ae4 | 2296 | gen_helper_i32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2297 | break; |
2298 | case OS_SINGLE: | |
a7812ae4 | 2299 | gen_helper_f32_to_f64(src, cpu_env, tmp32); |
e6e5906b PB |
2300 | break; |
2301 | } | |
2302 | } | |
2303 | } else { | |
2304 | /* Source register. */ | |
2305 | src = FREG(ext, 10); | |
2306 | } | |
2307 | dest = FREG(ext, 7); | |
a7812ae4 | 2308 | res = tcg_temp_new_i64(); |
e6e5906b | 2309 | if (opmode != 0x3a) |
e1f3808e | 2310 | tcg_gen_mov_f64(res, dest); |
e6e5906b | 2311 | round = 1; |
a7812ae4 | 2312 | set_dest = 1; |
e6e5906b PB |
2313 | switch (opmode) { |
2314 | case 0: case 0x40: case 0x44: /* fmove */ | |
e1f3808e | 2315 | tcg_gen_mov_f64(res, src); |
e6e5906b PB |
2316 | break; |
2317 | case 1: /* fint */ | |
e1f3808e | 2318 | gen_helper_iround_f64(res, cpu_env, src); |
e6e5906b PB |
2319 | round = 0; |
2320 | break; | |
2321 | case 3: /* fintrz */ | |
e1f3808e | 2322 | gen_helper_itrunc_f64(res, cpu_env, src); |
e6e5906b PB |
2323 | round = 0; |
2324 | break; | |
2325 | case 4: case 0x41: case 0x45: /* fsqrt */ | |
e1f3808e | 2326 | gen_helper_sqrt_f64(res, cpu_env, src); |
e6e5906b PB |
2327 | break; |
2328 | case 0x18: case 0x58: case 0x5c: /* fabs */ | |
e1f3808e | 2329 | gen_helper_abs_f64(res, src); |
e6e5906b PB |
2330 | break; |
2331 | case 0x1a: case 0x5a: case 0x5e: /* fneg */ | |
e1f3808e | 2332 | gen_helper_chs_f64(res, src); |
e6e5906b PB |
2333 | break; |
2334 | case 0x20: case 0x60: case 0x64: /* fdiv */ | |
e1f3808e | 2335 | gen_helper_div_f64(res, cpu_env, res, src); |
e6e5906b PB |
2336 | break; |
2337 | case 0x22: case 0x62: case 0x66: /* fadd */ | |
e1f3808e | 2338 | gen_helper_add_f64(res, cpu_env, res, src); |
e6e5906b PB |
2339 | break; |
2340 | case 0x23: case 0x63: case 0x67: /* fmul */ | |
e1f3808e | 2341 | gen_helper_mul_f64(res, cpu_env, res, src); |
e6e5906b PB |
2342 | break; |
2343 | case 0x28: case 0x68: case 0x6c: /* fsub */ | |
e1f3808e | 2344 | gen_helper_sub_f64(res, cpu_env, res, src); |
e6e5906b PB |
2345 | break; |
2346 | case 0x38: /* fcmp */ | |
e1f3808e | 2347 | gen_helper_sub_cmp_f64(res, cpu_env, res, src); |
a7812ae4 | 2348 | set_dest = 0; |
e6e5906b PB |
2349 | round = 0; |
2350 | break; | |
2351 | case 0x3a: /* ftst */ | |
e1f3808e | 2352 | tcg_gen_mov_f64(res, src); |
a7812ae4 | 2353 | set_dest = 0; |
e6e5906b PB |
2354 | round = 0; |
2355 | break; | |
2356 | default: | |
2357 | goto undef; | |
2358 | } | |
a7812ae4 PB |
2359 | if (ext & (1 << 14)) { |
2360 | tcg_temp_free_i64(src); | |
2361 | } | |
e6e5906b PB |
2362 | if (round) { |
2363 | if (opmode & 0x40) { | |
2364 | if ((opmode & 0x4) != 0) | |
2365 | round = 0; | |
2366 | } else if ((s->fpcr & M68K_FPCR_PREC) == 0) { | |
2367 | round = 0; | |
2368 | } | |
2369 | } | |
2370 | if (round) { | |
a7812ae4 | 2371 | TCGv tmp = tcg_temp_new_i32(); |
e1f3808e PB |
2372 | gen_helper_f64_to_f32(tmp, cpu_env, res); |
2373 | gen_helper_f32_to_f64(res, cpu_env, tmp); | |
a7812ae4 | 2374 | tcg_temp_free_i32(tmp); |
5fafdf24 | 2375 | } |
e1f3808e | 2376 | tcg_gen_mov_f64(QREG_FP_RESULT, res); |
a7812ae4 | 2377 | if (set_dest) { |
e1f3808e | 2378 | tcg_gen_mov_f64(dest, res); |
e6e5906b | 2379 | } |
a7812ae4 | 2380 | tcg_temp_free_i64(res); |
e6e5906b PB |
2381 | return; |
2382 | undef: | |
a7812ae4 | 2383 | /* FIXME: Is this right for offset addressing modes? */ |
e6e5906b | 2384 | s->pc -= 2; |
d4d79bb1 | 2385 | disas_undef_fpu(env, s, insn); |
e6e5906b PB |
2386 | } |
2387 | ||
2388 | DISAS_INSN(fbcc) | |
2389 | { | |
2390 | uint32_t offset; | |
2391 | uint32_t addr; | |
e1f3808e | 2392 | TCGv flag; |
e6e5906b PB |
2393 | int l1; |
2394 | ||
2395 | addr = s->pc; | |
d4d79bb1 | 2396 | offset = cpu_ldsw_code(env, s->pc); |
e6e5906b PB |
2397 | s->pc += 2; |
2398 | if (insn & (1 << 6)) { | |
d4d79bb1 | 2399 | offset = (offset << 16) | cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2400 | s->pc += 2; |
2401 | } | |
2402 | ||
2403 | l1 = gen_new_label(); | |
2404 | /* TODO: Raise BSUN exception. */ | |
a7812ae4 | 2405 | flag = tcg_temp_new(); |
e1f3808e | 2406 | gen_helper_compare_f64(flag, cpu_env, QREG_FP_RESULT); |
e6e5906b PB |
2407 | /* Jump to l1 if condition is true. */ |
2408 | switch (insn & 0xf) { | |
2409 | case 0: /* f */ | |
2410 | break; | |
2411 | case 1: /* eq (=0) */ | |
e1f3808e | 2412 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2413 | break; |
2414 | case 2: /* ogt (=1) */ | |
e1f3808e | 2415 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2416 | break; |
2417 | case 3: /* oge (=0 or =1) */ | |
e1f3808e | 2418 | tcg_gen_brcond_i32(TCG_COND_LEU, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2419 | break; |
2420 | case 4: /* olt (=-1) */ | |
e1f3808e | 2421 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2422 | break; |
2423 | case 5: /* ole (=-1 or =0) */ | |
e1f3808e | 2424 | tcg_gen_brcond_i32(TCG_COND_LE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2425 | break; |
2426 | case 6: /* ogl (=-1 or =1) */ | |
e1f3808e PB |
2427 | tcg_gen_andi_i32(flag, flag, 1); |
2428 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2429 | break; |
2430 | case 7: /* or (=2) */ | |
e1f3808e | 2431 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2432 | break; |
2433 | case 8: /* un (<2) */ | |
e1f3808e | 2434 | tcg_gen_brcond_i32(TCG_COND_LT, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2435 | break; |
2436 | case 9: /* ueq (=0 or =2) */ | |
e1f3808e PB |
2437 | tcg_gen_andi_i32(flag, flag, 1); |
2438 | tcg_gen_brcond_i32(TCG_COND_EQ, flag, tcg_const_i32(0), l1); | |
e6e5906b PB |
2439 | break; |
2440 | case 10: /* ugt (>0) */ | |
e1f3808e | 2441 | tcg_gen_brcond_i32(TCG_COND_GT, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2442 | break; |
2443 | case 11: /* uge (>=0) */ | |
e1f3808e | 2444 | tcg_gen_brcond_i32(TCG_COND_GE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2445 | break; |
2446 | case 12: /* ult (=-1 or =2) */ | |
e1f3808e | 2447 | tcg_gen_brcond_i32(TCG_COND_GEU, flag, tcg_const_i32(2), l1); |
e6e5906b PB |
2448 | break; |
2449 | case 13: /* ule (!=1) */ | |
e1f3808e | 2450 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(1), l1); |
e6e5906b PB |
2451 | break; |
2452 | case 14: /* ne (!=0) */ | |
e1f3808e | 2453 | tcg_gen_brcond_i32(TCG_COND_NE, flag, tcg_const_i32(0), l1); |
e6e5906b PB |
2454 | break; |
2455 | case 15: /* t */ | |
e1f3808e | 2456 | tcg_gen_br(l1); |
e6e5906b PB |
2457 | break; |
2458 | } | |
2459 | gen_jmp_tb(s, 0, s->pc); | |
2460 | gen_set_label(l1); | |
2461 | gen_jmp_tb(s, 1, addr + offset); | |
2462 | } | |
2463 | ||
0633879f PB |
2464 | DISAS_INSN(frestore) |
2465 | { | |
2466 | /* TODO: Implement frestore. */ | |
2467 | qemu_assert(0, "FRESTORE not implemented"); | |
2468 | } | |
2469 | ||
2470 | DISAS_INSN(fsave) | |
2471 | { | |
2472 | /* TODO: Implement fsave. */ | |
2473 | qemu_assert(0, "FSAVE not implemented"); | |
2474 | } | |
2475 | ||
e1f3808e | 2476 | static inline TCGv gen_mac_extract_word(DisasContext *s, TCGv val, int upper) |
acf930aa | 2477 | { |
a7812ae4 | 2478 | TCGv tmp = tcg_temp_new(); |
acf930aa PB |
2479 | if (s->env->macsr & MACSR_FI) { |
2480 | if (upper) | |
e1f3808e | 2481 | tcg_gen_andi_i32(tmp, val, 0xffff0000); |
acf930aa | 2482 | else |
e1f3808e | 2483 | tcg_gen_shli_i32(tmp, val, 16); |
acf930aa PB |
2484 | } else if (s->env->macsr & MACSR_SU) { |
2485 | if (upper) | |
e1f3808e | 2486 | tcg_gen_sari_i32(tmp, val, 16); |
acf930aa | 2487 | else |
e1f3808e | 2488 | tcg_gen_ext16s_i32(tmp, val); |
acf930aa PB |
2489 | } else { |
2490 | if (upper) | |
e1f3808e | 2491 | tcg_gen_shri_i32(tmp, val, 16); |
acf930aa | 2492 | else |
e1f3808e | 2493 | tcg_gen_ext16u_i32(tmp, val); |
acf930aa PB |
2494 | } |
2495 | return tmp; | |
2496 | } | |
2497 | ||
e1f3808e PB |
2498 | static void gen_mac_clear_flags(void) |
2499 | { | |
2500 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, | |
2501 | ~(MACSR_V | MACSR_Z | MACSR_N | MACSR_EV)); | |
2502 | } | |
2503 | ||
acf930aa PB |
2504 | DISAS_INSN(mac) |
2505 | { | |
e1f3808e PB |
2506 | TCGv rx; |
2507 | TCGv ry; | |
acf930aa PB |
2508 | uint16_t ext; |
2509 | int acc; | |
e1f3808e PB |
2510 | TCGv tmp; |
2511 | TCGv addr; | |
2512 | TCGv loadval; | |
acf930aa | 2513 | int dual; |
e1f3808e PB |
2514 | TCGv saved_flags; |
2515 | ||
a7812ae4 PB |
2516 | if (!s->done_mac) { |
2517 | s->mactmp = tcg_temp_new_i64(); | |
2518 | s->done_mac = 1; | |
2519 | } | |
acf930aa | 2520 | |
d4d79bb1 | 2521 | ext = cpu_lduw_code(env, s->pc); |
acf930aa PB |
2522 | s->pc += 2; |
2523 | ||
2524 | acc = ((insn >> 7) & 1) | ((ext >> 3) & 2); | |
2525 | dual = ((insn & 0x30) != 0 && (ext & 3) != 0); | |
d315c888 | 2526 | if (dual && !m68k_feature(s->env, M68K_FEATURE_CF_EMAC_B)) { |
d4d79bb1 | 2527 | disas_undef(env, s, insn); |
d315c888 PB |
2528 | return; |
2529 | } | |
acf930aa PB |
2530 | if (insn & 0x30) { |
2531 | /* MAC with load. */ | |
d4d79bb1 | 2532 | tmp = gen_lea(env, s, insn, OS_LONG); |
a7812ae4 | 2533 | addr = tcg_temp_new(); |
e1f3808e | 2534 | tcg_gen_and_i32(addr, tmp, QREG_MAC_MASK); |
acf930aa PB |
2535 | /* Load the value now to ensure correct exception behavior. |
2536 | Perform writeback after reading the MAC inputs. */ | |
2537 | loadval = gen_load(s, OS_LONG, addr, 0); | |
2538 | ||
2539 | acc ^= 1; | |
2540 | rx = (ext & 0x8000) ? AREG(ext, 12) : DREG(insn, 12); | |
2541 | ry = (ext & 8) ? AREG(ext, 0) : DREG(ext, 0); | |
2542 | } else { | |
e1f3808e | 2543 | loadval = addr = NULL_QREG; |
acf930aa PB |
2544 | rx = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
2545 | ry = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
2546 | } | |
2547 | ||
e1f3808e PB |
2548 | gen_mac_clear_flags(); |
2549 | #if 0 | |
acf930aa | 2550 | l1 = -1; |
e1f3808e | 2551 | /* Disabled because conditional branches clobber temporary vars. */ |
acf930aa PB |
2552 | if ((s->env->macsr & MACSR_OMC) != 0 && !dual) { |
2553 | /* Skip the multiply if we know we will ignore it. */ | |
2554 | l1 = gen_new_label(); | |
a7812ae4 | 2555 | tmp = tcg_temp_new(); |
e1f3808e | 2556 | tcg_gen_andi_i32(tmp, QREG_MACSR, 1 << (acc + 8)); |
acf930aa PB |
2557 | gen_op_jmp_nz32(tmp, l1); |
2558 | } | |
e1f3808e | 2559 | #endif |
acf930aa PB |
2560 | |
2561 | if ((ext & 0x0800) == 0) { | |
2562 | /* Word. */ | |
2563 | rx = gen_mac_extract_word(s, rx, (ext & 0x80) != 0); | |
2564 | ry = gen_mac_extract_word(s, ry, (ext & 0x40) != 0); | |
2565 | } | |
2566 | if (s->env->macsr & MACSR_FI) { | |
e1f3808e | 2567 | gen_helper_macmulf(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2568 | } else { |
2569 | if (s->env->macsr & MACSR_SU) | |
e1f3808e | 2570 | gen_helper_macmuls(s->mactmp, cpu_env, rx, ry); |
acf930aa | 2571 | else |
e1f3808e | 2572 | gen_helper_macmulu(s->mactmp, cpu_env, rx, ry); |
acf930aa PB |
2573 | switch ((ext >> 9) & 3) { |
2574 | case 1: | |
e1f3808e | 2575 | tcg_gen_shli_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2576 | break; |
2577 | case 3: | |
e1f3808e | 2578 | tcg_gen_shri_i64(s->mactmp, s->mactmp, 1); |
acf930aa PB |
2579 | break; |
2580 | } | |
2581 | } | |
2582 | ||
2583 | if (dual) { | |
2584 | /* Save the overflow flag from the multiply. */ | |
a7812ae4 | 2585 | saved_flags = tcg_temp_new(); |
e1f3808e PB |
2586 | tcg_gen_mov_i32(saved_flags, QREG_MACSR); |
2587 | } else { | |
2588 | saved_flags = NULL_QREG; | |
acf930aa PB |
2589 | } |
2590 | ||
e1f3808e PB |
2591 | #if 0 |
2592 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2593 | if ((s->env->macsr & MACSR_OMC) != 0 && dual) { |
2594 | /* Skip the accumulate if the value is already saturated. */ | |
2595 | l1 = gen_new_label(); | |
a7812ae4 | 2596 | tmp = tcg_temp_new(); |
351326a6 | 2597 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2598 | gen_op_jmp_nz32(tmp, l1); |
2599 | } | |
e1f3808e | 2600 | #endif |
acf930aa PB |
2601 | |
2602 | if (insn & 0x100) | |
e1f3808e | 2603 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2604 | else |
e1f3808e | 2605 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa PB |
2606 | |
2607 | if (s->env->macsr & MACSR_FI) | |
e1f3808e | 2608 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2609 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2610 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2611 | else |
e1f3808e | 2612 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2613 | |
e1f3808e PB |
2614 | #if 0 |
2615 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2616 | if (l1 != -1) |
2617 | gen_set_label(l1); | |
e1f3808e | 2618 | #endif |
acf930aa PB |
2619 | |
2620 | if (dual) { | |
2621 | /* Dual accumulate variant. */ | |
2622 | acc = (ext >> 2) & 3; | |
2623 | /* Restore the overflow flag from the multiplier. */ | |
e1f3808e PB |
2624 | tcg_gen_mov_i32(QREG_MACSR, saved_flags); |
2625 | #if 0 | |
2626 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2627 | if ((s->env->macsr & MACSR_OMC) != 0) { |
2628 | /* Skip the accumulate if the value is already saturated. */ | |
2629 | l1 = gen_new_label(); | |
a7812ae4 | 2630 | tmp = tcg_temp_new(); |
351326a6 | 2631 | gen_op_and32(tmp, QREG_MACSR, tcg_const_i32(MACSR_PAV0 << acc)); |
acf930aa PB |
2632 | gen_op_jmp_nz32(tmp, l1); |
2633 | } | |
e1f3808e | 2634 | #endif |
acf930aa | 2635 | if (ext & 2) |
e1f3808e | 2636 | tcg_gen_sub_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2637 | else |
e1f3808e | 2638 | tcg_gen_add_i64(MACREG(acc), MACREG(acc), s->mactmp); |
acf930aa | 2639 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2640 | gen_helper_macsatf(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2641 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2642 | gen_helper_macsats(cpu_env, tcg_const_i32(acc)); |
acf930aa | 2643 | else |
e1f3808e PB |
2644 | gen_helper_macsatu(cpu_env, tcg_const_i32(acc)); |
2645 | #if 0 | |
2646 | /* Disabled because conditional branches clobber temporary vars. */ | |
acf930aa PB |
2647 | if (l1 != -1) |
2648 | gen_set_label(l1); | |
e1f3808e | 2649 | #endif |
acf930aa | 2650 | } |
e1f3808e | 2651 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(acc)); |
acf930aa PB |
2652 | |
2653 | if (insn & 0x30) { | |
e1f3808e | 2654 | TCGv rw; |
acf930aa | 2655 | rw = (insn & 0x40) ? AREG(insn, 9) : DREG(insn, 9); |
e1f3808e | 2656 | tcg_gen_mov_i32(rw, loadval); |
acf930aa PB |
2657 | /* FIXME: Should address writeback happen with the masked or |
2658 | unmasked value? */ | |
2659 | switch ((insn >> 3) & 7) { | |
2660 | case 3: /* Post-increment. */ | |
e1f3808e | 2661 | tcg_gen_addi_i32(AREG(insn, 0), addr, 4); |
acf930aa PB |
2662 | break; |
2663 | case 4: /* Pre-decrement. */ | |
e1f3808e | 2664 | tcg_gen_mov_i32(AREG(insn, 0), addr); |
acf930aa PB |
2665 | } |
2666 | } | |
2667 | } | |
2668 | ||
2669 | DISAS_INSN(from_mac) | |
2670 | { | |
e1f3808e | 2671 | TCGv rx; |
a7812ae4 | 2672 | TCGv_i64 acc; |
e1f3808e | 2673 | int accnum; |
acf930aa PB |
2674 | |
2675 | rx = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e PB |
2676 | accnum = (insn >> 9) & 3; |
2677 | acc = MACREG(accnum); | |
acf930aa | 2678 | if (s->env->macsr & MACSR_FI) { |
a7812ae4 | 2679 | gen_helper_get_macf(rx, cpu_env, acc); |
acf930aa | 2680 | } else if ((s->env->macsr & MACSR_OMC) == 0) { |
e1f3808e | 2681 | tcg_gen_trunc_i64_i32(rx, acc); |
acf930aa | 2682 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2683 | gen_helper_get_macs(rx, acc); |
acf930aa | 2684 | } else { |
e1f3808e PB |
2685 | gen_helper_get_macu(rx, acc); |
2686 | } | |
2687 | if (insn & 0x40) { | |
2688 | tcg_gen_movi_i64(acc, 0); | |
2689 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); | |
acf930aa | 2690 | } |
acf930aa PB |
2691 | } |
2692 | ||
2693 | DISAS_INSN(move_mac) | |
2694 | { | |
e1f3808e | 2695 | /* FIXME: This can be done without a helper. */ |
acf930aa | 2696 | int src; |
e1f3808e | 2697 | TCGv dest; |
acf930aa | 2698 | src = insn & 3; |
e1f3808e PB |
2699 | dest = tcg_const_i32((insn >> 9) & 3); |
2700 | gen_helper_mac_move(cpu_env, dest, tcg_const_i32(src)); | |
2701 | gen_mac_clear_flags(); | |
2702 | gen_helper_mac_set_flags(cpu_env, dest); | |
acf930aa PB |
2703 | } |
2704 | ||
2705 | DISAS_INSN(from_macsr) | |
2706 | { | |
e1f3808e | 2707 | TCGv reg; |
acf930aa PB |
2708 | |
2709 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); | |
e1f3808e | 2710 | tcg_gen_mov_i32(reg, QREG_MACSR); |
acf930aa PB |
2711 | } |
2712 | ||
2713 | DISAS_INSN(from_mask) | |
2714 | { | |
e1f3808e | 2715 | TCGv reg; |
acf930aa | 2716 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2717 | tcg_gen_mov_i32(reg, QREG_MAC_MASK); |
acf930aa PB |
2718 | } |
2719 | ||
2720 | DISAS_INSN(from_mext) | |
2721 | { | |
e1f3808e PB |
2722 | TCGv reg; |
2723 | TCGv acc; | |
acf930aa | 2724 | reg = (insn & 8) ? AREG(insn, 0) : DREG(insn, 0); |
e1f3808e | 2725 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2726 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2727 | gen_helper_get_mac_extf(reg, cpu_env, acc); |
acf930aa | 2728 | else |
e1f3808e | 2729 | gen_helper_get_mac_exti(reg, cpu_env, acc); |
acf930aa PB |
2730 | } |
2731 | ||
2732 | DISAS_INSN(macsr_to_ccr) | |
2733 | { | |
e1f3808e PB |
2734 | tcg_gen_movi_i32(QREG_CC_X, 0); |
2735 | tcg_gen_andi_i32(QREG_CC_DEST, QREG_MACSR, 0xf); | |
acf930aa PB |
2736 | s->cc_op = CC_OP_FLAGS; |
2737 | } | |
2738 | ||
2739 | DISAS_INSN(to_mac) | |
2740 | { | |
a7812ae4 | 2741 | TCGv_i64 acc; |
e1f3808e PB |
2742 | TCGv val; |
2743 | int accnum; | |
2744 | accnum = (insn >> 9) & 3; | |
2745 | acc = MACREG(accnum); | |
d4d79bb1 | 2746 | SRC_EA(env, val, OS_LONG, 0, NULL); |
acf930aa | 2747 | if (s->env->macsr & MACSR_FI) { |
e1f3808e PB |
2748 | tcg_gen_ext_i32_i64(acc, val); |
2749 | tcg_gen_shli_i64(acc, acc, 8); | |
acf930aa | 2750 | } else if (s->env->macsr & MACSR_SU) { |
e1f3808e | 2751 | tcg_gen_ext_i32_i64(acc, val); |
acf930aa | 2752 | } else { |
e1f3808e | 2753 | tcg_gen_extu_i32_i64(acc, val); |
acf930aa | 2754 | } |
e1f3808e PB |
2755 | tcg_gen_andi_i32(QREG_MACSR, QREG_MACSR, ~(MACSR_PAV0 << accnum)); |
2756 | gen_mac_clear_flags(); | |
2757 | gen_helper_mac_set_flags(cpu_env, tcg_const_i32(accnum)); | |
acf930aa PB |
2758 | } |
2759 | ||
2760 | DISAS_INSN(to_macsr) | |
2761 | { | |
e1f3808e | 2762 | TCGv val; |
d4d79bb1 | 2763 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2764 | gen_helper_set_macsr(cpu_env, val); |
acf930aa PB |
2765 | gen_lookup_tb(s); |
2766 | } | |
2767 | ||
2768 | DISAS_INSN(to_mask) | |
2769 | { | |
e1f3808e | 2770 | TCGv val; |
d4d79bb1 | 2771 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2772 | tcg_gen_ori_i32(QREG_MAC_MASK, val, 0xffff0000); |
acf930aa PB |
2773 | } |
2774 | ||
2775 | DISAS_INSN(to_mext) | |
2776 | { | |
e1f3808e PB |
2777 | TCGv val; |
2778 | TCGv acc; | |
d4d79bb1 | 2779 | SRC_EA(env, val, OS_LONG, 0, NULL); |
e1f3808e | 2780 | acc = tcg_const_i32((insn & 0x400) ? 2 : 0); |
acf930aa | 2781 | if (s->env->macsr & MACSR_FI) |
e1f3808e | 2782 | gen_helper_set_mac_extf(cpu_env, val, acc); |
acf930aa | 2783 | else if (s->env->macsr & MACSR_SU) |
e1f3808e | 2784 | gen_helper_set_mac_exts(cpu_env, val, acc); |
acf930aa | 2785 | else |
e1f3808e | 2786 | gen_helper_set_mac_extu(cpu_env, val, acc); |
acf930aa PB |
2787 | } |
2788 | ||
e6e5906b PB |
2789 | static disas_proc opcode_table[65536]; |
2790 | ||
2791 | static void | |
2792 | register_opcode (disas_proc proc, uint16_t opcode, uint16_t mask) | |
2793 | { | |
2794 | int i; | |
2795 | int from; | |
2796 | int to; | |
2797 | ||
2798 | /* Sanity check. All set bits must be included in the mask. */ | |
5fc4adf6 PB |
2799 | if (opcode & ~mask) { |
2800 | fprintf(stderr, | |
2801 | "qemu internal error: bogus opcode definition %04x/%04x\n", | |
2802 | opcode, mask); | |
e6e5906b | 2803 | abort(); |
5fc4adf6 | 2804 | } |
e6e5906b PB |
2805 | /* This could probably be cleverer. For now just optimize the case where |
2806 | the top bits are known. */ | |
2807 | /* Find the first zero bit in the mask. */ | |
2808 | i = 0x8000; | |
2809 | while ((i & mask) != 0) | |
2810 | i >>= 1; | |
2811 | /* Iterate over all combinations of this and lower bits. */ | |
2812 | if (i == 0) | |
2813 | i = 1; | |
2814 | else | |
2815 | i <<= 1; | |
2816 | from = opcode & ~(i - 1); | |
2817 | to = from + i; | |
0633879f | 2818 | for (i = from; i < to; i++) { |
e6e5906b PB |
2819 | if ((i & mask) == opcode) |
2820 | opcode_table[i] = proc; | |
0633879f | 2821 | } |
e6e5906b PB |
2822 | } |
2823 | ||
2824 | /* Register m68k opcode handlers. Order is important. | |
2825 | Later insn override earlier ones. */ | |
0402f767 | 2826 | void register_m68k_insns (CPUM68KState *env) |
e6e5906b | 2827 | { |
d315c888 | 2828 | #define INSN(name, opcode, mask, feature) do { \ |
0402f767 | 2829 | if (m68k_feature(env, M68K_FEATURE_##feature)) \ |
d315c888 PB |
2830 | register_opcode(disas_##name, 0x##opcode, 0x##mask); \ |
2831 | } while(0) | |
0402f767 PB |
2832 | INSN(undef, 0000, 0000, CF_ISA_A); |
2833 | INSN(arith_im, 0080, fff8, CF_ISA_A); | |
d315c888 | 2834 | INSN(bitrev, 00c0, fff8, CF_ISA_APLUSC); |
0402f767 PB |
2835 | INSN(bitop_reg, 0100, f1c0, CF_ISA_A); |
2836 | INSN(bitop_reg, 0140, f1c0, CF_ISA_A); | |
2837 | INSN(bitop_reg, 0180, f1c0, CF_ISA_A); | |
2838 | INSN(bitop_reg, 01c0, f1c0, CF_ISA_A); | |
2839 | INSN(arith_im, 0280, fff8, CF_ISA_A); | |
d315c888 | 2840 | INSN(byterev, 02c0, fff8, CF_ISA_APLUSC); |
0402f767 | 2841 | INSN(arith_im, 0480, fff8, CF_ISA_A); |
d315c888 | 2842 | INSN(ff1, 04c0, fff8, CF_ISA_APLUSC); |
0402f767 PB |
2843 | INSN(arith_im, 0680, fff8, CF_ISA_A); |
2844 | INSN(bitop_im, 0800, ffc0, CF_ISA_A); | |
2845 | INSN(bitop_im, 0840, ffc0, CF_ISA_A); | |
2846 | INSN(bitop_im, 0880, ffc0, CF_ISA_A); | |
2847 | INSN(bitop_im, 08c0, ffc0, CF_ISA_A); | |
2848 | INSN(arith_im, 0a80, fff8, CF_ISA_A); | |
2849 | INSN(arith_im, 0c00, ff38, CF_ISA_A); | |
2850 | INSN(move, 1000, f000, CF_ISA_A); | |
2851 | INSN(move, 2000, f000, CF_ISA_A); | |
2852 | INSN(move, 3000, f000, CF_ISA_A); | |
d315c888 | 2853 | INSN(strldsr, 40e7, ffff, CF_ISA_APLUSC); |
0402f767 PB |
2854 | INSN(negx, 4080, fff8, CF_ISA_A); |
2855 | INSN(move_from_sr, 40c0, fff8, CF_ISA_A); | |
2856 | INSN(lea, 41c0, f1c0, CF_ISA_A); | |
2857 | INSN(clr, 4200, ff00, CF_ISA_A); | |
2858 | INSN(undef, 42c0, ffc0, CF_ISA_A); | |
2859 | INSN(move_from_ccr, 42c0, fff8, CF_ISA_A); | |
2860 | INSN(neg, 4480, fff8, CF_ISA_A); | |
2861 | INSN(move_to_ccr, 44c0, ffc0, CF_ISA_A); | |
2862 | INSN(not, 4680, fff8, CF_ISA_A); | |
2863 | INSN(move_to_sr, 46c0, ffc0, CF_ISA_A); | |
2864 | INSN(pea, 4840, ffc0, CF_ISA_A); | |
2865 | INSN(swap, 4840, fff8, CF_ISA_A); | |
2866 | INSN(movem, 48c0, fbc0, CF_ISA_A); | |
2867 | INSN(ext, 4880, fff8, CF_ISA_A); | |
2868 | INSN(ext, 48c0, fff8, CF_ISA_A); | |
2869 | INSN(ext, 49c0, fff8, CF_ISA_A); | |
2870 | INSN(tst, 4a00, ff00, CF_ISA_A); | |
2871 | INSN(tas, 4ac0, ffc0, CF_ISA_B); | |
2872 | INSN(halt, 4ac8, ffff, CF_ISA_A); | |
2873 | INSN(pulse, 4acc, ffff, CF_ISA_A); | |
2874 | INSN(illegal, 4afc, ffff, CF_ISA_A); | |
2875 | INSN(mull, 4c00, ffc0, CF_ISA_A); | |
2876 | INSN(divl, 4c40, ffc0, CF_ISA_A); | |
2877 | INSN(sats, 4c80, fff8, CF_ISA_B); | |
2878 | INSN(trap, 4e40, fff0, CF_ISA_A); | |
2879 | INSN(link, 4e50, fff8, CF_ISA_A); | |
2880 | INSN(unlk, 4e58, fff8, CF_ISA_A); | |
20dcee94 PB |
2881 | INSN(move_to_usp, 4e60, fff8, USP); |
2882 | INSN(move_from_usp, 4e68, fff8, USP); | |
0402f767 PB |
2883 | INSN(nop, 4e71, ffff, CF_ISA_A); |
2884 | INSN(stop, 4e72, ffff, CF_ISA_A); | |
2885 | INSN(rte, 4e73, ffff, CF_ISA_A); | |
2886 | INSN(rts, 4e75, ffff, CF_ISA_A); | |
2887 | INSN(movec, 4e7b, ffff, CF_ISA_A); | |
2888 | INSN(jump, 4e80, ffc0, CF_ISA_A); | |
2889 | INSN(jump, 4ec0, ffc0, CF_ISA_A); | |
2890 | INSN(addsubq, 5180, f1c0, CF_ISA_A); | |
2891 | INSN(scc, 50c0, f0f8, CF_ISA_A); | |
2892 | INSN(addsubq, 5080, f1c0, CF_ISA_A); | |
2893 | INSN(tpf, 51f8, fff8, CF_ISA_A); | |
d315c888 PB |
2894 | |
2895 | /* Branch instructions. */ | |
0402f767 | 2896 | INSN(branch, 6000, f000, CF_ISA_A); |
d315c888 PB |
2897 | /* Disable long branch instructions, then add back the ones we want. */ |
2898 | INSN(undef, 60ff, f0ff, CF_ISA_A); /* All long branches. */ | |
2899 | INSN(branch, 60ff, f0ff, CF_ISA_B); | |
2900 | INSN(undef, 60ff, ffff, CF_ISA_B); /* bra.l */ | |
2901 | INSN(branch, 60ff, ffff, BRAL); | |
2902 | ||
0402f767 PB |
2903 | INSN(moveq, 7000, f100, CF_ISA_A); |
2904 | INSN(mvzs, 7100, f100, CF_ISA_B); | |
2905 | INSN(or, 8000, f000, CF_ISA_A); | |
2906 | INSN(divw, 80c0, f0c0, CF_ISA_A); | |
2907 | INSN(addsub, 9000, f000, CF_ISA_A); | |
2908 | INSN(subx, 9180, f1f8, CF_ISA_A); | |
2909 | INSN(suba, 91c0, f1c0, CF_ISA_A); | |
acf930aa | 2910 | |
0402f767 | 2911 | INSN(undef_mac, a000, f000, CF_ISA_A); |
acf930aa PB |
2912 | INSN(mac, a000, f100, CF_EMAC); |
2913 | INSN(from_mac, a180, f9b0, CF_EMAC); | |
2914 | INSN(move_mac, a110, f9fc, CF_EMAC); | |
2915 | INSN(from_macsr,a980, f9f0, CF_EMAC); | |
2916 | INSN(from_mask, ad80, fff0, CF_EMAC); | |
2917 | INSN(from_mext, ab80, fbf0, CF_EMAC); | |
2918 | INSN(macsr_to_ccr, a9c0, ffff, CF_EMAC); | |
2919 | INSN(to_mac, a100, f9c0, CF_EMAC); | |
2920 | INSN(to_macsr, a900, ffc0, CF_EMAC); | |
2921 | INSN(to_mext, ab00, fbc0, CF_EMAC); | |
2922 | INSN(to_mask, ad00, ffc0, CF_EMAC); | |
2923 | ||
0402f767 PB |
2924 | INSN(mov3q, a140, f1c0, CF_ISA_B); |
2925 | INSN(cmp, b000, f1c0, CF_ISA_B); /* cmp.b */ | |
2926 | INSN(cmp, b040, f1c0, CF_ISA_B); /* cmp.w */ | |
2927 | INSN(cmpa, b0c0, f1c0, CF_ISA_B); /* cmpa.w */ | |
2928 | INSN(cmp, b080, f1c0, CF_ISA_A); | |
2929 | INSN(cmpa, b1c0, f1c0, CF_ISA_A); | |
2930 | INSN(eor, b180, f1c0, CF_ISA_A); | |
2931 | INSN(and, c000, f000, CF_ISA_A); | |
2932 | INSN(mulw, c0c0, f0c0, CF_ISA_A); | |
2933 | INSN(addsub, d000, f000, CF_ISA_A); | |
2934 | INSN(addx, d180, f1f8, CF_ISA_A); | |
2935 | INSN(adda, d1c0, f1c0, CF_ISA_A); | |
2936 | INSN(shift_im, e080, f0f0, CF_ISA_A); | |
2937 | INSN(shift_reg, e0a0, f0f0, CF_ISA_A); | |
2938 | INSN(undef_fpu, f000, f000, CF_ISA_A); | |
e6e5906b PB |
2939 | INSN(fpu, f200, ffc0, CF_FPU); |
2940 | INSN(fbcc, f280, ffc0, CF_FPU); | |
0633879f PB |
2941 | INSN(frestore, f340, ffc0, CF_FPU); |
2942 | INSN(fsave, f340, ffc0, CF_FPU); | |
0402f767 PB |
2943 | INSN(intouch, f340, ffc0, CF_ISA_A); |
2944 | INSN(cpushl, f428, ff38, CF_ISA_A); | |
2945 | INSN(wddata, fb00, ff00, CF_ISA_A); | |
2946 | INSN(wdebug, fbc0, ffc0, CF_ISA_A); | |
e6e5906b PB |
2947 | #undef INSN |
2948 | } | |
2949 | ||
2950 | /* ??? Some of this implementation is not exception safe. We should always | |
2951 | write back the result to memory before setting the condition codes. */ | |
2b3e3cfe | 2952 | static void disas_m68k_insn(CPUM68KState * env, DisasContext *s) |
e6e5906b PB |
2953 | { |
2954 | uint16_t insn; | |
2955 | ||
fa547e61 RH |
2956 | if (unlikely(qemu_loglevel_mask(CPU_LOG_TB_OP | CPU_LOG_TB_OP_OPT))) { |
2957 | tcg_gen_debug_insn_start(s->pc); | |
2958 | } | |
2959 | ||
d4d79bb1 | 2960 | insn = cpu_lduw_code(env, s->pc); |
e6e5906b PB |
2961 | s->pc += 2; |
2962 | ||
d4d79bb1 | 2963 | opcode_table[insn](env, s, insn); |
e6e5906b PB |
2964 | } |
2965 | ||
e6e5906b | 2966 | /* generate intermediate code for basic block 'tb'. */ |
2cfc5f17 | 2967 | static inline void |
2b3e3cfe | 2968 | gen_intermediate_code_internal(CPUM68KState *env, TranslationBlock *tb, |
820e00f2 | 2969 | int search_pc) |
e6e5906b PB |
2970 | { |
2971 | DisasContext dc1, *dc = &dc1; | |
2972 | uint16_t *gen_opc_end; | |
a1d1bb31 | 2973 | CPUBreakpoint *bp; |
e6e5906b PB |
2974 | int j, lj; |
2975 | target_ulong pc_start; | |
2976 | int pc_offset; | |
2e70f6ef PB |
2977 | int num_insns; |
2978 | int max_insns; | |
e6e5906b PB |
2979 | |
2980 | /* generate intermediate code */ | |
2981 | pc_start = tb->pc; | |
3b46e624 | 2982 | |
e6e5906b PB |
2983 | dc->tb = tb; |
2984 | ||
92414b31 | 2985 | gen_opc_end = tcg_ctx.gen_opc_buf + OPC_MAX_SIZE; |
e6e5906b | 2986 | |
e6dbd3b3 | 2987 | dc->env = env; |
e6e5906b PB |
2988 | dc->is_jmp = DISAS_NEXT; |
2989 | dc->pc = pc_start; | |
2990 | dc->cc_op = CC_OP_DYNAMIC; | |
2991 | dc->singlestep_enabled = env->singlestep_enabled; | |
2992 | dc->fpcr = env->fpcr; | |
0633879f | 2993 | dc->user = (env->sr & SR_S) == 0; |
c9bac22c | 2994 | dc->is_mem = 0; |
a7812ae4 | 2995 | dc->done_mac = 0; |
e6e5906b | 2996 | lj = -1; |
2e70f6ef PB |
2997 | num_insns = 0; |
2998 | max_insns = tb->cflags & CF_COUNT_MASK; | |
2999 | if (max_insns == 0) | |
3000 | max_insns = CF_COUNT_MASK; | |
3001 | ||
3002 | gen_icount_start(); | |
e6e5906b | 3003 | do { |
e6e5906b PB |
3004 | pc_offset = dc->pc - pc_start; |
3005 | gen_throws_exception = NULL; | |
72cf2d4f BS |
3006 | if (unlikely(!QTAILQ_EMPTY(&env->breakpoints))) { |
3007 | QTAILQ_FOREACH(bp, &env->breakpoints, entry) { | |
a1d1bb31 | 3008 | if (bp->pc == dc->pc) { |
e6e5906b PB |
3009 | gen_exception(dc, dc->pc, EXCP_DEBUG); |
3010 | dc->is_jmp = DISAS_JUMP; | |
3011 | break; | |
3012 | } | |
3013 | } | |
3014 | if (dc->is_jmp) | |
3015 | break; | |
3016 | } | |
3017 | if (search_pc) { | |
92414b31 | 3018 | j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf; |
e6e5906b PB |
3019 | if (lj < j) { |
3020 | lj++; | |
3021 | while (lj < j) | |
3022 | gen_opc_instr_start[lj++] = 0; | |
3023 | } | |
25983cad | 3024 | tcg_ctx.gen_opc_pc[lj] = dc->pc; |
e6e5906b | 3025 | gen_opc_instr_start[lj] = 1; |
c9c99c22 | 3026 | tcg_ctx.gen_opc_icount[lj] = num_insns; |
e6e5906b | 3027 | } |
2e70f6ef PB |
3028 | if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO)) |
3029 | gen_io_start(); | |
510ff0b7 | 3030 | dc->insn_pc = dc->pc; |
e6e5906b | 3031 | disas_m68k_insn(env, dc); |
2e70f6ef | 3032 | num_insns++; |
efd7f486 | 3033 | } while (!dc->is_jmp && tcg_ctx.gen_opc_ptr < gen_opc_end && |
e6e5906b | 3034 | !env->singlestep_enabled && |
1b530a6d | 3035 | !singlestep && |
2e70f6ef PB |
3036 | (pc_offset) < (TARGET_PAGE_SIZE - 32) && |
3037 | num_insns < max_insns); | |
e6e5906b | 3038 | |
2e70f6ef PB |
3039 | if (tb->cflags & CF_LAST_IO) |
3040 | gen_io_end(); | |
551bd27f | 3041 | if (unlikely(env->singlestep_enabled)) { |
e6e5906b PB |
3042 | /* Make sure the pc is updated, and raise a debug exception. */ |
3043 | if (!dc->is_jmp) { | |
3044 | gen_flush_cc_op(dc); | |
e1f3808e | 3045 | tcg_gen_movi_i32(QREG_PC, dc->pc); |
e6e5906b | 3046 | } |
31871141 | 3047 | gen_helper_raise_exception(cpu_env, tcg_const_i32(EXCP_DEBUG)); |
e6e5906b PB |
3048 | } else { |
3049 | switch(dc->is_jmp) { | |
3050 | case DISAS_NEXT: | |
3051 | gen_flush_cc_op(dc); | |
3052 | gen_jmp_tb(dc, 0, dc->pc); | |
3053 | break; | |
3054 | default: | |
3055 | case DISAS_JUMP: | |
3056 | case DISAS_UPDATE: | |
3057 | gen_flush_cc_op(dc); | |
3058 | /* indicate that the hash table must be used to find the next TB */ | |
57fec1fe | 3059 | tcg_gen_exit_tb(0); |
e6e5906b PB |
3060 | break; |
3061 | case DISAS_TB_JUMP: | |
3062 | /* nothing more to generate */ | |
3063 | break; | |
3064 | } | |
3065 | } | |
2e70f6ef | 3066 | gen_icount_end(tb, num_insns); |
efd7f486 | 3067 | *tcg_ctx.gen_opc_ptr = INDEX_op_end; |
e6e5906b PB |
3068 | |
3069 | #ifdef DEBUG_DISAS | |
8fec2b8c | 3070 | if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { |
93fcfe39 AL |
3071 | qemu_log("----------------\n"); |
3072 | qemu_log("IN: %s\n", lookup_symbol(pc_start)); | |
f4359b9f | 3073 | log_target_disas(env, pc_start, dc->pc - pc_start, 0); |
93fcfe39 | 3074 | qemu_log("\n"); |
e6e5906b PB |
3075 | } |
3076 | #endif | |
3077 | if (search_pc) { | |
92414b31 | 3078 | j = tcg_ctx.gen_opc_ptr - tcg_ctx.gen_opc_buf; |
e6e5906b PB |
3079 | lj++; |
3080 | while (lj <= j) | |
3081 | gen_opc_instr_start[lj++] = 0; | |
e6e5906b PB |
3082 | } else { |
3083 | tb->size = dc->pc - pc_start; | |
2e70f6ef | 3084 | tb->icount = num_insns; |
e6e5906b PB |
3085 | } |
3086 | ||
3087 | //optimize_flags(); | |
3088 | //expand_target_qops(); | |
e6e5906b PB |
3089 | } |
3090 | ||
2b3e3cfe | 3091 | void gen_intermediate_code(CPUM68KState *env, TranslationBlock *tb) |
e6e5906b | 3092 | { |
2cfc5f17 | 3093 | gen_intermediate_code_internal(env, tb, 0); |
e6e5906b PB |
3094 | } |
3095 | ||
2b3e3cfe | 3096 | void gen_intermediate_code_pc(CPUM68KState *env, TranslationBlock *tb) |
e6e5906b | 3097 | { |
2cfc5f17 | 3098 | gen_intermediate_code_internal(env, tb, 1); |
e6e5906b PB |
3099 | } |
3100 | ||
2b3e3cfe | 3101 | void cpu_dump_state(CPUM68KState *env, FILE *f, fprintf_function cpu_fprintf, |
e6e5906b PB |
3102 | int flags) |
3103 | { | |
3104 | int i; | |
3105 | uint16_t sr; | |
3106 | CPU_DoubleU u; | |
3107 | for (i = 0; i < 8; i++) | |
3108 | { | |
3109 | u.d = env->fregs[i]; | |
3110 | cpu_fprintf (f, "D%d = %08x A%d = %08x F%d = %08x%08x (%12g)\n", | |
3111 | i, env->dregs[i], i, env->aregs[i], | |
8fc7cc58 | 3112 | i, u.l.upper, u.l.lower, *(double *)&u.d); |
e6e5906b PB |
3113 | } |
3114 | cpu_fprintf (f, "PC = %08x ", env->pc); | |
3115 | sr = env->sr; | |
3116 | cpu_fprintf (f, "SR = %04x %c%c%c%c%c ", sr, (sr & 0x10) ? 'X' : '-', | |
3117 | (sr & CCF_N) ? 'N' : '-', (sr & CCF_Z) ? 'Z' : '-', | |
3118 | (sr & CCF_V) ? 'V' : '-', (sr & CCF_C) ? 'C' : '-'); | |
8fc7cc58 | 3119 | cpu_fprintf (f, "FPRESULT = %12g\n", *(double *)&env->fp_result); |
e6e5906b PB |
3120 | } |
3121 | ||
2b3e3cfe | 3122 | void restore_state_to_opc(CPUM68KState *env, TranslationBlock *tb, int pc_pos) |
d2856f1a | 3123 | { |
25983cad | 3124 | env->pc = tcg_ctx.gen_opc_pc[pc_pos]; |
d2856f1a | 3125 | } |