]>
Commit | Line | Data |
---|---|---|
80cabfad | 1 | /* |
81174dae | 2 | * QEMU 16550A UART emulation |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
81174dae | 5 | * Copyright (c) 2008 Citrix Systems, Inc. |
5fafdf24 | 6 | * |
80cabfad FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
488cb996 | 25 | |
0d09e41a | 26 | #include "hw/char/serial.h" |
dccfcd0e | 27 | #include "sysemu/char.h" |
1de7afc9 | 28 | #include "qemu/timer.h" |
022c62cb | 29 | #include "exec/address-spaces.h" |
4a44d85e | 30 | #include "qemu/error-report.h" |
80cabfad FB |
31 | |
32 | //#define DEBUG_SERIAL | |
33 | ||
34 | #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */ | |
35 | ||
36 | #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */ | |
37 | #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */ | |
38 | #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */ | |
39 | #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */ | |
40 | ||
41 | #define UART_IIR_NO_INT 0x01 /* No interrupts pending */ | |
42 | #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */ | |
43 | ||
44 | #define UART_IIR_MSI 0x00 /* Modem status interrupt */ | |
45 | #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */ | |
46 | #define UART_IIR_RDI 0x04 /* Receiver data interrupt */ | |
47 | #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */ | |
81174dae AL |
48 | #define UART_IIR_CTI 0x0C /* Character Timeout Indication */ |
49 | ||
50 | #define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */ | |
51 | #define UART_IIR_FE 0xC0 /* Fifo enabled */ | |
80cabfad FB |
52 | |
53 | /* | |
54 | * These are the definitions for the Modem Control Register | |
55 | */ | |
56 | #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */ | |
57 | #define UART_MCR_OUT2 0x08 /* Out2 complement */ | |
58 | #define UART_MCR_OUT1 0x04 /* Out1 complement */ | |
59 | #define UART_MCR_RTS 0x02 /* RTS complement */ | |
60 | #define UART_MCR_DTR 0x01 /* DTR complement */ | |
61 | ||
62 | /* | |
63 | * These are the definitions for the Modem Status Register | |
64 | */ | |
65 | #define UART_MSR_DCD 0x80 /* Data Carrier Detect */ | |
66 | #define UART_MSR_RI 0x40 /* Ring Indicator */ | |
67 | #define UART_MSR_DSR 0x20 /* Data Set Ready */ | |
68 | #define UART_MSR_CTS 0x10 /* Clear to Send */ | |
69 | #define UART_MSR_DDCD 0x08 /* Delta DCD */ | |
70 | #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */ | |
71 | #define UART_MSR_DDSR 0x02 /* Delta DSR */ | |
72 | #define UART_MSR_DCTS 0x01 /* Delta CTS */ | |
73 | #define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */ | |
74 | ||
75 | #define UART_LSR_TEMT 0x40 /* Transmitter empty */ | |
76 | #define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */ | |
77 | #define UART_LSR_BI 0x10 /* Break interrupt indicator */ | |
78 | #define UART_LSR_FE 0x08 /* Frame error indicator */ | |
79 | #define UART_LSR_PE 0x04 /* Parity error indicator */ | |
80 | #define UART_LSR_OE 0x02 /* Overrun error indicator */ | |
81 | #define UART_LSR_DR 0x01 /* Receiver data ready */ | |
81174dae | 82 | #define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */ |
80cabfad | 83 | |
81174dae AL |
84 | /* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */ |
85 | ||
86 | #define UART_FCR_ITL_1 0x00 /* 1 byte ITL */ | |
87 | #define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */ | |
88 | #define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */ | |
89 | #define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */ | |
90 | ||
91 | #define UART_FCR_DMS 0x08 /* DMA Mode Select */ | |
92 | #define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */ | |
93 | #define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */ | |
94 | #define UART_FCR_FE 0x01 /* FIFO Enable */ | |
95 | ||
81174dae AL |
96 | #define MAX_XMIT_RETRY 4 |
97 | ||
b6601141 MN |
98 | #ifdef DEBUG_SERIAL |
99 | #define DPRINTF(fmt, ...) \ | |
46411f86 | 100 | do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0) |
b6601141 MN |
101 | #else |
102 | #define DPRINTF(fmt, ...) \ | |
46411f86 | 103 | do {} while (0) |
b6601141 MN |
104 | #endif |
105 | ||
81174dae | 106 | static void serial_receive1(void *opaque, const uint8_t *buf, int size); |
b2a5160c | 107 | |
8e8638fa | 108 | static inline void recv_fifo_put(SerialState *s, uint8_t chr) |
80cabfad | 109 | { |
71e605f8 | 110 | /* Receive overruns do not overwrite FIFO contents. */ |
8e8638fa PC |
111 | if (!fifo8_is_full(&s->recv_fifo)) { |
112 | fifo8_push(&s->recv_fifo, chr); | |
113 | } else { | |
71e605f8 | 114 | s->lsr |= UART_LSR_OE; |
8e8638fa | 115 | } |
81174dae | 116 | } |
6936bfe5 | 117 | |
81174dae AL |
118 | static void serial_update_irq(SerialState *s) |
119 | { | |
120 | uint8_t tmp_iir = UART_IIR_NO_INT; | |
121 | ||
81174dae AL |
122 | if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) { |
123 | tmp_iir = UART_IIR_RLSI; | |
5628a626 | 124 | } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) { |
c9a33054 AZ |
125 | /* Note that(s->ier & UART_IER_RDI) can mask this interrupt, |
126 | * this is not in the specification but is observed on existing | |
127 | * hardware. */ | |
81174dae | 128 | tmp_iir = UART_IIR_CTI; |
2d6ee8e7 JL |
129 | } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) && |
130 | (!(s->fcr & UART_FCR_FE) || | |
8e8638fa | 131 | s->recv_fifo.num >= s->recv_fifo_itl)) { |
2d6ee8e7 | 132 | tmp_iir = UART_IIR_RDI; |
81174dae AL |
133 | } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) { |
134 | tmp_iir = UART_IIR_THRI; | |
135 | } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) { | |
136 | tmp_iir = UART_IIR_MSI; | |
137 | } | |
138 | ||
139 | s->iir = tmp_iir | (s->iir & 0xF0); | |
140 | ||
141 | if (tmp_iir != UART_IIR_NO_INT) { | |
142 | qemu_irq_raise(s->irq); | |
143 | } else { | |
144 | qemu_irq_lower(s->irq); | |
6936bfe5 | 145 | } |
6936bfe5 AJ |
146 | } |
147 | ||
f8d179e3 FB |
148 | static void serial_update_parameters(SerialState *s) |
149 | { | |
81174dae | 150 | int speed, parity, data_bits, stop_bits, frame_size; |
2122c51a | 151 | QEMUSerialSetParams ssp; |
f8d179e3 | 152 | |
81174dae AL |
153 | if (s->divider == 0) |
154 | return; | |
155 | ||
718b8aec | 156 | /* Start bit. */ |
81174dae | 157 | frame_size = 1; |
f8d179e3 | 158 | if (s->lcr & 0x08) { |
718b8aec SW |
159 | /* Parity bit. */ |
160 | frame_size++; | |
f8d179e3 FB |
161 | if (s->lcr & 0x10) |
162 | parity = 'E'; | |
163 | else | |
164 | parity = 'O'; | |
165 | } else { | |
166 | parity = 'N'; | |
167 | } | |
5fafdf24 | 168 | if (s->lcr & 0x04) |
f8d179e3 FB |
169 | stop_bits = 2; |
170 | else | |
171 | stop_bits = 1; | |
81174dae | 172 | |
f8d179e3 | 173 | data_bits = (s->lcr & 0x03) + 5; |
81174dae | 174 | frame_size += data_bits + stop_bits; |
b6cd0ea1 | 175 | speed = s->baudbase / s->divider; |
2122c51a FB |
176 | ssp.speed = speed; |
177 | ssp.parity = parity; | |
178 | ssp.data_bits = data_bits; | |
179 | ssp.stop_bits = stop_bits; | |
6ee093c9 | 180 | s->char_transmit_time = (get_ticks_per_sec() / speed) * frame_size; |
41084f1b | 181 | qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp); |
b6601141 MN |
182 | |
183 | DPRINTF("speed=%d parity=%c data=%d stop=%d\n", | |
f8d179e3 | 184 | speed, parity, data_bits, stop_bits); |
f8d179e3 FB |
185 | } |
186 | ||
81174dae AL |
187 | static void serial_update_msl(SerialState *s) |
188 | { | |
189 | uint8_t omsr; | |
190 | int flags; | |
191 | ||
bc72ad67 | 192 | timer_del(s->modem_status_poll); |
81174dae | 193 | |
41084f1b | 194 | if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) { |
81174dae AL |
195 | s->poll_msl = -1; |
196 | return; | |
197 | } | |
198 | ||
199 | omsr = s->msr; | |
200 | ||
201 | s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS; | |
202 | s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR; | |
203 | s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD; | |
204 | s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI; | |
205 | ||
206 | if (s->msr != omsr) { | |
207 | /* Set delta bits */ | |
208 | s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4)); | |
209 | /* UART_MSR_TERI only if change was from 1 -> 0 */ | |
210 | if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI)) | |
211 | s->msr &= ~UART_MSR_TERI; | |
212 | serial_update_irq(s); | |
213 | } | |
214 | ||
215 | /* The real 16550A apparently has a 250ns response latency to line status changes. | |
216 | We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */ | |
217 | ||
218 | if (s->poll_msl) | |
bc72ad67 | 219 | timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + get_ticks_per_sec() / 100); |
81174dae AL |
220 | } |
221 | ||
fcfb4d6a | 222 | static gboolean serial_xmit(GIOChannel *chan, GIOCondition cond, void *opaque) |
81174dae AL |
223 | { |
224 | SerialState *s = opaque; | |
81174dae | 225 | |
f702e62a KB |
226 | do { |
227 | if (s->tsr_retry <= 0) { | |
228 | if (s->fcr & UART_FCR_FE) { | |
229 | if (fifo8_is_empty(&s->xmit_fifo)) { | |
230 | return FALSE; | |
231 | } | |
232 | s->tsr = fifo8_pop(&s->xmit_fifo); | |
233 | if (!s->xmit_fifo.num) { | |
234 | s->lsr |= UART_LSR_THRE; | |
235 | } | |
236 | } else if ((s->lsr & UART_LSR_THRE)) { | |
dffacd46 | 237 | return FALSE; |
f702e62a KB |
238 | } else { |
239 | s->tsr = s->thr; | |
81174dae | 240 | s->lsr |= UART_LSR_THRE; |
f702e62a | 241 | s->lsr &= ~UART_LSR_TEMT; |
7f4f0a22 | 242 | } |
81174dae | 243 | } |
81174dae | 244 | |
f702e62a KB |
245 | if (s->mcr & UART_MCR_LOOP) { |
246 | /* in loopback mode, say that we just received a char */ | |
247 | serial_receive1(s, &s->tsr, 1); | |
248 | } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) { | |
249 | if (s->tsr_retry >= 0 && s->tsr_retry < MAX_XMIT_RETRY && | |
250 | qemu_chr_fe_add_watch(s->chr, G_IO_OUT|G_IO_HUP, | |
251 | serial_xmit, s) > 0) { | |
252 | s->tsr_retry++; | |
253 | return FALSE; | |
254 | } | |
255 | s->tsr_retry = 0; | |
256 | } else { | |
257 | s->tsr_retry = 0; | |
81174dae | 258 | } |
f702e62a KB |
259 | /* Transmit another byte if it is already available. It is only |
260 | possible when FIFO is enabled and not empty. */ | |
261 | } while ((s->fcr & UART_FCR_FE) && !fifo8_is_empty(&s->xmit_fifo)); | |
81174dae | 262 | |
bc72ad67 | 263 | s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
81174dae AL |
264 | |
265 | if (s->lsr & UART_LSR_THRE) { | |
266 | s->lsr |= UART_LSR_TEMT; | |
267 | s->thr_ipending = 1; | |
268 | serial_update_irq(s); | |
269 | } | |
fcfb4d6a AL |
270 | |
271 | return FALSE; | |
81174dae AL |
272 | } |
273 | ||
274 | ||
7385b275 PD |
275 | /* Setter for FCR. |
276 | is_load flag means, that value is set while loading VM state | |
277 | and interrupt should not be invoked */ | |
278 | static void serial_write_fcr(SerialState *s, uint8_t val) | |
279 | { | |
280 | /* Set fcr - val only has the bits that are supposed to "stick" */ | |
281 | s->fcr = val; | |
282 | ||
283 | if (val & UART_FCR_FE) { | |
284 | s->iir |= UART_IIR_FE; | |
285 | /* Set recv_fifo trigger Level */ | |
286 | switch (val & 0xC0) { | |
287 | case UART_FCR_ITL_1: | |
288 | s->recv_fifo_itl = 1; | |
289 | break; | |
290 | case UART_FCR_ITL_2: | |
291 | s->recv_fifo_itl = 4; | |
292 | break; | |
293 | case UART_FCR_ITL_3: | |
294 | s->recv_fifo_itl = 8; | |
295 | break; | |
296 | case UART_FCR_ITL_4: | |
297 | s->recv_fifo_itl = 14; | |
298 | break; | |
299 | } | |
300 | } else { | |
301 | s->iir &= ~UART_IIR_FE; | |
302 | } | |
303 | } | |
304 | ||
5ec3a23e AG |
305 | static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val, |
306 | unsigned size) | |
80cabfad | 307 | { |
b41a2cd1 | 308 | SerialState *s = opaque; |
3b46e624 | 309 | |
80cabfad | 310 | addr &= 7; |
8b4a8988 | 311 | DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val); |
80cabfad FB |
312 | switch(addr) { |
313 | default: | |
314 | case 0: | |
315 | if (s->lcr & UART_LCR_DLAB) { | |
316 | s->divider = (s->divider & 0xff00) | val; | |
f8d179e3 | 317 | serial_update_parameters(s); |
80cabfad | 318 | } else { |
81174dae AL |
319 | s->thr = (uint8_t) val; |
320 | if(s->fcr & UART_FCR_FE) { | |
8e8638fa PC |
321 | /* xmit overruns overwrite data, so make space if needed */ |
322 | if (fifo8_is_full(&s->xmit_fifo)) { | |
323 | fifo8_pop(&s->xmit_fifo); | |
324 | } | |
325 | fifo8_push(&s->xmit_fifo, s->thr); | |
2f4f22bd | 326 | s->lsr &= ~UART_LSR_TEMT; |
6936bfe5 | 327 | } |
b5601df7 PC |
328 | s->thr_ipending = 0; |
329 | s->lsr &= ~UART_LSR_THRE; | |
330 | serial_update_irq(s); | |
f702e62a KB |
331 | if (s->tsr_retry <= 0) { |
332 | serial_xmit(NULL, G_IO_OUT, s); | |
333 | } | |
80cabfad FB |
334 | } |
335 | break; | |
336 | case 1: | |
337 | if (s->lcr & UART_LCR_DLAB) { | |
338 | s->divider = (s->divider & 0x00ff) | (val << 8); | |
f8d179e3 | 339 | serial_update_parameters(s); |
80cabfad | 340 | } else { |
60e336db | 341 | s->ier = val & 0x0f; |
81174dae AL |
342 | /* If the backend device is a real serial port, turn polling of the modem |
343 | status lines on physical port on or off depending on UART_IER_MSI state */ | |
344 | if (s->poll_msl >= 0) { | |
345 | if (s->ier & UART_IER_MSI) { | |
346 | s->poll_msl = 1; | |
347 | serial_update_msl(s); | |
348 | } else { | |
bc72ad67 | 349 | timer_del(s->modem_status_poll); |
81174dae AL |
350 | s->poll_msl = 0; |
351 | } | |
352 | } | |
60e336db FB |
353 | if (s->lsr & UART_LSR_THRE) { |
354 | s->thr_ipending = 1; | |
81174dae | 355 | serial_update_irq(s); |
60e336db | 356 | } |
80cabfad FB |
357 | } |
358 | break; | |
359 | case 2: | |
81174dae | 360 | /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */ |
7385b275 | 361 | if ((val ^ s->fcr) & UART_FCR_FE) { |
81174dae | 362 | val |= UART_FCR_XFR | UART_FCR_RFR; |
7385b275 | 363 | } |
81174dae AL |
364 | |
365 | /* FIFO clear */ | |
366 | ||
367 | if (val & UART_FCR_RFR) { | |
bc72ad67 | 368 | timer_del(s->fifo_timeout_timer); |
7385b275 | 369 | s->timeout_ipending = 0; |
8e8638fa | 370 | fifo8_reset(&s->recv_fifo); |
81174dae AL |
371 | } |
372 | ||
373 | if (val & UART_FCR_XFR) { | |
8e8638fa | 374 | fifo8_reset(&s->xmit_fifo); |
81174dae AL |
375 | } |
376 | ||
7385b275 | 377 | serial_write_fcr(s, val & 0xC9); |
81174dae | 378 | serial_update_irq(s); |
80cabfad FB |
379 | break; |
380 | case 3: | |
f8d179e3 FB |
381 | { |
382 | int break_enable; | |
383 | s->lcr = val; | |
384 | serial_update_parameters(s); | |
385 | break_enable = (val >> 6) & 1; | |
386 | if (break_enable != s->last_break_enable) { | |
387 | s->last_break_enable = break_enable; | |
41084f1b | 388 | qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK, |
2122c51a | 389 | &break_enable); |
f8d179e3 FB |
390 | } |
391 | } | |
80cabfad FB |
392 | break; |
393 | case 4: | |
81174dae AL |
394 | { |
395 | int flags; | |
396 | int old_mcr = s->mcr; | |
397 | s->mcr = val & 0x1f; | |
398 | if (val & UART_MCR_LOOP) | |
399 | break; | |
400 | ||
401 | if (s->poll_msl >= 0 && old_mcr != s->mcr) { | |
402 | ||
41084f1b | 403 | qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags); |
81174dae AL |
404 | |
405 | flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR); | |
406 | ||
407 | if (val & UART_MCR_RTS) | |
408 | flags |= CHR_TIOCM_RTS; | |
409 | if (val & UART_MCR_DTR) | |
410 | flags |= CHR_TIOCM_DTR; | |
411 | ||
41084f1b | 412 | qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags); |
81174dae AL |
413 | /* Update the modem status after a one-character-send wait-time, since there may be a response |
414 | from the device/computer at the other end of the serial line */ | |
bc72ad67 | 415 | timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time); |
81174dae AL |
416 | } |
417 | } | |
80cabfad FB |
418 | break; |
419 | case 5: | |
420 | break; | |
421 | case 6: | |
80cabfad FB |
422 | break; |
423 | case 7: | |
424 | s->scr = val; | |
425 | break; | |
426 | } | |
427 | } | |
428 | ||
5ec3a23e | 429 | static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size) |
80cabfad | 430 | { |
b41a2cd1 | 431 | SerialState *s = opaque; |
80cabfad FB |
432 | uint32_t ret; |
433 | ||
434 | addr &= 7; | |
435 | switch(addr) { | |
436 | default: | |
437 | case 0: | |
438 | if (s->lcr & UART_LCR_DLAB) { | |
5fafdf24 | 439 | ret = s->divider & 0xff; |
80cabfad | 440 | } else { |
81174dae | 441 | if(s->fcr & UART_FCR_FE) { |
b165b0d8 | 442 | ret = fifo8_is_empty(&s->recv_fifo) ? |
8e8638fa PC |
443 | 0 : fifo8_pop(&s->recv_fifo); |
444 | if (s->recv_fifo.num == 0) { | |
81174dae | 445 | s->lsr &= ~(UART_LSR_DR | UART_LSR_BI); |
7f4f0a22 | 446 | } else { |
bc72ad67 | 447 | timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4); |
7f4f0a22 | 448 | } |
81174dae AL |
449 | s->timeout_ipending = 0; |
450 | } else { | |
451 | ret = s->rbr; | |
452 | s->lsr &= ~(UART_LSR_DR | UART_LSR_BI); | |
453 | } | |
b41a2cd1 | 454 | serial_update_irq(s); |
b2a5160c AZ |
455 | if (!(s->mcr & UART_MCR_LOOP)) { |
456 | /* in loopback mode, don't receive any data */ | |
457 | qemu_chr_accept_input(s->chr); | |
458 | } | |
80cabfad FB |
459 | } |
460 | break; | |
461 | case 1: | |
462 | if (s->lcr & UART_LCR_DLAB) { | |
463 | ret = (s->divider >> 8) & 0xff; | |
464 | } else { | |
465 | ret = s->ier; | |
466 | } | |
467 | break; | |
468 | case 2: | |
469 | ret = s->iir; | |
cdee7bdf | 470 | if ((ret & UART_IIR_ID) == UART_IIR_THRI) { |
80cabfad | 471 | s->thr_ipending = 0; |
71e605f8 JG |
472 | serial_update_irq(s); |
473 | } | |
80cabfad FB |
474 | break; |
475 | case 3: | |
476 | ret = s->lcr; | |
477 | break; | |
478 | case 4: | |
479 | ret = s->mcr; | |
480 | break; | |
481 | case 5: | |
482 | ret = s->lsr; | |
71e605f8 JG |
483 | /* Clear break and overrun interrupts */ |
484 | if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) { | |
485 | s->lsr &= ~(UART_LSR_BI|UART_LSR_OE); | |
81174dae AL |
486 | serial_update_irq(s); |
487 | } | |
80cabfad FB |
488 | break; |
489 | case 6: | |
490 | if (s->mcr & UART_MCR_LOOP) { | |
491 | /* in loopback, the modem output pins are connected to the | |
492 | inputs */ | |
493 | ret = (s->mcr & 0x0c) << 4; | |
494 | ret |= (s->mcr & 0x02) << 3; | |
495 | ret |= (s->mcr & 0x01) << 5; | |
496 | } else { | |
81174dae AL |
497 | if (s->poll_msl >= 0) |
498 | serial_update_msl(s); | |
80cabfad | 499 | ret = s->msr; |
81174dae AL |
500 | /* Clear delta bits & msr int after read, if they were set */ |
501 | if (s->msr & UART_MSR_ANY_DELTA) { | |
502 | s->msr &= 0xF0; | |
503 | serial_update_irq(s); | |
504 | } | |
80cabfad FB |
505 | } |
506 | break; | |
507 | case 7: | |
508 | ret = s->scr; | |
509 | break; | |
510 | } | |
8b4a8988 | 511 | DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret); |
80cabfad FB |
512 | return ret; |
513 | } | |
514 | ||
82c643ff | 515 | static int serial_can_receive(SerialState *s) |
80cabfad | 516 | { |
81174dae | 517 | if(s->fcr & UART_FCR_FE) { |
8e8638fa | 518 | if (s->recv_fifo.num < UART_FIFO_LENGTH) { |
7f4f0a22 PC |
519 | /* |
520 | * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1 | |
521 | * if above. If UART_FIFO_LENGTH - fifo.count is advertised the | |
522 | * effect will be to almost always fill the fifo completely before | |
523 | * the guest has a chance to respond, effectively overriding the ITL | |
524 | * that the guest has set. | |
525 | */ | |
8e8638fa PC |
526 | return (s->recv_fifo.num <= s->recv_fifo_itl) ? |
527 | s->recv_fifo_itl - s->recv_fifo.num : 1; | |
7f4f0a22 PC |
528 | } else { |
529 | return 0; | |
530 | } | |
81174dae | 531 | } else { |
7f4f0a22 | 532 | return !(s->lsr & UART_LSR_DR); |
81174dae | 533 | } |
80cabfad FB |
534 | } |
535 | ||
82c643ff | 536 | static void serial_receive_break(SerialState *s) |
80cabfad | 537 | { |
80cabfad | 538 | s->rbr = 0; |
40ff1624 | 539 | /* When the LSR_DR is set a null byte is pushed into the fifo */ |
8e8638fa | 540 | recv_fifo_put(s, '\0'); |
80cabfad | 541 | s->lsr |= UART_LSR_BI | UART_LSR_DR; |
b41a2cd1 | 542 | serial_update_irq(s); |
80cabfad FB |
543 | } |
544 | ||
81174dae AL |
545 | /* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */ |
546 | static void fifo_timeout_int (void *opaque) { | |
547 | SerialState *s = opaque; | |
8e8638fa | 548 | if (s->recv_fifo.num) { |
81174dae AL |
549 | s->timeout_ipending = 1; |
550 | serial_update_irq(s); | |
551 | } | |
552 | } | |
553 | ||
b41a2cd1 | 554 | static int serial_can_receive1(void *opaque) |
80cabfad | 555 | { |
b41a2cd1 FB |
556 | SerialState *s = opaque; |
557 | return serial_can_receive(s); | |
558 | } | |
559 | ||
560 | static void serial_receive1(void *opaque, const uint8_t *buf, int size) | |
561 | { | |
562 | SerialState *s = opaque; | |
9826fd59 GH |
563 | |
564 | if (s->wakeup) { | |
565 | qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER); | |
566 | } | |
81174dae AL |
567 | if(s->fcr & UART_FCR_FE) { |
568 | int i; | |
569 | for (i = 0; i < size; i++) { | |
8e8638fa | 570 | recv_fifo_put(s, buf[i]); |
81174dae AL |
571 | } |
572 | s->lsr |= UART_LSR_DR; | |
573 | /* call the timeout receive callback in 4 char transmit time */ | |
bc72ad67 | 574 | timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4); |
81174dae | 575 | } else { |
71e605f8 JG |
576 | if (s->lsr & UART_LSR_DR) |
577 | s->lsr |= UART_LSR_OE; | |
81174dae AL |
578 | s->rbr = buf[0]; |
579 | s->lsr |= UART_LSR_DR; | |
580 | } | |
581 | serial_update_irq(s); | |
b41a2cd1 | 582 | } |
80cabfad | 583 | |
82c643ff FB |
584 | static void serial_event(void *opaque, int event) |
585 | { | |
586 | SerialState *s = opaque; | |
b6601141 | 587 | DPRINTF("event %x\n", event); |
82c643ff FB |
588 | if (event == CHR_EVENT_BREAK) |
589 | serial_receive_break(s); | |
590 | } | |
591 | ||
d4bfa4d7 | 592 | static void serial_pre_save(void *opaque) |
8738a8d0 | 593 | { |
d4bfa4d7 | 594 | SerialState *s = opaque; |
747791f1 | 595 | s->fcr_vmstate = s->fcr; |
8738a8d0 FB |
596 | } |
597 | ||
7385b275 PD |
598 | static int serial_pre_load(void *opaque) |
599 | { | |
600 | SerialState *s = opaque; | |
601 | s->thr_ipending = -1; | |
602 | s->poll_msl = -1; | |
603 | return 0; | |
604 | } | |
605 | ||
e59fb374 | 606 | static int serial_post_load(void *opaque, int version_id) |
747791f1 JQ |
607 | { |
608 | SerialState *s = opaque; | |
81174dae | 609 | |
4c18ce94 JQ |
610 | if (version_id < 3) { |
611 | s->fcr_vmstate = 0; | |
612 | } | |
7385b275 PD |
613 | if (s->thr_ipending == -1) { |
614 | s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI); | |
615 | } | |
616 | s->last_break_enable = (s->lcr >> 6) & 1; | |
81174dae | 617 | /* Initialize fcr via setter to perform essential side-effects */ |
7385b275 | 618 | serial_write_fcr(s, s->fcr_vmstate); |
9a7c4878 | 619 | serial_update_parameters(s); |
8738a8d0 FB |
620 | return 0; |
621 | } | |
622 | ||
7385b275 PD |
623 | static bool serial_thr_ipending_needed(void *opaque) |
624 | { | |
625 | SerialState *s = opaque; | |
626 | bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI); | |
627 | return s->thr_ipending != expected_value; | |
628 | } | |
629 | ||
630 | const VMStateDescription vmstate_serial_thr_ipending = { | |
631 | .name = "serial/thr_ipending", | |
632 | .version_id = 1, | |
633 | .minimum_version_id = 1, | |
634 | .fields = (VMStateField[]) { | |
635 | VMSTATE_INT32(thr_ipending, SerialState), | |
636 | VMSTATE_END_OF_LIST() | |
637 | } | |
638 | }; | |
639 | ||
640 | static bool serial_tsr_needed(void *opaque) | |
641 | { | |
642 | SerialState *s = (SerialState *)opaque; | |
643 | return s->tsr_retry != 0; | |
644 | } | |
645 | ||
646 | const VMStateDescription vmstate_serial_tsr = { | |
647 | .name = "serial/tsr", | |
648 | .version_id = 1, | |
649 | .minimum_version_id = 1, | |
650 | .fields = (VMStateField[]) { | |
651 | VMSTATE_INT32(tsr_retry, SerialState), | |
652 | VMSTATE_UINT8(thr, SerialState), | |
653 | VMSTATE_UINT8(tsr, SerialState), | |
654 | VMSTATE_END_OF_LIST() | |
655 | } | |
656 | }; | |
657 | ||
658 | static bool serial_recv_fifo_needed(void *opaque) | |
659 | { | |
660 | SerialState *s = (SerialState *)opaque; | |
661 | return !fifo8_is_empty(&s->recv_fifo); | |
662 | ||
663 | } | |
664 | ||
665 | const VMStateDescription vmstate_serial_recv_fifo = { | |
666 | .name = "serial/recv_fifo", | |
667 | .version_id = 1, | |
668 | .minimum_version_id = 1, | |
669 | .fields = (VMStateField[]) { | |
670 | VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8), | |
671 | VMSTATE_END_OF_LIST() | |
672 | } | |
673 | }; | |
674 | ||
675 | static bool serial_xmit_fifo_needed(void *opaque) | |
676 | { | |
677 | SerialState *s = (SerialState *)opaque; | |
678 | return !fifo8_is_empty(&s->xmit_fifo); | |
679 | } | |
680 | ||
681 | const VMStateDescription vmstate_serial_xmit_fifo = { | |
682 | .name = "serial/xmit_fifo", | |
683 | .version_id = 1, | |
684 | .minimum_version_id = 1, | |
685 | .fields = (VMStateField[]) { | |
686 | VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8), | |
687 | VMSTATE_END_OF_LIST() | |
688 | } | |
689 | }; | |
690 | ||
691 | static bool serial_fifo_timeout_timer_needed(void *opaque) | |
692 | { | |
693 | SerialState *s = (SerialState *)opaque; | |
694 | return timer_pending(s->fifo_timeout_timer); | |
695 | } | |
696 | ||
697 | const VMStateDescription vmstate_serial_fifo_timeout_timer = { | |
698 | .name = "serial/fifo_timeout_timer", | |
699 | .version_id = 1, | |
700 | .minimum_version_id = 1, | |
701 | .fields = (VMStateField[]) { | |
702 | VMSTATE_TIMER(fifo_timeout_timer, SerialState), | |
703 | VMSTATE_END_OF_LIST() | |
704 | } | |
705 | }; | |
706 | ||
707 | static bool serial_timeout_ipending_needed(void *opaque) | |
708 | { | |
709 | SerialState *s = (SerialState *)opaque; | |
710 | return s->timeout_ipending != 0; | |
711 | } | |
712 | ||
713 | const VMStateDescription vmstate_serial_timeout_ipending = { | |
714 | .name = "serial/timeout_ipending", | |
715 | .version_id = 1, | |
716 | .minimum_version_id = 1, | |
717 | .fields = (VMStateField[]) { | |
718 | VMSTATE_INT32(timeout_ipending, SerialState), | |
719 | VMSTATE_END_OF_LIST() | |
720 | } | |
721 | }; | |
722 | ||
723 | static bool serial_poll_needed(void *opaque) | |
724 | { | |
725 | SerialState *s = (SerialState *)opaque; | |
726 | return s->poll_msl >= 0; | |
727 | } | |
728 | ||
729 | const VMStateDescription vmstate_serial_poll = { | |
730 | .name = "serial/poll", | |
731 | .version_id = 1, | |
732 | .minimum_version_id = 1, | |
733 | .fields = (VMStateField[]) { | |
734 | VMSTATE_INT32(poll_msl, SerialState), | |
735 | VMSTATE_TIMER(modem_status_poll, SerialState), | |
736 | VMSTATE_END_OF_LIST() | |
737 | } | |
738 | }; | |
739 | ||
488cb996 | 740 | const VMStateDescription vmstate_serial = { |
747791f1 JQ |
741 | .name = "serial", |
742 | .version_id = 3, | |
743 | .minimum_version_id = 2, | |
744 | .pre_save = serial_pre_save, | |
7385b275 | 745 | .pre_load = serial_pre_load, |
747791f1 | 746 | .post_load = serial_post_load, |
d49805ae | 747 | .fields = (VMStateField[]) { |
747791f1 JQ |
748 | VMSTATE_UINT16_V(divider, SerialState, 2), |
749 | VMSTATE_UINT8(rbr, SerialState), | |
750 | VMSTATE_UINT8(ier, SerialState), | |
751 | VMSTATE_UINT8(iir, SerialState), | |
752 | VMSTATE_UINT8(lcr, SerialState), | |
753 | VMSTATE_UINT8(mcr, SerialState), | |
754 | VMSTATE_UINT8(lsr, SerialState), | |
755 | VMSTATE_UINT8(msr, SerialState), | |
756 | VMSTATE_UINT8(scr, SerialState), | |
757 | VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3), | |
758 | VMSTATE_END_OF_LIST() | |
7385b275 PD |
759 | }, |
760 | .subsections = (VMStateSubsection[]) { | |
761 | { | |
762 | .vmsd = &vmstate_serial_thr_ipending, | |
763 | .needed = &serial_thr_ipending_needed, | |
764 | } , { | |
765 | .vmsd = &vmstate_serial_tsr, | |
766 | .needed = &serial_tsr_needed, | |
767 | } , { | |
768 | .vmsd = &vmstate_serial_recv_fifo, | |
769 | .needed = &serial_recv_fifo_needed, | |
770 | } , { | |
771 | .vmsd = &vmstate_serial_xmit_fifo, | |
772 | .needed = &serial_xmit_fifo_needed, | |
773 | } , { | |
774 | .vmsd = &vmstate_serial_fifo_timeout_timer, | |
775 | .needed = &serial_fifo_timeout_timer_needed, | |
776 | } , { | |
777 | .vmsd = &vmstate_serial_timeout_ipending, | |
778 | .needed = &serial_timeout_ipending_needed, | |
779 | } , { | |
780 | .vmsd = &vmstate_serial_poll, | |
781 | .needed = &serial_poll_needed, | |
782 | } , { | |
783 | /* empty */ | |
784 | } | |
747791f1 JQ |
785 | } |
786 | }; | |
787 | ||
b2a5160c AZ |
788 | static void serial_reset(void *opaque) |
789 | { | |
790 | SerialState *s = opaque; | |
791 | ||
b2a5160c AZ |
792 | s->rbr = 0; |
793 | s->ier = 0; | |
794 | s->iir = UART_IIR_NO_INT; | |
795 | s->lcr = 0; | |
b2a5160c AZ |
796 | s->lsr = UART_LSR_TEMT | UART_LSR_THRE; |
797 | s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS; | |
718b8aec | 798 | /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */ |
81174dae AL |
799 | s->divider = 0x0C; |
800 | s->mcr = UART_MCR_OUT2; | |
b2a5160c | 801 | s->scr = 0; |
81174dae | 802 | s->tsr_retry = 0; |
718b8aec | 803 | s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10; |
81174dae AL |
804 | s->poll_msl = 0; |
805 | ||
7385b275 PD |
806 | s->timeout_ipending = 0; |
807 | timer_del(s->fifo_timeout_timer); | |
808 | timer_del(s->modem_status_poll); | |
809 | ||
8e8638fa PC |
810 | fifo8_reset(&s->recv_fifo); |
811 | fifo8_reset(&s->xmit_fifo); | |
81174dae | 812 | |
bc72ad67 | 813 | s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
b2a5160c AZ |
814 | |
815 | s->thr_ipending = 0; | |
816 | s->last_break_enable = 0; | |
817 | qemu_irq_lower(s->irq); | |
a30cf876 PB |
818 | |
819 | serial_update_msl(s); | |
820 | s->msr &= ~UART_MSR_ANY_DELTA; | |
b2a5160c AZ |
821 | } |
822 | ||
db895a1e | 823 | void serial_realize_core(SerialState *s, Error **errp) |
81174dae | 824 | { |
ac0be998 | 825 | if (!s->chr) { |
db895a1e AF |
826 | error_setg(errp, "Can't create serial device, empty char device"); |
827 | return; | |
387f4a5a AJ |
828 | } |
829 | ||
bc72ad67 | 830 | s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s); |
81174dae | 831 | |
bc72ad67 | 832 | s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s); |
a08d4367 | 833 | qemu_register_reset(serial_reset, s); |
81174dae | 834 | |
b47543c4 AJ |
835 | qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1, |
836 | serial_event, s); | |
8e8638fa PC |
837 | fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH); |
838 | fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH); | |
4df7961f | 839 | serial_reset(s); |
81174dae AL |
840 | } |
841 | ||
419ad672 GH |
842 | void serial_exit_core(SerialState *s) |
843 | { | |
844 | qemu_chr_add_handlers(s->chr, NULL, NULL, NULL, NULL); | |
845 | qemu_unregister_reset(serial_reset, s); | |
846 | } | |
847 | ||
038eaf82 SW |
848 | /* Change the main reference oscillator frequency. */ |
849 | void serial_set_frequency(SerialState *s, uint32_t frequency) | |
850 | { | |
851 | s->baudbase = frequency; | |
852 | serial_update_parameters(s); | |
853 | } | |
854 | ||
488cb996 | 855 | const MemoryRegionOps serial_io_ops = { |
5ec3a23e AG |
856 | .read = serial_ioport_read, |
857 | .write = serial_ioport_write, | |
858 | .impl = { | |
859 | .min_access_size = 1, | |
860 | .max_access_size = 1, | |
861 | }, | |
862 | .endianness = DEVICE_LITTLE_ENDIAN, | |
a941ae45 RH |
863 | }; |
864 | ||
b6cd0ea1 | 865 | SerialState *serial_init(int base, qemu_irq irq, int baudbase, |
568fd159 | 866 | CharDriverState *chr, MemoryRegion *system_io) |
b41a2cd1 FB |
867 | { |
868 | SerialState *s; | |
db895a1e | 869 | Error *err = NULL; |
b41a2cd1 | 870 | |
7267c094 | 871 | s = g_malloc0(sizeof(SerialState)); |
6936bfe5 | 872 | |
ac0be998 GH |
873 | s->irq = irq; |
874 | s->baudbase = baudbase; | |
875 | s->chr = chr; | |
db895a1e AF |
876 | serial_realize_core(s, &err); |
877 | if (err != NULL) { | |
4a44d85e | 878 | error_report("%s", error_get_pretty(err)); |
db895a1e AF |
879 | error_free(err); |
880 | exit(1); | |
881 | } | |
b41a2cd1 | 882 | |
0be71e32 | 883 | vmstate_register(NULL, base, &vmstate_serial, s); |
8738a8d0 | 884 | |
2c9b15ca | 885 | memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8); |
568fd159 | 886 | memory_region_add_subregion(system_io, base, &s->io); |
5ec3a23e | 887 | |
b41a2cd1 | 888 | return s; |
80cabfad | 889 | } |
e5d13e2f FB |
890 | |
891 | /* Memory mapped interface */ | |
a8170e5e | 892 | static uint64_t serial_mm_read(void *opaque, hwaddr addr, |
8e8ffc44 | 893 | unsigned size) |
e5d13e2f FB |
894 | { |
895 | SerialState *s = opaque; | |
5ec3a23e | 896 | return serial_ioport_read(s, addr >> s->it_shift, 1); |
e5d13e2f FB |
897 | } |
898 | ||
a8170e5e | 899 | static void serial_mm_write(void *opaque, hwaddr addr, |
8e8ffc44 | 900 | uint64_t value, unsigned size) |
2d48377a BS |
901 | { |
902 | SerialState *s = opaque; | |
8e8ffc44 | 903 | value &= ~0u >> (32 - (size * 8)); |
5ec3a23e | 904 | serial_ioport_write(s, addr >> s->it_shift, value, 1); |
2d48377a BS |
905 | } |
906 | ||
8e8ffc44 RH |
907 | static const MemoryRegionOps serial_mm_ops[3] = { |
908 | [DEVICE_NATIVE_ENDIAN] = { | |
909 | .read = serial_mm_read, | |
910 | .write = serial_mm_write, | |
911 | .endianness = DEVICE_NATIVE_ENDIAN, | |
912 | }, | |
913 | [DEVICE_LITTLE_ENDIAN] = { | |
914 | .read = serial_mm_read, | |
915 | .write = serial_mm_write, | |
916 | .endianness = DEVICE_LITTLE_ENDIAN, | |
917 | }, | |
918 | [DEVICE_BIG_ENDIAN] = { | |
919 | .read = serial_mm_read, | |
920 | .write = serial_mm_write, | |
921 | .endianness = DEVICE_BIG_ENDIAN, | |
922 | }, | |
e5d13e2f FB |
923 | }; |
924 | ||
39186d8a | 925 | SerialState *serial_mm_init(MemoryRegion *address_space, |
a8170e5e | 926 | hwaddr base, int it_shift, |
39186d8a RH |
927 | qemu_irq irq, int baudbase, |
928 | CharDriverState *chr, enum device_endian end) | |
e5d13e2f FB |
929 | { |
930 | SerialState *s; | |
db895a1e | 931 | Error *err = NULL; |
e5d13e2f | 932 | |
7267c094 | 933 | s = g_malloc0(sizeof(SerialState)); |
81174dae | 934 | |
e5d13e2f | 935 | s->it_shift = it_shift; |
ac0be998 GH |
936 | s->irq = irq; |
937 | s->baudbase = baudbase; | |
938 | s->chr = chr; | |
e5d13e2f | 939 | |
db895a1e AF |
940 | serial_realize_core(s, &err); |
941 | if (err != NULL) { | |
4a44d85e | 942 | error_report("%s", error_get_pretty(err)); |
db895a1e AF |
943 | error_free(err); |
944 | exit(1); | |
945 | } | |
0be71e32 | 946 | vmstate_register(NULL, base, &vmstate_serial, s); |
e5d13e2f | 947 | |
2c9b15ca | 948 | memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s, |
8e8ffc44 | 949 | "serial", 8 << it_shift); |
39186d8a | 950 | memory_region_add_subregion(address_space, base, &s->io); |
e5d13e2f FB |
951 | return s; |
952 | } |