]> Git Repo - qemu.git/blame - tcg/tcg.h
block/dmg: process a buffer instead of reading ints
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
f8393946 28#include "qemu-common.h"
0ec9eabc 29#include "qemu/bitops.h"
78cd7b83
RH
30#include "tcg-target.h"
31
32/* Default target word size to pointer size. */
33#ifndef TCG_TARGET_REG_BITS
34# if UINTPTR_MAX == UINT32_MAX
35# define TCG_TARGET_REG_BITS 32
36# elif UINTPTR_MAX == UINT64_MAX
37# define TCG_TARGET_REG_BITS 64
38# else
39# error Unknown pointer size for tcg target
40# endif
817b838e
SW
41#endif
42
c896fe29
FB
43#if TCG_TARGET_REG_BITS == 32
44typedef int32_t tcg_target_long;
45typedef uint32_t tcg_target_ulong;
46#define TCG_PRIlx PRIx32
47#define TCG_PRIld PRId32
48#elif TCG_TARGET_REG_BITS == 64
49typedef int64_t tcg_target_long;
50typedef uint64_t tcg_target_ulong;
51#define TCG_PRIlx PRIx64
52#define TCG_PRIld PRId64
53#else
54#error unsupported
55#endif
56
57#if TCG_TARGET_NB_REGS <= 32
58typedef uint32_t TCGRegSet;
59#elif TCG_TARGET_NB_REGS <= 64
60typedef uint64_t TCGRegSet;
61#else
62#error unsupported
63#endif
64
25c4d9cc 65#if TCG_TARGET_REG_BITS == 32
e6a72734 66/* Turn some undef macros into false macros. */
4bb7a41e 67#define TCG_TARGET_HAS_trunc_shr_i32 0
25c4d9cc 68#define TCG_TARGET_HAS_div_i64 0
ca675f46 69#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
70#define TCG_TARGET_HAS_div2_i64 0
71#define TCG_TARGET_HAS_rot_i64 0
72#define TCG_TARGET_HAS_ext8s_i64 0
73#define TCG_TARGET_HAS_ext16s_i64 0
74#define TCG_TARGET_HAS_ext32s_i64 0
75#define TCG_TARGET_HAS_ext8u_i64 0
76#define TCG_TARGET_HAS_ext16u_i64 0
77#define TCG_TARGET_HAS_ext32u_i64 0
78#define TCG_TARGET_HAS_bswap16_i64 0
79#define TCG_TARGET_HAS_bswap32_i64 0
80#define TCG_TARGET_HAS_bswap64_i64 0
81#define TCG_TARGET_HAS_neg_i64 0
82#define TCG_TARGET_HAS_not_i64 0
83#define TCG_TARGET_HAS_andc_i64 0
84#define TCG_TARGET_HAS_orc_i64 0
85#define TCG_TARGET_HAS_eqv_i64 0
86#define TCG_TARGET_HAS_nand_i64 0
87#define TCG_TARGET_HAS_nor_i64 0
88#define TCG_TARGET_HAS_deposit_i64 0
ffc5ea09 89#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
90#define TCG_TARGET_HAS_add2_i64 0
91#define TCG_TARGET_HAS_sub2_i64 0
92#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 93#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
94#define TCG_TARGET_HAS_muluh_i64 0
95#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
96/* Turn some undef macros into true macros. */
97#define TCG_TARGET_HAS_add2_i32 1
98#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
99#endif
100
a4773324
JK
101#ifndef TCG_TARGET_deposit_i32_valid
102#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
103#endif
104#ifndef TCG_TARGET_deposit_i64_valid
105#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
106#endif
107
25c4d9cc
RH
108/* Only one of DIV or DIV2 should be defined. */
109#if defined(TCG_TARGET_HAS_div_i32)
110#define TCG_TARGET_HAS_div2_i32 0
111#elif defined(TCG_TARGET_HAS_div2_i32)
112#define TCG_TARGET_HAS_div_i32 0
ca675f46 113#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
114#endif
115#if defined(TCG_TARGET_HAS_div_i64)
116#define TCG_TARGET_HAS_div2_i64 0
117#elif defined(TCG_TARGET_HAS_div2_i64)
118#define TCG_TARGET_HAS_div_i64 0
ca675f46 119#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
120#endif
121
df9ebea5
RH
122/* For 32-bit targets, some sort of unsigned widening multiply is required. */
123#if TCG_TARGET_REG_BITS == 32 \
124 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
125 || defined(TCG_TARGET_HAS_muluh_i32))
126# error "Missing unsigned widening multiply"
127#endif
128
a9751609 129typedef enum TCGOpcode {
c61aaf7a 130#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
131#include "tcg-opc.h"
132#undef DEF
133 NB_OPS,
a9751609 134} TCGOpcode;
c896fe29
FB
135
136#define tcg_regset_clear(d) (d) = 0
137#define tcg_regset_set(d, s) (d) = (s)
138#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
7d301752
AJ
139#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
140#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
c896fe29
FB
141#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
142#define tcg_regset_or(d, a, b) (d) = (a) | (b)
143#define tcg_regset_and(d, a, b) (d) = (a) & (b)
144#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
145#define tcg_regset_not(d, a) (d) = ~(a)
146
1813e175 147#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
148# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
149#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
150typedef uint8_t tcg_insn_unit;
151#elif TCG_TARGET_INSN_UNIT_SIZE == 2
152typedef uint16_t tcg_insn_unit;
153#elif TCG_TARGET_INSN_UNIT_SIZE == 4
154typedef uint32_t tcg_insn_unit;
155#elif TCG_TARGET_INSN_UNIT_SIZE == 8
156typedef uint64_t tcg_insn_unit;
157#else
158/* The port better have done this. */
159#endif
160
161
c896fe29
FB
162typedef struct TCGRelocation {
163 struct TCGRelocation *next;
164 int type;
1813e175 165 tcg_insn_unit *ptr;
2ba7fae2 166 intptr_t addend;
c896fe29
FB
167} TCGRelocation;
168
169typedef struct TCGLabel {
c44f945a 170 int has_value;
c896fe29 171 union {
2ba7fae2 172 uintptr_t value;
1813e175 173 tcg_insn_unit *value_ptr;
c896fe29
FB
174 TCGRelocation *first_reloc;
175 } u;
176} TCGLabel;
177
178typedef struct TCGPool {
179 struct TCGPool *next;
c44f945a
BS
180 int size;
181 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
182} TCGPool;
183
184#define TCG_POOL_CHUNK_SIZE 32768
185
186#define TCG_MAX_LABELS 512
187
c4071c90 188#define TCG_MAX_TEMPS 512
c896fe29 189
b03cce8e
FB
190/* when the size of the arguments of a called function is smaller than
191 this value, they are statically allocated in the TB stack frame */
192#define TCG_STATIC_CALL_ARGS_SIZE 128
193
c02244a5
RH
194typedef enum TCGType {
195 TCG_TYPE_I32,
196 TCG_TYPE_I64,
197 TCG_TYPE_COUNT, /* number of different types */
c896fe29 198
3b6dac34 199 /* An alias for the size of the host register. */
c896fe29 200#if TCG_TARGET_REG_BITS == 32
3b6dac34 201 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 202#else
3b6dac34 203 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 204#endif
3b6dac34 205
d289837e
RH
206 /* An alias for the size of the native pointer. */
207#if UINTPTR_MAX == UINT32_MAX
208 TCG_TYPE_PTR = TCG_TYPE_I32,
209#else
210 TCG_TYPE_PTR = TCG_TYPE_I64,
211#endif
3b6dac34
RH
212
213 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
214#if TARGET_LONG_BITS == 64
215 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 216#else
c02244a5 217 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 218#endif
c02244a5 219} TCGType;
c896fe29 220
6c5f4ead
RH
221/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
222typedef enum TCGMemOp {
223 MO_8 = 0,
224 MO_16 = 1,
225 MO_32 = 2,
226 MO_64 = 3,
227 MO_SIZE = 3, /* Mask for the above. */
228
229 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
230
231 MO_BSWAP = 8, /* Host reverse endian. */
232#ifdef HOST_WORDS_BIGENDIAN
233 MO_LE = MO_BSWAP,
234 MO_BE = 0,
235#else
236 MO_LE = 0,
237 MO_BE = MO_BSWAP,
238#endif
239#ifdef TARGET_WORDS_BIGENDIAN
240 MO_TE = MO_BE,
241#else
242 MO_TE = MO_LE,
243#endif
244
245 /* Combinations of the above, for ease of use. */
246 MO_UB = MO_8,
247 MO_UW = MO_16,
248 MO_UL = MO_32,
249 MO_SB = MO_SIGN | MO_8,
250 MO_SW = MO_SIGN | MO_16,
251 MO_SL = MO_SIGN | MO_32,
252 MO_Q = MO_64,
253
254 MO_LEUW = MO_LE | MO_UW,
255 MO_LEUL = MO_LE | MO_UL,
256 MO_LESW = MO_LE | MO_SW,
257 MO_LESL = MO_LE | MO_SL,
258 MO_LEQ = MO_LE | MO_Q,
259
260 MO_BEUW = MO_BE | MO_UW,
261 MO_BEUL = MO_BE | MO_UL,
262 MO_BESW = MO_BE | MO_SW,
263 MO_BESL = MO_BE | MO_SL,
264 MO_BEQ = MO_BE | MO_Q,
265
266 MO_TEUW = MO_TE | MO_UW,
267 MO_TEUL = MO_TE | MO_UL,
268 MO_TESW = MO_TE | MO_SW,
269 MO_TESL = MO_TE | MO_SL,
270 MO_TEQ = MO_TE | MO_Q,
271
272 MO_SSIZE = MO_SIZE | MO_SIGN,
273} TCGMemOp;
274
c896fe29
FB
275typedef tcg_target_ulong TCGArg;
276
b6c73a6d
RH
277/* Define a type and accessor macros for variables. Using pointer types
278 is nice because it gives some level of type safely. Converting to and
279 from intptr_t rather than int reduces the number of sign-extension
280 instructions that get implied on 64-bit hosts. Users of tcg_gen_* don't
281 need to know about any of this, and should treat TCGv as an opaque type.
06ea77bc 282 In addition we do typechecking for different types of variables. TCGv_i32
a7812ae4 283 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
b6c73a6d 284 are aliases for target_ulong and host pointer sized values respectively. */
ac56dd48 285
b6c73a6d
RH
286typedef struct TCGv_i32_d *TCGv_i32;
287typedef struct TCGv_i64_d *TCGv_i64;
288typedef struct TCGv_ptr_d *TCGv_ptr;
ac56dd48 289
b6c73a6d
RH
290static inline TCGv_i32 QEMU_ARTIFICIAL MAKE_TCGV_I32(intptr_t i)
291{
292 return (TCGv_i32)i;
293}
ac56dd48 294
b6c73a6d 295static inline TCGv_i64 QEMU_ARTIFICIAL MAKE_TCGV_I64(intptr_t i)
ac56dd48 296{
b6c73a6d
RH
297 return (TCGv_i64)i;
298}
ac56dd48 299
b6c73a6d 300static inline TCGv_ptr QEMU_ARTIFICIAL MAKE_TCGV_PTR(intptr_t i)
a7812ae4 301{
b6c73a6d
RH
302 return (TCGv_ptr)i;
303}
ac56dd48 304
b6c73a6d
RH
305static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I32(TCGv_i32 t)
306{
307 return (intptr_t)t;
308}
ac56dd48 309
b6c73a6d
RH
310static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I64(TCGv_i64 t)
311{
312 return (intptr_t)t;
313}
314
315static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_PTR(TCGv_ptr t)
316{
317 return (intptr_t)t;
318}
44e6acb0 319
ac56dd48 320#if TCG_TARGET_REG_BITS == 32
b6c73a6d
RH
321#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
322#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
ac56dd48
PB
323#endif
324
43e860ef
AJ
325#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
326#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
c1de788a 327#define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b))
43e860ef 328
a50f5b91 329/* Dummy definition to avoid compiler warnings. */
a7812ae4
PB
330#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
331#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
c1de788a 332#define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1)
a50f5b91 333
afcb92be
RH
334#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
335#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
c1de788a 336#define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1)
afcb92be 337
c896fe29 338/* call flags */
78505279
AJ
339/* Helper does not read globals (either directly or through an exception). It
340 implies TCG_CALL_NO_WRITE_GLOBALS. */
341#define TCG_CALL_NO_READ_GLOBALS 0x0010
342/* Helper does not write globals */
343#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
344/* Helper can be safely suppressed if the return value is not used. */
345#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
346
347/* convenience version of most used call flags */
348#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
349#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
350#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
351#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
352#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
353
39cf05d3 354/* used to align parameters */
a7812ae4 355#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
39cf05d3
FB
356#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
357
a93cf9df
SW
358/* Conditions. Note that these are laid out for easy manipulation by
359 the functions below:
0aed257f
RH
360 bit 0 is used for inverting;
361 bit 1 is signed,
362 bit 2 is unsigned,
363 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 364typedef enum {
0aed257f
RH
365 /* non-signed */
366 TCG_COND_NEVER = 0 | 0 | 0 | 0,
367 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
368 TCG_COND_EQ = 8 | 0 | 0 | 0,
369 TCG_COND_NE = 8 | 0 | 0 | 1,
370 /* signed */
371 TCG_COND_LT = 0 | 0 | 2 | 0,
372 TCG_COND_GE = 0 | 0 | 2 | 1,
373 TCG_COND_LE = 8 | 0 | 2 | 0,
374 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 375 /* unsigned */
0aed257f
RH
376 TCG_COND_LTU = 0 | 4 | 0 | 0,
377 TCG_COND_GEU = 0 | 4 | 0 | 1,
378 TCG_COND_LEU = 8 | 4 | 0 | 0,
379 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
380} TCGCond;
381
1c086220 382/* Invert the sense of the comparison. */
401d466d
RH
383static inline TCGCond tcg_invert_cond(TCGCond c)
384{
385 return (TCGCond)(c ^ 1);
386}
387
1c086220
RH
388/* Swap the operands in a comparison. */
389static inline TCGCond tcg_swap_cond(TCGCond c)
390{
0aed257f 391 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
392}
393
d1e321b8 394/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
395static inline TCGCond tcg_unsigned_cond(TCGCond c)
396{
0aed257f 397 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
398}
399
d1e321b8 400/* Must a comparison be considered unsigned? */
bcc66562
RH
401static inline bool is_unsigned_cond(TCGCond c)
402{
0aed257f 403 return (c & 4) != 0;
bcc66562
RH
404}
405
d1e321b8
RH
406/* Create a "high" version of a double-word comparison.
407 This removes equality from a LTE or GTE comparison. */
408static inline TCGCond tcg_high_cond(TCGCond c)
409{
410 switch (c) {
411 case TCG_COND_GE:
412 case TCG_COND_LE:
413 case TCG_COND_GEU:
414 case TCG_COND_LEU:
415 return (TCGCond)(c ^ 8);
416 default:
417 return c;
418 }
419}
420
c896fe29
FB
421#define TEMP_VAL_DEAD 0
422#define TEMP_VAL_REG 1
423#define TEMP_VAL_MEM 2
424#define TEMP_VAL_CONST 3
425
426/* XXX: optimize memory layout */
427typedef struct TCGTemp {
428 TCGType base_type;
429 TCGType type;
430 int val_type;
431 int reg;
432 tcg_target_long val;
433 int mem_reg;
2f2f244d 434 intptr_t mem_offset;
c896fe29
FB
435 unsigned int fixed_reg:1;
436 unsigned int mem_coherent:1;
437 unsigned int mem_allocated:1;
5225d669 438 unsigned int temp_local:1; /* If true, the temp is saved across
641d5fbe 439 basic blocks. Otherwise, it is not
5225d669 440 preserved across basic blocks. */
e8996ee0 441 unsigned int temp_allocated:1; /* never used for code gen */
c896fe29
FB
442 const char *name;
443} TCGTemp;
444
c896fe29
FB
445typedef struct TCGContext TCGContext;
446
0ec9eabc
RH
447typedef struct TCGTempSet {
448 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
449} TCGTempSet;
450
c896fe29
FB
451struct TCGContext {
452 uint8_t *pool_cur, *pool_end;
4055299e 453 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29
FB
454 TCGLabel *labels;
455 int nb_labels;
c896fe29
FB
456 int nb_globals;
457 int nb_temps;
c896fe29
FB
458
459 /* goto_tb support */
1813e175 460 tcg_insn_unit *code_buf;
fe7e1d3e 461 uintptr_t *tb_next;
c896fe29
FB
462 uint16_t *tb_next_offset;
463 uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */
464
641d5fbe 465 /* liveness analysis */
866cb6cb
AJ
466 uint16_t *op_dead_args; /* for each operation, each bit tells if the
467 corresponding argument is dead */
ec7a869d
AJ
468 uint8_t *op_sync_args; /* for each operation, each bit tells if the
469 corresponding output argument needs to be
470 sync to memory. */
641d5fbe 471
c896fe29
FB
472 /* tells in which temporary a given register is. It does not take
473 into account fixed registers */
474 int reg_to_temp[TCG_TARGET_NB_REGS];
475 TCGRegSet reserved_regs;
e2c6d1b4
RH
476 intptr_t current_frame_offset;
477 intptr_t frame_start;
478 intptr_t frame_end;
c896fe29
FB
479 int frame_reg;
480
1813e175 481 tcg_insn_unit *code_ptr;
d8382011 482 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
0ec9eabc 483 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
c896fe29 484
6e085f72 485 GHashTable *helpers;
a23a9ec6
FB
486
487#ifdef CONFIG_PROFILER
488 /* profiling info */
489 int64_t tb_count1;
490 int64_t tb_count;
491 int64_t op_count; /* total insn count */
492 int op_count_max; /* max insn per TB */
493 int64_t temp_count;
494 int temp_count_max;
a23a9ec6
FB
495 int64_t del_op_count;
496 int64_t code_in_len;
497 int64_t code_out_len;
498 int64_t interm_time;
499 int64_t code_time;
500 int64_t la_time;
c5cc28ff 501 int64_t opt_time;
a23a9ec6
FB
502 int64_t restore_count;
503 int64_t restore_time;
504#endif
27bfd83c
PM
505
506#ifdef CONFIG_DEBUG_TCG
507 int temps_in_use;
0a209d4b 508 int goto_tb_issue_mask;
27bfd83c 509#endif
b76f0d8c 510
8232a46a
EV
511 uint16_t gen_opc_buf[OPC_BUF_SIZE];
512 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
513
514 uint16_t *gen_opc_ptr;
515 TCGArg *gen_opparam_ptr;
c3a43607
EV
516 target_ulong gen_opc_pc[OPC_BUF_SIZE];
517 uint16_t gen_opc_icount[OPC_BUF_SIZE];
518 uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
8232a46a 519
1813e175
RH
520 /* Code generation. Note that we specifically do not use tcg_insn_unit
521 here, because there's too much arithmetic throughout that relies
522 on addition and subtraction working on bytes. Rely on the GCC
523 extension that allows arithmetic on void*. */
0b0d3320 524 int code_gen_max_blocks;
1813e175
RH
525 void *code_gen_prologue;
526 void *code_gen_buffer;
0b0d3320
EV
527 size_t code_gen_buffer_size;
528 /* threshold to flush the translated code buffer */
529 size_t code_gen_buffer_max_size;
1813e175 530 void *code_gen_ptr;
0b0d3320 531
5e5f07e0
EV
532 TBContext tb_ctx;
533
9ecefc84
RH
534 /* The TCGBackendData structure is private to tcg-target.c. */
535 struct TCGBackendData *be;
c896fe29
FB
536};
537
538extern TCGContext tcg_ctx;
c896fe29
FB
539
540/* pool based memory allocation */
541
542void *tcg_malloc_internal(TCGContext *s, int size);
543void tcg_pool_reset(TCGContext *s);
544void tcg_pool_delete(TCGContext *s);
545
546static inline void *tcg_malloc(int size)
547{
548 TCGContext *s = &tcg_ctx;
549 uint8_t *ptr, *ptr_end;
550 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
551 ptr = s->pool_cur;
552 ptr_end = ptr + size;
553 if (unlikely(ptr_end > s->pool_end)) {
554 return tcg_malloc_internal(&tcg_ctx, size);
555 } else {
556 s->pool_cur = ptr_end;
557 return ptr;
558 }
559}
560
561void tcg_context_init(TCGContext *s);
9002ec79 562void tcg_prologue_init(TCGContext *s);
c896fe29
FB
563void tcg_func_start(TCGContext *s);
564
1813e175
RH
565int tcg_gen_code(TCGContext *s, tcg_insn_unit *gen_code_buf);
566int tcg_gen_code_search_pc(TCGContext *s, tcg_insn_unit *gen_code_buf,
567 long offset);
c896fe29 568
e2c6d1b4 569void tcg_set_frame(TCGContext *s, int reg, intptr_t start, intptr_t size);
a7812ae4
PB
570
571TCGv_i32 tcg_global_reg_new_i32(int reg, const char *name);
2f2f244d 572TCGv_i32 tcg_global_mem_new_i32(int reg, intptr_t offset, const char *name);
a7812ae4
PB
573TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
574static inline TCGv_i32 tcg_temp_new_i32(void)
575{
576 return tcg_temp_new_internal_i32(0);
577}
578static inline TCGv_i32 tcg_temp_local_new_i32(void)
579{
580 return tcg_temp_new_internal_i32(1);
581}
582void tcg_temp_free_i32(TCGv_i32 arg);
583char *tcg_get_arg_str_i32(TCGContext *s, char *buf, int buf_size, TCGv_i32 arg);
584
585TCGv_i64 tcg_global_reg_new_i64(int reg, const char *name);
2f2f244d 586TCGv_i64 tcg_global_mem_new_i64(int reg, intptr_t offset, const char *name);
a7812ae4
PB
587TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
588static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 589{
a7812ae4 590 return tcg_temp_new_internal_i64(0);
641d5fbe 591}
a7812ae4 592static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 593{
a7812ae4 594 return tcg_temp_new_internal_i64(1);
641d5fbe 595}
a7812ae4
PB
596void tcg_temp_free_i64(TCGv_i64 arg);
597char *tcg_get_arg_str_i64(TCGContext *s, char *buf, int buf_size, TCGv_i64 arg);
598
27bfd83c
PM
599#if defined(CONFIG_DEBUG_TCG)
600/* If you call tcg_clear_temp_count() at the start of a section of
601 * code which is not supposed to leak any TCG temporaries, then
602 * calling tcg_check_temp_count() at the end of the section will
603 * return 1 if the section did in fact leak a temporary.
604 */
605void tcg_clear_temp_count(void);
606int tcg_check_temp_count(void);
607#else
608#define tcg_clear_temp_count() do { } while (0)
609#define tcg_check_temp_count() 0
610#endif
611
405cf9ff 612void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
246ae24d 613void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
614
615#define TCG_CT_ALIAS 0x80
616#define TCG_CT_IALIAS 0x40
617#define TCG_CT_REG 0x01
618#define TCG_CT_CONST 0x02 /* any constant of register size */
619
620typedef struct TCGArgConstraint {
5ff9d6a4
FB
621 uint16_t ct;
622 uint8_t alias_index;
c896fe29
FB
623 union {
624 TCGRegSet regs;
625 } u;
626} TCGArgConstraint;
627
628#define TCG_MAX_OP_ARGS 16
629
8399ad59
RH
630/* Bits for TCGOpDef->flags, 8 bits available. */
631enum {
632 /* Instruction defines the end of a basic block. */
633 TCG_OPF_BB_END = 0x01,
634 /* Instruction clobbers call registers and potentially update globals. */
635 TCG_OPF_CALL_CLOBBER = 0x02,
3d5c5f87
AJ
636 /* Instruction has side effects: it cannot be removed if its outputs
637 are not used, and might trigger exceptions. */
8399ad59
RH
638 TCG_OPF_SIDE_EFFECTS = 0x04,
639 /* Instruction operands are 64-bits (otherwise 32-bits). */
640 TCG_OPF_64BIT = 0x08,
c1a61f6c
RH
641 /* Instruction is optional and not implemented by the host, or insn
642 is generic and should not be implemened by the host. */
25c4d9cc 643 TCG_OPF_NOT_PRESENT = 0x10,
8399ad59 644};
c896fe29
FB
645
646typedef struct TCGOpDef {
647 const char *name;
648 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
649 uint8_t flags;
c896fe29
FB
650 TCGArgConstraint *args_ct;
651 int *sorted_args;
c68aaa18
SW
652#if defined(CONFIG_DEBUG_TCG)
653 int used;
654#endif
c896fe29 655} TCGOpDef;
8399ad59
RH
656
657extern TCGOpDef tcg_op_defs[];
2a24374a
SW
658extern const size_t tcg_op_defs_max;
659
c896fe29 660typedef struct TCGTargetOpDef {
a9751609 661 TCGOpcode op;
c896fe29
FB
662 const char *args_ct_str[TCG_MAX_OP_ARGS];
663} TCGTargetOpDef;
664
c896fe29
FB
665#define tcg_abort() \
666do {\
667 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
668 abort();\
669} while (0)
670
c552d6c0
RH
671#ifdef CONFIG_DEBUG_TCG
672# define tcg_debug_assert(X) do { assert(X); } while (0)
673#elif QEMU_GNUC_PREREQ(4, 5)
674# define tcg_debug_assert(X) \
675 do { if (!(X)) { __builtin_unreachable(); } } while (0)
676#else
677# define tcg_debug_assert(X) do { (void)(X); } while (0)
678#endif
679
c896fe29
FB
680void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
681
8b73d49f 682#if UINTPTR_MAX == UINT32_MAX
ebecf363
PM
683#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
684#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
685
8b73d49f 686#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
ebecf363
PM
687#define tcg_global_reg_new_ptr(R, N) \
688 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
689#define tcg_global_mem_new_ptr(R, O, N) \
690 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
691#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
692#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
c896fe29 693#else
ebecf363
PM
694#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
695#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
696
8b73d49f 697#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
ebecf363
PM
698#define tcg_global_reg_new_ptr(R, N) \
699 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
700#define tcg_global_mem_new_ptr(R, O, N) \
701 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
702#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
703#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
c896fe29
FB
704#endif
705
bbb8a1b4
RH
706void tcg_gen_callN(TCGContext *s, void *func,
707 TCGArg ret, int nargs, TCGArg *args);
a7812ae4
PB
708
709void tcg_gen_shifti_i64(TCGv_i64 ret, TCGv_i64 arg1,
710 int c, int right, int arith);
711
8f2e8c07
KB
712TCGArg *tcg_optimize(TCGContext *s, uint16_t *tcg_opc_ptr, TCGArg *args,
713 TCGOpDef *tcg_op_def);
714
a7812ae4 715/* only used for debugging purposes */
eeacee4d 716void tcg_dump_ops(TCGContext *s);
a7812ae4
PB
717
718void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
719TCGv_i32 tcg_const_i32(int32_t val);
720TCGv_i64 tcg_const_i64(int64_t val);
721TCGv_i32 tcg_const_local_i32(int32_t val);
722TCGv_i64 tcg_const_local_i64(int64_t val);
723
52a1f64e
RH
724/**
725 * tcg_ptr_byte_diff
726 * @a, @b: addresses to be differenced
727 *
728 * There are many places within the TCG backends where we need a byte
729 * difference between two pointers. While this can be accomplished
730 * with local casting, it's easy to get wrong -- especially if one is
731 * concerned with the signedness of the result.
732 *
733 * This version relies on GCC's void pointer arithmetic to get the
734 * correct result.
735 */
736
737static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
738{
739 return a - b;
740}
741
742/**
743 * tcg_pcrel_diff
744 * @s: the tcg context
745 * @target: address of the target
746 *
747 * Produce a pc-relative difference, from the current code_ptr
748 * to the destination address.
749 */
750
751static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
752{
753 return tcg_ptr_byte_diff(target, s->code_ptr);
754}
755
756/**
757 * tcg_current_code_size
758 * @s: the tcg context
759 *
760 * Compute the current code size within the translation block.
761 * This is used to fill in qemu's data structures for goto_tb.
762 */
763
764static inline size_t tcg_current_code_size(TCGContext *s)
765{
766 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
767}
768
0980011b
PM
769/**
770 * tcg_qemu_tb_exec:
771 * @env: CPUArchState * for the CPU
772 * @tb_ptr: address of generated code for the TB to execute
773 *
774 * Start executing code from a given translation block.
775 * Where translation blocks have been linked, execution
776 * may proceed from the given TB into successive ones.
777 * Control eventually returns only when some action is needed
778 * from the top-level loop: either control must pass to a TB
779 * which has not yet been directly linked, or an asynchronous
780 * event such as an interrupt needs handling.
781 *
782 * The return value is a pointer to the next TB to execute
783 * (if known; otherwise zero). This pointer is assumed to be
784 * 4-aligned, and the bottom two bits are used to return further
785 * information:
786 * 0, 1: the link between this TB and the next is via the specified
787 * TB index (0 or 1). That is, we left the TB via (the equivalent
788 * of) "goto_tb <index>". The main loop uses this to determine
789 * how to link the TB just executed to the next.
790 * 2: we are using instruction counting code generation, and we
791 * did not start executing this TB because the instruction counter
792 * would hit zero midway through it. In this case the next-TB pointer
793 * returned is the TB we were about to execute, and the caller must
794 * arrange to execute the remaining count of instructions.
378df4b2
PM
795 * 3: we stopped because the CPU's exit_request flag was set
796 * (usually meaning that there is an interrupt that needs to be
797 * handled). The next-TB pointer returned is the TB we were
798 * about to execute when we noticed the pending exit request.
0980011b
PM
799 *
800 * If the bottom two bits indicate an exit-via-index then the CPU
801 * state is correctly synchronised and ready for execution of the next
802 * TB (and in particular the guest PC is the address to execute next).
803 * Otherwise, we gave up on execution of this TB before it started, and
804 * the caller must fix up the CPU state by calling cpu_pc_from_tb()
805 * with the next-TB pointer we return.
806 *
807 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
808 * to this default (which just calls the prologue.code emitted by
809 * tcg_target_qemu_prologue()).
810 */
811#define TB_EXIT_MASK 3
812#define TB_EXIT_IDX0 0
813#define TB_EXIT_IDX1 1
814#define TB_EXIT_ICOUNT_EXPIRED 2
378df4b2 815#define TB_EXIT_REQUESTED 3
0980011b 816
ce285b17
SW
817#if !defined(tcg_qemu_tb_exec)
818# define tcg_qemu_tb_exec(env, tb_ptr) \
04d5a1da 819 ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
932a6909 820#endif
813da627
RH
821
822void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 823
e58eb534
RH
824/*
825 * Memory helpers that will be used by TCG generated code.
826 */
827#ifdef CONFIG_SOFTMMU
c8f94df5
RH
828/* Value zero-extended to tcg register size. */
829tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
830 int mmu_idx, uintptr_t retaddr);
867b3201
RH
831tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
832 int mmu_idx, uintptr_t retaddr);
833tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
834 int mmu_idx, uintptr_t retaddr);
835uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
836 int mmu_idx, uintptr_t retaddr);
837tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
838 int mmu_idx, uintptr_t retaddr);
839tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
840 int mmu_idx, uintptr_t retaddr);
841uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
842 int mmu_idx, uintptr_t retaddr);
e58eb534 843
c8f94df5
RH
844/* Value sign-extended to tcg register size. */
845tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
846 int mmu_idx, uintptr_t retaddr);
867b3201
RH
847tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
848 int mmu_idx, uintptr_t retaddr);
849tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
850 int mmu_idx, uintptr_t retaddr);
851tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
852 int mmu_idx, uintptr_t retaddr);
853tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
854 int mmu_idx, uintptr_t retaddr);
c8f94df5 855
e58eb534
RH
856void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
857 int mmu_idx, uintptr_t retaddr);
867b3201
RH
858void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
859 int mmu_idx, uintptr_t retaddr);
860void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
861 int mmu_idx, uintptr_t retaddr);
862void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
863 int mmu_idx, uintptr_t retaddr);
864void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
865 int mmu_idx, uintptr_t retaddr);
866void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
867 int mmu_idx, uintptr_t retaddr);
868void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
869 int mmu_idx, uintptr_t retaddr);
870
871/* Temporary aliases until backends are converted. */
872#ifdef TARGET_WORDS_BIGENDIAN
873# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
874# define helper_ret_lduw_mmu helper_be_lduw_mmu
875# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
876# define helper_ret_ldul_mmu helper_be_ldul_mmu
877# define helper_ret_ldq_mmu helper_be_ldq_mmu
878# define helper_ret_stw_mmu helper_be_stw_mmu
879# define helper_ret_stl_mmu helper_be_stl_mmu
880# define helper_ret_stq_mmu helper_be_stq_mmu
881#else
882# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
883# define helper_ret_lduw_mmu helper_le_lduw_mmu
884# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
885# define helper_ret_ldul_mmu helper_le_ldul_mmu
886# define helper_ret_ldq_mmu helper_le_ldq_mmu
887# define helper_ret_stw_mmu helper_le_stw_mmu
888# define helper_ret_stl_mmu helper_le_stl_mmu
889# define helper_ret_stq_mmu helper_le_stq_mmu
890#endif
e58eb534 891
e58eb534
RH
892#endif /* CONFIG_SOFTMMU */
893
894#endif /* TCG_H */
This page took 0.887765 seconds and 4 git commands to generate.