]> Git Repo - qemu.git/blame - hw/ppc_prep.c
8250: throttle TX-completion IRQs
[qemu.git] / hw / ppc_prep.c
CommitLineData
9a64fbe4 1/*
a541f297 2 * QEMU PPC PREP hardware System Emulator
5fafdf24 3 *
47103572 4 * Copyright (c) 2003-2007 Jocelyn Mayer
5fafdf24 5 *
a541f297
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
9a64fbe4 23 */
87ecb68b
PB
24#include "hw.h"
25#include "nvram.h"
26#include "pc.h"
27#include "fdc.h"
28#include "net.h"
29#include "sysemu.h"
30#include "isa.h"
31#include "pci.h"
32#include "ppc.h"
33#include "boards.h"
9fddaa0c 34
9a64fbe4 35//#define HARD_DEBUG_PPC_IO
a541f297 36//#define DEBUG_PPC_IO
9a64fbe4 37
fe33cc71
JM
38/* SMP is not enabled, for now */
39#define MAX_CPUS 1
40
e4bcb14c
TS
41#define MAX_IDE_BUS 2
42
b6b8bd18
FB
43#define BIOS_FILENAME "ppc_rom.bin"
44#define KERNEL_LOAD_ADDR 0x01000000
45#define INITRD_LOAD_ADDR 0x01800000
64201201 46
9a64fbe4
FB
47extern int loglevel;
48extern FILE *logfile;
49
50#if defined (HARD_DEBUG_PPC_IO) && !defined (DEBUG_PPC_IO)
51#define DEBUG_PPC_IO
52#endif
53
54#if defined (HARD_DEBUG_PPC_IO)
55#define PPC_IO_DPRINTF(fmt, args...) \
56do { \
b6b8bd18 57 if (loglevel & CPU_LOG_IOPORT) { \
9a64fbe4
FB
58 fprintf(logfile, "%s: " fmt, __func__ , ##args); \
59 } else { \
60 printf("%s : " fmt, __func__ , ##args); \
61 } \
62} while (0)
63#elif defined (DEBUG_PPC_IO)
64#define PPC_IO_DPRINTF(fmt, args...) \
65do { \
b6b8bd18 66 if (loglevel & CPU_LOG_IOPORT) { \
9a64fbe4
FB
67 fprintf(logfile, "%s: " fmt, __func__ , ##args); \
68 } \
69} while (0)
70#else
71#define PPC_IO_DPRINTF(fmt, args...) do { } while (0)
72#endif
73
64201201 74/* Constants for devices init */
a541f297
FB
75static const int ide_iobase[2] = { 0x1f0, 0x170 };
76static const int ide_iobase2[2] = { 0x3f6, 0x376 };
77static const int ide_irq[2] = { 13, 13 };
78
79#define NE2000_NB_MAX 6
80
81static uint32_t ne2000_io[NE2000_NB_MAX] = { 0x300, 0x320, 0x340, 0x360, 0x280, 0x380 };
82static int ne2000_irq[NE2000_NB_MAX] = { 9, 10, 11, 3, 4, 5 };
9a64fbe4 83
64201201
FB
84//static PITState *pit;
85
86/* ISA IO ports bridge */
9a64fbe4
FB
87#define PPC_IO_BASE 0x80000000
88
64201201
FB
89/* Speaker port 0x61 */
90int speaker_data_on;
91int dummy_refresh_clock;
92
36081602 93static void speaker_ioport_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 94{
a541f297 95#if 0
64201201
FB
96 speaker_data_on = (val >> 1) & 1;
97 pit_set_gate(pit, 2, val & 1);
a541f297 98#endif
9a64fbe4
FB
99}
100
47103572 101static uint32_t speaker_ioport_read (void *opaque, uint32_t addr)
9a64fbe4 102{
a541f297 103#if 0
64201201
FB
104 int out;
105 out = pit_get_out(pit, 2, qemu_get_clock(vm_clock));
106 dummy_refresh_clock ^= 1;
107 return (speaker_data_on << 1) | pit_get_gate(pit, 2) | (out << 5) |
47103572 108 (dummy_refresh_clock << 4);
a541f297 109#endif
64201201 110 return 0;
9a64fbe4
FB
111}
112
64201201
FB
113/* PCI intack register */
114/* Read-only register (?) */
47103572
JM
115static void _PPC_intack_write (void *opaque,
116 target_phys_addr_t addr, uint32_t value)
64201201 117{
aae9366a 118// printf("%s: 0x" PADDRX " => 0x%08" PRIx32 "\n", __func__, addr, value);
64201201
FB
119}
120
b068d6a7 121static always_inline uint32_t _PPC_intack_read (target_phys_addr_t addr)
64201201
FB
122{
123 uint32_t retval = 0;
124
125 if (addr == 0xBFFFFFF0)
3de388f6 126 retval = pic_intack_read(isa_pic);
aae9366a 127// printf("%s: 0x" PADDRX " <= %08" PRIx32 "\n", __func__, addr, retval);
64201201
FB
128
129 return retval;
130}
131
a4193c8a 132static uint32_t PPC_intack_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
133{
134 return _PPC_intack_read(addr);
135}
136
a4193c8a 137static uint32_t PPC_intack_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 138{
f658b4db 139#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
140 return bswap16(_PPC_intack_read(addr));
141#else
142 return _PPC_intack_read(addr);
f658b4db 143#endif
9a64fbe4
FB
144}
145
a4193c8a 146static uint32_t PPC_intack_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4 147{
f658b4db 148#ifdef TARGET_WORDS_BIGENDIAN
64201201
FB
149 return bswap32(_PPC_intack_read(addr));
150#else
151 return _PPC_intack_read(addr);
f658b4db 152#endif
9a64fbe4
FB
153}
154
64201201
FB
155static CPUWriteMemoryFunc *PPC_intack_write[] = {
156 &_PPC_intack_write,
157 &_PPC_intack_write,
158 &_PPC_intack_write,
159};
160
161static CPUReadMemoryFunc *PPC_intack_read[] = {
162 &PPC_intack_readb,
163 &PPC_intack_readw,
164 &PPC_intack_readl,
165};
166
167/* PowerPC control and status registers */
168#if 0 // Not used
169static struct {
170 /* IDs */
171 uint32_t veni_devi;
172 uint32_t revi;
173 /* Control and status */
174 uint32_t gcsr;
175 uint32_t xcfr;
176 uint32_t ct32;
177 uint32_t mcsr;
178 /* General purpose registers */
179 uint32_t gprg[6];
180 /* Exceptions */
181 uint32_t feen;
182 uint32_t fest;
183 uint32_t fema;
184 uint32_t fecl;
185 uint32_t eeen;
186 uint32_t eest;
187 uint32_t eecl;
188 uint32_t eeint;
189 uint32_t eemck0;
190 uint32_t eemck1;
191 /* Error diagnostic */
192} XCSR;
64201201 193
36081602
JM
194static void PPC_XCSR_writeb (void *opaque,
195 target_phys_addr_t addr, uint32_t value)
64201201 196{
aae9366a 197 printf("%s: 0x" PADDRX " => 0x%08" PRIx32 "\n", __func__, addr, value);
64201201
FB
198}
199
36081602
JM
200static void PPC_XCSR_writew (void *opaque,
201 target_phys_addr_t addr, uint32_t value)
9a64fbe4 202{
f658b4db 203#ifdef TARGET_WORDS_BIGENDIAN
64201201 204 value = bswap16(value);
f658b4db 205#endif
aae9366a 206 printf("%s: 0x" PADDRX " => 0x%08" PRIx32 "\n", __func__, addr, value);
9a64fbe4
FB
207}
208
36081602
JM
209static void PPC_XCSR_writel (void *opaque,
210 target_phys_addr_t addr, uint32_t value)
9a64fbe4 211{
f658b4db 212#ifdef TARGET_WORDS_BIGENDIAN
64201201 213 value = bswap32(value);
f658b4db 214#endif
aae9366a 215 printf("%s: 0x" PADDRX " => 0x%08" PRIx32 "\n", __func__, addr, value);
9a64fbe4
FB
216}
217
a4193c8a 218static uint32_t PPC_XCSR_readb (void *opaque, target_phys_addr_t addr)
64201201
FB
219{
220 uint32_t retval = 0;
9a64fbe4 221
aae9366a 222 printf("%s: 0x" PADDRX " <= %08" PRIx32 "\n", __func__, addr, retval);
9a64fbe4 223
64201201
FB
224 return retval;
225}
226
a4193c8a 227static uint32_t PPC_XCSR_readw (void *opaque, target_phys_addr_t addr)
9a64fbe4 228{
64201201
FB
229 uint32_t retval = 0;
230
aae9366a 231 printf("%s: 0x" PADDRX " <= %08" PRIx32 "\n", __func__, addr, retval);
64201201
FB
232#ifdef TARGET_WORDS_BIGENDIAN
233 retval = bswap16(retval);
234#endif
235
236 return retval;
9a64fbe4
FB
237}
238
a4193c8a 239static uint32_t PPC_XCSR_readl (void *opaque, target_phys_addr_t addr)
9a64fbe4
FB
240{
241 uint32_t retval = 0;
242
aae9366a 243 printf("%s: 0x" PADDRX " <= %08" PRIx32 "\n", __func__, addr, retval);
64201201
FB
244#ifdef TARGET_WORDS_BIGENDIAN
245 retval = bswap32(retval);
246#endif
9a64fbe4
FB
247
248 return retval;
249}
250
64201201
FB
251static CPUWriteMemoryFunc *PPC_XCSR_write[] = {
252 &PPC_XCSR_writeb,
253 &PPC_XCSR_writew,
254 &PPC_XCSR_writel,
9a64fbe4
FB
255};
256
64201201
FB
257static CPUReadMemoryFunc *PPC_XCSR_read[] = {
258 &PPC_XCSR_readb,
259 &PPC_XCSR_readw,
260 &PPC_XCSR_readl,
9a64fbe4 261};
b6b8bd18 262#endif
9a64fbe4 263
64201201
FB
264/* Fake super-io ports for PREP platform (Intel 82378ZB) */
265typedef struct sysctrl_t {
c4781a51 266 qemu_irq reset_irq;
64201201
FB
267 m48t59_t *nvram;
268 uint8_t state;
269 uint8_t syscontrol;
270 uint8_t fake_io[2];
da9b266b 271 int contiguous_map;
fb3444b8 272 int endian;
64201201 273} sysctrl_t;
9a64fbe4 274
64201201
FB
275enum {
276 STATE_HARDFILE = 0x01,
9a64fbe4 277};
9a64fbe4 278
64201201 279static sysctrl_t *sysctrl;
9a64fbe4 280
a541f297 281static void PREP_io_write (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 282{
64201201
FB
283 sysctrl_t *sysctrl = opaque;
284
aae9366a
JM
285 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
286 val);
64201201 287 sysctrl->fake_io[addr - 0x0398] = val;
9a64fbe4
FB
288}
289
a541f297 290static uint32_t PREP_io_read (void *opaque, uint32_t addr)
9a64fbe4 291{
64201201 292 sysctrl_t *sysctrl = opaque;
9a64fbe4 293
aae9366a 294 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n", addr - PPC_IO_BASE,
64201201
FB
295 sysctrl->fake_io[addr - 0x0398]);
296 return sysctrl->fake_io[addr - 0x0398];
297}
9a64fbe4 298
a541f297 299static void PREP_io_800_writeb (void *opaque, uint32_t addr, uint32_t val)
9a64fbe4 300{
64201201
FB
301 sysctrl_t *sysctrl = opaque;
302
aae9366a
JM
303 PPC_IO_DPRINTF("0x%08" PRIx32 " => 0x%02" PRIx32 "\n",
304 addr - PPC_IO_BASE, val);
9a64fbe4
FB
305 switch (addr) {
306 case 0x0092:
307 /* Special port 92 */
308 /* Check soft reset asked */
64201201 309 if (val & 0x01) {
c4781a51
JM
310 qemu_irq_raise(sysctrl->reset_irq);
311 } else {
312 qemu_irq_lower(sysctrl->reset_irq);
9a64fbe4
FB
313 }
314 /* Check LE mode */
64201201 315 if (val & 0x02) {
fb3444b8
FB
316 sysctrl->endian = 1;
317 } else {
318 sysctrl->endian = 0;
9a64fbe4
FB
319 }
320 break;
64201201
FB
321 case 0x0800:
322 /* Motorola CPU configuration register : read-only */
323 break;
324 case 0x0802:
325 /* Motorola base module feature register : read-only */
326 break;
327 case 0x0803:
328 /* Motorola base module status register : read-only */
329 break;
9a64fbe4 330 case 0x0808:
64201201
FB
331 /* Hardfile light register */
332 if (val & 1)
333 sysctrl->state |= STATE_HARDFILE;
334 else
335 sysctrl->state &= ~STATE_HARDFILE;
9a64fbe4
FB
336 break;
337 case 0x0810:
338 /* Password protect 1 register */
64201201
FB
339 if (sysctrl->nvram != NULL)
340 m48t59_toggle_lock(sysctrl->nvram, 1);
9a64fbe4
FB
341 break;
342 case 0x0812:
343 /* Password protect 2 register */
64201201
FB
344 if (sysctrl->nvram != NULL)
345 m48t59_toggle_lock(sysctrl->nvram, 2);
9a64fbe4
FB
346 break;
347 case 0x0814:
64201201 348 /* L2 invalidate register */
c68ea704 349 // tlb_flush(first_cpu, 1);
9a64fbe4
FB
350 break;
351 case 0x081C:
352 /* system control register */
64201201 353 sysctrl->syscontrol = val & 0x0F;
9a64fbe4
FB
354 break;
355 case 0x0850:
356 /* I/O map type register */
da9b266b 357 sysctrl->contiguous_map = val & 0x01;
9a64fbe4
FB
358 break;
359 default:
aae9366a
JM
360 printf("ERROR: unaffected IO port write: %04" PRIx32
361 " => %02" PRIx32"\n", addr, val);
9a64fbe4
FB
362 break;
363 }
364}
365
a541f297 366static uint32_t PREP_io_800_readb (void *opaque, uint32_t addr)
9a64fbe4 367{
64201201 368 sysctrl_t *sysctrl = opaque;
9a64fbe4
FB
369 uint32_t retval = 0xFF;
370
371 switch (addr) {
372 case 0x0092:
373 /* Special port 92 */
64201201
FB
374 retval = 0x00;
375 break;
376 case 0x0800:
377 /* Motorola CPU configuration register */
378 retval = 0xEF; /* MPC750 */
379 break;
380 case 0x0802:
381 /* Motorola Base module feature register */
382 retval = 0xAD; /* No ESCC, PMC slot neither ethernet */
383 break;
384 case 0x0803:
385 /* Motorola base module status register */
386 retval = 0xE0; /* Standard MPC750 */
9a64fbe4
FB
387 break;
388 case 0x080C:
389 /* Equipment present register:
390 * no L2 cache
391 * no upgrade processor
392 * no cards in PCI slots
393 * SCSI fuse is bad
394 */
64201201
FB
395 retval = 0x3C;
396 break;
397 case 0x0810:
398 /* Motorola base module extended feature register */
399 retval = 0x39; /* No USB, CF and PCI bridge. NVRAM present */
9a64fbe4 400 break;
da9b266b
FB
401 case 0x0814:
402 /* L2 invalidate: don't care */
403 break;
9a64fbe4
FB
404 case 0x0818:
405 /* Keylock */
406 retval = 0x00;
407 break;
408 case 0x081C:
409 /* system control register
410 * 7 - 6 / 1 - 0: L2 cache enable
411 */
64201201 412 retval = sysctrl->syscontrol;
9a64fbe4
FB
413 break;
414 case 0x0823:
415 /* */
416 retval = 0x03; /* no L2 cache */
417 break;
418 case 0x0850:
419 /* I/O map type register */
da9b266b 420 retval = sysctrl->contiguous_map;
9a64fbe4
FB
421 break;
422 default:
aae9366a 423 printf("ERROR: unaffected IO port: %04" PRIx32 " read\n", addr);
9a64fbe4
FB
424 break;
425 }
aae9366a
JM
426 PPC_IO_DPRINTF("0x%08" PRIx32 " <= 0x%02" PRIx32 "\n",
427 addr - PPC_IO_BASE, retval);
9a64fbe4
FB
428
429 return retval;
430}
431
b068d6a7
JM
432static always_inline target_phys_addr_t prep_IO_address (sysctrl_t *sysctrl,
433 target_phys_addr_t
434 addr)
da9b266b
FB
435{
436 if (sysctrl->contiguous_map == 0) {
437 /* 64 KB contiguous space for IOs */
438 addr &= 0xFFFF;
439 } else {
440 /* 8 MB non-contiguous space for IOs */
441 addr = (addr & 0x1F) | ((addr & 0x007FFF000) >> 7);
442 }
443
444 return addr;
445}
446
447static void PPC_prep_io_writeb (void *opaque, target_phys_addr_t addr,
448 uint32_t value)
449{
450 sysctrl_t *sysctrl = opaque;
451
452 addr = prep_IO_address(sysctrl, addr);
453 cpu_outb(NULL, addr, value);
454}
455
456static uint32_t PPC_prep_io_readb (void *opaque, target_phys_addr_t addr)
457{
458 sysctrl_t *sysctrl = opaque;
459 uint32_t ret;
460
461 addr = prep_IO_address(sysctrl, addr);
462 ret = cpu_inb(NULL, addr);
463
464 return ret;
465}
466
467static void PPC_prep_io_writew (void *opaque, target_phys_addr_t addr,
468 uint32_t value)
469{
470 sysctrl_t *sysctrl = opaque;
471
472 addr = prep_IO_address(sysctrl, addr);
473#ifdef TARGET_WORDS_BIGENDIAN
474 value = bswap16(value);
475#endif
aae9366a 476 PPC_IO_DPRINTF("0x" PADDRX " => 0x%08" PRIx32 "\n", addr, value);
da9b266b
FB
477 cpu_outw(NULL, addr, value);
478}
479
480static uint32_t PPC_prep_io_readw (void *opaque, target_phys_addr_t addr)
481{
482 sysctrl_t *sysctrl = opaque;
483 uint32_t ret;
484
485 addr = prep_IO_address(sysctrl, addr);
486 ret = cpu_inw(NULL, addr);
487#ifdef TARGET_WORDS_BIGENDIAN
488 ret = bswap16(ret);
489#endif
aae9366a 490 PPC_IO_DPRINTF("0x" PADDRX " <= 0x%08" PRIx32 "\n", addr, ret);
da9b266b
FB
491
492 return ret;
493}
494
495static void PPC_prep_io_writel (void *opaque, target_phys_addr_t addr,
496 uint32_t value)
497{
498 sysctrl_t *sysctrl = opaque;
499
500 addr = prep_IO_address(sysctrl, addr);
501#ifdef TARGET_WORDS_BIGENDIAN
502 value = bswap32(value);
503#endif
aae9366a 504 PPC_IO_DPRINTF("0x" PADDRX " => 0x%08" PRIx32 "\n", addr, value);
da9b266b
FB
505 cpu_outl(NULL, addr, value);
506}
507
508static uint32_t PPC_prep_io_readl (void *opaque, target_phys_addr_t addr)
509{
510 sysctrl_t *sysctrl = opaque;
511 uint32_t ret;
512
513 addr = prep_IO_address(sysctrl, addr);
514 ret = cpu_inl(NULL, addr);
515#ifdef TARGET_WORDS_BIGENDIAN
516 ret = bswap32(ret);
517#endif
aae9366a 518 PPC_IO_DPRINTF("0x" PADDRX " <= 0x%08" PRIx32 "\n", addr, ret);
da9b266b
FB
519
520 return ret;
521}
522
523CPUWriteMemoryFunc *PPC_prep_io_write[] = {
524 &PPC_prep_io_writeb,
525 &PPC_prep_io_writew,
526 &PPC_prep_io_writel,
527};
528
529CPUReadMemoryFunc *PPC_prep_io_read[] = {
530 &PPC_prep_io_readb,
531 &PPC_prep_io_readw,
532 &PPC_prep_io_readl,
533};
534
64201201 535#define NVRAM_SIZE 0x2000
a541f297 536
26aa7d72 537/* PowerPC PREP hardware initialisation */
00f82b8a 538static void ppc_prep_init (ram_addr_t ram_size, int vga_ram_size,
b881c2c6
BS
539 const char *boot_device, DisplayState *ds,
540 const char *kernel_filename,
94fc95cd
JM
541 const char *kernel_cmdline,
542 const char *initrd_filename,
543 const char *cpu_model)
a541f297 544{
0d913fdb 545 CPUState *env = NULL, *envs[MAX_CPUS];
a541f297 546 char buf[1024];
3cbee15b
JM
547 nvram_t nvram;
548 m48t59_t *m48t59;
a541f297 549 int PPC_io_memory;
4157a662 550 int linux_boot, i, nb_nics1, bios_size;
64201201
FB
551 unsigned long bios_offset;
552 uint32_t kernel_base, kernel_size, initrd_base, initrd_size;
46e50e9d 553 PCIBus *pci_bus;
d537cf6c 554 qemu_irq *i8259;
28c5af54 555 int ppc_boot_device;
e4bcb14c
TS
556 int index;
557 BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
558 BlockDriverState *fd[MAX_FD];
64201201
FB
559
560 sysctrl = qemu_mallocz(sizeof(sysctrl_t));
561 if (sysctrl == NULL)
0a032cbe 562 return;
a541f297
FB
563
564 linux_boot = (kernel_filename != NULL);
0a032cbe 565
c68ea704 566 /* init CPUs */
94fc95cd 567 if (cpu_model == NULL)
d12f4c38 568 cpu_model = "default";
fe33cc71 569 for (i = 0; i < smp_cpus; i++) {
aaed909a
FB
570 env = cpu_init(cpu_model);
571 if (!env) {
572 fprintf(stderr, "Unable to find PowerPC CPU definition\n");
573 exit(1);
574 }
4018bae9
JM
575 if (env->flags & POWERPC_FLAG_RTC_CLK) {
576 /* POWER / PowerPC 601 RTC clock frequency is 7.8125 MHz */
577 cpu_ppc_tb_init(env, 7812500UL);
578 } else {
579 /* Set time-base frequency to 100 Mhz */
580 cpu_ppc_tb_init(env, 100UL * 1000UL * 1000UL);
581 }
fe33cc71
JM
582 qemu_register_reset(&cpu_ppc_reset, env);
583 register_savevm("cpu", 0, 3, cpu_save, cpu_load, env);
584 envs[i] = env;
585 }
a541f297
FB
586
587 /* allocate RAM */
64201201
FB
588 cpu_register_physical_memory(0, ram_size, IO_MEM_RAM);
589
590 /* allocate and load BIOS */
591 bios_offset = ram_size + vga_ram_size;
1192dad8
JM
592 if (bios_name == NULL)
593 bios_name = BIOS_FILENAME;
594 snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
4157a662
FB
595 bios_size = load_image(buf, phys_ram_base + bios_offset);
596 if (bios_size < 0 || bios_size > BIOS_SIZE) {
4a057712 597 cpu_abort(env, "qemu: could not load PPC PREP bios '%s'\n", buf);
64201201
FB
598 exit(1);
599 }
4c823cff
JM
600 if (env->nip < 0xFFF80000 && bios_size < 0x00100000) {
601 cpu_abort(env, "PowerPC 601 / 620 / 970 need a 1MB BIOS\n");
602 }
4157a662 603 bios_size = (bios_size + 0xfff) & ~0xfff;
4a057712 604 cpu_register_physical_memory((uint32_t)(-bios_size),
4157a662 605 bios_size, bios_offset | IO_MEM_ROM);
26aa7d72 606
a541f297 607 if (linux_boot) {
64201201 608 kernel_base = KERNEL_LOAD_ADDR;
a541f297 609 /* now we can load the kernel */
64201201
FB
610 kernel_size = load_image(kernel_filename, phys_ram_base + kernel_base);
611 if (kernel_size < 0) {
4a057712
JM
612 cpu_abort(env, "qemu: could not load kernel '%s'\n",
613 kernel_filename);
a541f297
FB
614 exit(1);
615 }
616 /* load initrd */
a541f297 617 if (initrd_filename) {
64201201
FB
618 initrd_base = INITRD_LOAD_ADDR;
619 initrd_size = load_image(initrd_filename,
620 phys_ram_base + initrd_base);
a541f297 621 if (initrd_size < 0) {
4a057712
JM
622 cpu_abort(env, "qemu: could not load initial ram disk '%s'\n",
623 initrd_filename);
a541f297
FB
624 exit(1);
625 }
64201201
FB
626 } else {
627 initrd_base = 0;
628 initrd_size = 0;
a541f297 629 }
6ac0e82d 630 ppc_boot_device = 'm';
a541f297 631 } else {
64201201
FB
632 kernel_base = 0;
633 kernel_size = 0;
634 initrd_base = 0;
635 initrd_size = 0;
28c5af54
JM
636 ppc_boot_device = '\0';
637 /* For now, OHW cannot boot from the network. */
0d913fdb
JM
638 for (i = 0; boot_device[i] != '\0'; i++) {
639 if (boot_device[i] >= 'a' && boot_device[i] <= 'f') {
640 ppc_boot_device = boot_device[i];
28c5af54 641 break;
0d913fdb 642 }
28c5af54
JM
643 }
644 if (ppc_boot_device == '\0') {
645 fprintf(stderr, "No valid boot device for Mac99 machine\n");
646 exit(1);
647 }
a541f297
FB
648 }
649
64201201 650 isa_mem_base = 0xc0000000;
dd37a5e4
JM
651 if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) {
652 cpu_abort(env, "Only 6xx bus is supported on PREP machine\n");
653 exit(1);
654 }
24be5ae3 655 i8259 = i8259_init(first_cpu->irq_inputs[PPC6xx_INPUT_INT]);
d537cf6c 656 pci_bus = pci_prep_init(i8259);
da9b266b
FB
657 // pci_bus = i440fx_init();
658 /* Register 8 MB of ISA IO space (needed for non-contiguous map) */
659 PPC_io_memory = cpu_register_io_memory(0, PPC_prep_io_read,
660 PPC_prep_io_write, sysctrl);
661 cpu_register_physical_memory(0x80000000, 0x00800000, PPC_io_memory);
64201201 662
a541f297 663 /* init basic PC hardware */
5fafdf24 664 pci_vga_init(pci_bus, ds, phys_ram_base + ram_size, ram_size,
89b6b508 665 vga_ram_size, 0, 0);
64201201 666 // openpic = openpic_init(0x00000000, 0xF0000000, 1);
d537cf6c
PB
667 // pit = pit_init(0x40, i8259[0]);
668 rtc_init(0x70, i8259[8]);
a541f297 669
d537cf6c 670 serial_init(0x3f8, i8259[4], serial_hds[0]);
a541f297
FB
671 nb_nics1 = nb_nics;
672 if (nb_nics1 > NE2000_NB_MAX)
673 nb_nics1 = NE2000_NB_MAX;
674 for(i = 0; i < nb_nics1; i++) {
fce62c4e
JM
675 if (nd_table[i].model == NULL
676 || strcmp(nd_table[i].model, "ne2k_isa") == 0) {
d537cf6c 677 isa_ne2000_init(ne2000_io[i], i8259[ne2000_irq[i]], &nd_table[i]);
a41b2ff2 678 } else {
bd3e2c4e 679 pci_nic_init(pci_bus, &nd_table[i], -1);
a41b2ff2 680 }
a541f297 681 }
a541f297 682
e4bcb14c
TS
683 if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
684 fprintf(stderr, "qemu: too many IDE bus\n");
685 exit(1);
686 }
687
688 for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
689 index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS, i % MAX_IDE_DEVS);
690 if (index != -1)
691 hd[i] = drives_table[index].bdrv;
692 else
693 hd[i] = NULL;
694 }
695
696 for(i = 0; i < MAX_IDE_BUS; i++) {
d537cf6c 697 isa_ide_init(ide_iobase[i], ide_iobase2[i], i8259[ide_irq[i]],
e4bcb14c
TS
698 hd[2 * i],
699 hd[2 * i + 1]);
a541f297 700 }
d537cf6c 701 i8042_init(i8259[1], i8259[12], 0x60);
b6b8bd18 702 DMA_init(1);
64201201 703 // AUD_init();
a541f297
FB
704 // SB16_init();
705
e4bcb14c
TS
706 for(i = 0; i < MAX_FD; i++) {
707 index = drive_get_index(IF_FLOPPY, 0, i);
708 if (index != -1)
709 fd[i] = drives_table[index].bdrv;
710 else
711 fd[i] = NULL;
712 }
713 fdctrl_init(i8259[6], 2, 0, 0x3f0, fd);
a541f297 714
64201201
FB
715 /* Register speaker port */
716 register_ioport_read(0x61, 1, 1, speaker_ioport_read, NULL);
717 register_ioport_write(0x61, 1, 1, speaker_ioport_write, NULL);
a541f297 718 /* Register fake IO ports for PREP */
c4781a51 719 sysctrl->reset_irq = first_cpu->irq_inputs[PPC6xx_INPUT_HRESET];
64201201
FB
720 register_ioport_read(0x398, 2, 1, &PREP_io_read, sysctrl);
721 register_ioport_write(0x398, 2, 1, &PREP_io_write, sysctrl);
a541f297 722 /* System control ports */
64201201
FB
723 register_ioport_read(0x0092, 0x01, 1, &PREP_io_800_readb, sysctrl);
724 register_ioport_write(0x0092, 0x01, 1, &PREP_io_800_writeb, sysctrl);
725 register_ioport_read(0x0800, 0x52, 1, &PREP_io_800_readb, sysctrl);
726 register_ioport_write(0x0800, 0x52, 1, &PREP_io_800_writeb, sysctrl);
727 /* PCI intack location */
728 PPC_io_memory = cpu_register_io_memory(0, PPC_intack_read,
a4193c8a 729 PPC_intack_write, NULL);
a541f297 730 cpu_register_physical_memory(0xBFFFFFF0, 0x4, PPC_io_memory);
64201201 731 /* PowerPC control and status register group */
b6b8bd18 732#if 0
36081602
JM
733 PPC_io_memory = cpu_register_io_memory(0, PPC_XCSR_read, PPC_XCSR_write,
734 NULL);
64201201 735 cpu_register_physical_memory(0xFEFF0000, 0x1000, PPC_io_memory);
b6b8bd18 736#endif
a541f297 737
0d92ed30 738 if (usb_enabled) {
e24ad6f1 739 usb_ohci_init_pci(pci_bus, 3, -1);
0d92ed30
PB
740 }
741
3cbee15b
JM
742 m48t59 = m48t59_init(i8259[8], 0, 0x0074, NVRAM_SIZE, 59);
743 if (m48t59 == NULL)
64201201 744 return;
3cbee15b 745 sysctrl->nvram = m48t59;
64201201
FB
746
747 /* Initialise NVRAM */
3cbee15b
JM
748 nvram.opaque = m48t59;
749 nvram.read_fn = &m48t59_read;
750 nvram.write_fn = &m48t59_write;
6ac0e82d 751 PPC_NVRAM_set_params(&nvram, NVRAM_SIZE, "PREP", ram_size, ppc_boot_device,
64201201 752 kernel_base, kernel_size,
b6b8bd18 753 kernel_cmdline,
64201201
FB
754 initrd_base, initrd_size,
755 /* XXX: need an option to load a NVRAM image */
b6b8bd18
FB
756 0,
757 graphic_width, graphic_height, graphic_depth);
c0e564d5
FB
758
759 /* Special port to get debug messages from Open-Firmware */
760 register_ioport_write(0x0F00, 4, 1, &PPC_debug_write, NULL);
a541f297 761}
c0e564d5
FB
762
763QEMUMachine prep_machine = {
764 "prep",
765 "PowerPC PREP platform",
766 ppc_prep_init,
7fb4fdcf 767 BIOS_SIZE + VGA_RAM_SIZE,
c0e564d5 768};
This page took 0.283501 seconds and 4 git commands to generate.