]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU 8259 interrupt controller emulation | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
90191d07 | 24 | #include "qemu/osdep.h" |
83c9f4ca | 25 | #include "hw/hw.h" |
0d09e41a PB |
26 | #include "hw/i386/pc.h" |
27 | #include "hw/isa/isa.h" | |
83c9089e | 28 | #include "monitor/monitor.h" |
1de7afc9 | 29 | #include "qemu/timer.h" |
03dd024f | 30 | #include "qemu/log.h" |
0d09e41a | 31 | #include "hw/isa/i8259_internal.h" |
4f2e39e1 | 32 | #include "hw/intc/intc.h" |
80cabfad FB |
33 | |
34 | /* debug PIC */ | |
35 | //#define DEBUG_PIC | |
36 | ||
8ac02ff8 BS |
37 | #ifdef DEBUG_PIC |
38 | #define DPRINTF(fmt, ...) \ | |
39 | do { printf("pic: " fmt , ## __VA_ARGS__); } while (0) | |
40 | #else | |
41 | #define DPRINTF(fmt, ...) | |
42 | #endif | |
43 | ||
b41a2cd1 | 44 | //#define DEBUG_IRQ_LATENCY |
4a0fb71e | 45 | //#define DEBUG_IRQ_COUNT |
b41a2cd1 | 46 | |
d1eebf4e | 47 | #define TYPE_I8259 "isa-i8259" |
d2628b7d AF |
48 | #define PIC_CLASS(class) OBJECT_CLASS_CHECK(PICClass, (class), TYPE_I8259) |
49 | #define PIC_GET_CLASS(obj) OBJECT_GET_CLASS(PICClass, (obj), TYPE_I8259) | |
50 | ||
51 | /** | |
52 | * PICClass: | |
53 | * @parent_realize: The parent's realizefn. | |
54 | */ | |
55 | typedef struct PICClass { | |
56 | PICCommonClass parent_class; | |
57 | ||
58 | DeviceRealize parent_realize; | |
59 | } PICClass; | |
d1eebf4e | 60 | |
81a02f93 | 61 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) |
4a0fb71e FB |
62 | static int irq_level[16]; |
63 | #endif | |
64 | #ifdef DEBUG_IRQ_COUNT | |
65 | static uint64_t irq_count[16]; | |
66 | #endif | |
747c70af JK |
67 | #ifdef DEBUG_IRQ_LATENCY |
68 | static int64_t irq_time[16]; | |
69 | #endif | |
9aa78c42 | 70 | DeviceState *isa_pic; |
512709f5 | 71 | static PICCommonState *slave_pic; |
4a0fb71e | 72 | |
80cabfad FB |
73 | /* return the highest priority found in mask (highest = smallest |
74 | number). Return 8 if no irq */ | |
512709f5 | 75 | static int get_priority(PICCommonState *s, int mask) |
80cabfad FB |
76 | { |
77 | int priority; | |
81a02f93 JK |
78 | |
79 | if (mask == 0) { | |
80cabfad | 80 | return 8; |
81a02f93 | 81 | } |
80cabfad | 82 | priority = 0; |
81a02f93 | 83 | while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) { |
80cabfad | 84 | priority++; |
81a02f93 | 85 | } |
80cabfad FB |
86 | return priority; |
87 | } | |
88 | ||
89 | /* return the pic wanted interrupt. return -1 if none */ | |
512709f5 | 90 | static int pic_get_irq(PICCommonState *s) |
80cabfad FB |
91 | { |
92 | int mask, cur_priority, priority; | |
93 | ||
94 | mask = s->irr & ~s->imr; | |
95 | priority = get_priority(s, mask); | |
81a02f93 | 96 | if (priority == 8) { |
80cabfad | 97 | return -1; |
81a02f93 | 98 | } |
80cabfad FB |
99 | /* compute current priority. If special fully nested mode on the |
100 | master, the IRQ coming from the slave is not taken into account | |
101 | for the priority computation. */ | |
102 | mask = s->isr; | |
81a02f93 | 103 | if (s->special_mask) { |
84678711 | 104 | mask &= ~s->imr; |
81a02f93 | 105 | } |
25985396 | 106 | if (s->special_fully_nested_mode && s->master) { |
80cabfad | 107 | mask &= ~(1 << 2); |
25985396 | 108 | } |
80cabfad FB |
109 | cur_priority = get_priority(s, mask); |
110 | if (priority < cur_priority) { | |
111 | /* higher priority found: an irq should be generated */ | |
112 | return (priority + s->priority_add) & 7; | |
113 | } else { | |
114 | return -1; | |
115 | } | |
116 | } | |
117 | ||
b76750c1 | 118 | /* Update INT output. Must be called every time the output may have changed. */ |
512709f5 | 119 | static void pic_update_irq(PICCommonState *s) |
80cabfad | 120 | { |
b76750c1 | 121 | int irq; |
80cabfad | 122 | |
b76750c1 | 123 | irq = pic_get_irq(s); |
80cabfad | 124 | if (irq >= 0) { |
b76750c1 | 125 | DPRINTF("pic%d: imr=%x irr=%x padd=%d\n", |
25985396 | 126 | s->master ? 0 : 1, s->imr, s->irr, s->priority_add); |
747c70af | 127 | qemu_irq_raise(s->int_out[0]); |
d96e1737 | 128 | } else { |
747c70af | 129 | qemu_irq_lower(s->int_out[0]); |
4de9b249 | 130 | } |
80cabfad FB |
131 | } |
132 | ||
62026017 | 133 | /* set irq level. If an edge is detected, then the IRR is set to 1 */ |
747c70af | 134 | static void pic_set_irq(void *opaque, int irq, int level) |
62026017 | 135 | { |
512709f5 | 136 | PICCommonState *s = opaque; |
747c70af JK |
137 | int mask = 1 << irq; |
138 | ||
139 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) || \ | |
140 | defined(DEBUG_IRQ_LATENCY) | |
141 | int irq_index = s->master ? irq : irq + 8; | |
142 | #endif | |
143 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_COUNT) | |
144 | if (level != irq_level[irq_index]) { | |
145 | DPRINTF("pic_set_irq: irq=%d level=%d\n", irq_index, level); | |
146 | irq_level[irq_index] = level; | |
147 | #ifdef DEBUG_IRQ_COUNT | |
148 | if (level == 1) { | |
149 | irq_count[irq_index]++; | |
150 | } | |
151 | #endif | |
152 | } | |
153 | #endif | |
154 | #ifdef DEBUG_IRQ_LATENCY | |
155 | if (level) { | |
bc72ad67 | 156 | irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
747c70af JK |
157 | } |
158 | #endif | |
159 | ||
62026017 JK |
160 | if (s->elcr & mask) { |
161 | /* level triggered */ | |
162 | if (level) { | |
163 | s->irr |= mask; | |
164 | s->last_irr |= mask; | |
165 | } else { | |
166 | s->irr &= ~mask; | |
167 | s->last_irr &= ~mask; | |
168 | } | |
169 | } else { | |
170 | /* edge triggered */ | |
171 | if (level) { | |
172 | if ((s->last_irr & mask) == 0) { | |
173 | s->irr |= mask; | |
174 | } | |
175 | s->last_irr |= mask; | |
176 | } else { | |
177 | s->last_irr &= ~mask; | |
178 | } | |
179 | } | |
b76750c1 | 180 | pic_update_irq(s); |
62026017 JK |
181 | } |
182 | ||
80cabfad | 183 | /* acknowledge interrupt 'irq' */ |
512709f5 | 184 | static void pic_intack(PICCommonState *s, int irq) |
80cabfad FB |
185 | { |
186 | if (s->auto_eoi) { | |
81a02f93 | 187 | if (s->rotate_on_auto_eoi) { |
80cabfad | 188 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 189 | } |
80cabfad FB |
190 | } else { |
191 | s->isr |= (1 << irq); | |
192 | } | |
0ecf89aa | 193 | /* We don't clear a level sensitive interrupt here */ |
81a02f93 | 194 | if (!(s->elcr & (1 << irq))) { |
0ecf89aa | 195 | s->irr &= ~(1 << irq); |
81a02f93 | 196 | } |
b76750c1 | 197 | pic_update_irq(s); |
80cabfad FB |
198 | } |
199 | ||
9aa78c42 | 200 | int pic_read_irq(DeviceState *d) |
80cabfad | 201 | { |
29bb5317 | 202 | PICCommonState *s = PIC_COMMON(d); |
80cabfad FB |
203 | int irq, irq2, intno; |
204 | ||
c17725f4 | 205 | irq = pic_get_irq(s); |
15aeac38 | 206 | if (irq >= 0) { |
15aeac38 | 207 | if (irq == 2) { |
c17725f4 | 208 | irq2 = pic_get_irq(slave_pic); |
15aeac38 | 209 | if (irq2 >= 0) { |
c17725f4 | 210 | pic_intack(slave_pic, irq2); |
15aeac38 FB |
211 | } else { |
212 | /* spurious IRQ on slave controller */ | |
213 | irq2 = 7; | |
214 | } | |
c17725f4 | 215 | intno = slave_pic->irq_base + irq2; |
15aeac38 | 216 | } else { |
c17725f4 | 217 | intno = s->irq_base + irq; |
15aeac38 | 218 | } |
c17725f4 | 219 | pic_intack(s, irq); |
15aeac38 FB |
220 | } else { |
221 | /* spurious IRQ on host controller */ | |
222 | irq = 7; | |
c17725f4 | 223 | intno = s->irq_base + irq; |
15aeac38 | 224 | } |
3b46e624 | 225 | |
78ef2b69 JK |
226 | #if defined(DEBUG_PIC) || defined(DEBUG_IRQ_LATENCY) |
227 | if (irq == 2) { | |
228 | irq = irq2 + 8; | |
229 | } | |
230 | #endif | |
80cabfad | 231 | #ifdef DEBUG_IRQ_LATENCY |
5fafdf24 TS |
232 | printf("IRQ%d latency=%0.3fus\n", |
233 | irq, | |
bc72ad67 | 234 | (double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - |
73bcb24d | 235 | irq_time[irq]) * 1000000.0 / NANOSECONDS_PER_SECOND); |
80cabfad | 236 | #endif |
8ac02ff8 | 237 | DPRINTF("pic_interrupt: irq=%d\n", irq); |
80cabfad FB |
238 | return intno; |
239 | } | |
240 | ||
512709f5 | 241 | static void pic_init_reset(PICCommonState *s) |
d7d02e3c | 242 | { |
512709f5 | 243 | pic_reset_common(s); |
b76750c1 | 244 | pic_update_irq(s); |
d7d02e3c FB |
245 | } |
246 | ||
747c70af | 247 | static void pic_reset(DeviceState *dev) |
86fbf97c | 248 | { |
29bb5317 | 249 | PICCommonState *s = PIC_COMMON(dev); |
86fbf97c | 250 | |
86fbf97c | 251 | s->elcr = 0; |
aa24822b | 252 | pic_init_reset(s); |
86fbf97c JK |
253 | } |
254 | ||
4f2e39e1 HP |
255 | static bool pic_get_statistics(InterruptStatsProvider *obj, |
256 | uint64_t **irq_counts, unsigned int *nb_irqs) | |
257 | { | |
258 | PICCommonState *s = PIC_COMMON(obj); | |
259 | ||
260 | if (s->master) { | |
261 | #ifdef DEBUG_IRQ_COUNT | |
262 | *irq_counts = irq_count; | |
263 | *nb_irqs = ARRAY_SIZE(irq_count); | |
264 | #else | |
265 | return false; | |
266 | #endif | |
267 | } else { | |
268 | *irq_counts = NULL; | |
269 | *nb_irqs = 0; | |
270 | } | |
271 | return true; | |
272 | } | |
273 | ||
274 | static void pic_print_info(InterruptStatsProvider *obj, Monitor *mon) | |
275 | { | |
276 | PICCommonState *s = PIC_COMMON(obj); | |
277 | monitor_printf(mon, "pic%d: irr=%02x imr=%02x isr=%02x hprio=%d " | |
278 | "irq_base=%02x rr_sel=%d elcr=%02x fnm=%d\n", | |
279 | s->master ? 0 : 1, s->irr, s->imr, s->isr, s->priority_add, | |
280 | s->irq_base, s->read_reg_select, s->elcr, | |
281 | s->special_fully_nested_mode); | |
282 | } | |
283 | ||
a8170e5e | 284 | static void pic_ioport_write(void *opaque, hwaddr addr64, |
098d314a | 285 | uint64_t val64, unsigned size) |
80cabfad | 286 | { |
512709f5 | 287 | PICCommonState *s = opaque; |
098d314a RH |
288 | uint32_t addr = addr64; |
289 | uint32_t val = val64; | |
d7d02e3c | 290 | int priority, cmd, irq; |
80cabfad | 291 | |
8ac02ff8 | 292 | DPRINTF("write: addr=0x%02x val=0x%02x\n", addr, val); |
80cabfad FB |
293 | if (addr == 0) { |
294 | if (val & 0x10) { | |
86fbf97c | 295 | pic_init_reset(s); |
80cabfad FB |
296 | s->init_state = 1; |
297 | s->init4 = val & 1; | |
2053152b | 298 | s->single_mode = val & 2; |
81a02f93 | 299 | if (val & 0x08) { |
8cbad670 HP |
300 | qemu_log_mask(LOG_UNIMP, |
301 | "i8259: level sensitive irq not supported\n"); | |
81a02f93 | 302 | } |
80cabfad | 303 | } else if (val & 0x08) { |
81a02f93 | 304 | if (val & 0x04) { |
80cabfad | 305 | s->poll = 1; |
81a02f93 JK |
306 | } |
307 | if (val & 0x02) { | |
80cabfad | 308 | s->read_reg_select = val & 1; |
81a02f93 JK |
309 | } |
310 | if (val & 0x40) { | |
80cabfad | 311 | s->special_mask = (val >> 5) & 1; |
81a02f93 | 312 | } |
80cabfad FB |
313 | } else { |
314 | cmd = val >> 5; | |
81a02f93 | 315 | switch (cmd) { |
80cabfad FB |
316 | case 0: |
317 | case 4: | |
318 | s->rotate_on_auto_eoi = cmd >> 2; | |
319 | break; | |
320 | case 1: /* end of interrupt */ | |
321 | case 5: | |
322 | priority = get_priority(s, s->isr); | |
323 | if (priority != 8) { | |
324 | irq = (priority + s->priority_add) & 7; | |
325 | s->isr &= ~(1 << irq); | |
81a02f93 | 326 | if (cmd == 5) { |
80cabfad | 327 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 328 | } |
b76750c1 | 329 | pic_update_irq(s); |
80cabfad FB |
330 | } |
331 | break; | |
332 | case 3: | |
333 | irq = val & 7; | |
334 | s->isr &= ~(1 << irq); | |
b76750c1 | 335 | pic_update_irq(s); |
80cabfad FB |
336 | break; |
337 | case 6: | |
338 | s->priority_add = (val + 1) & 7; | |
b76750c1 | 339 | pic_update_irq(s); |
80cabfad FB |
340 | break; |
341 | case 7: | |
342 | irq = val & 7; | |
343 | s->isr &= ~(1 << irq); | |
344 | s->priority_add = (irq + 1) & 7; | |
b76750c1 | 345 | pic_update_irq(s); |
80cabfad FB |
346 | break; |
347 | default: | |
348 | /* no operation */ | |
349 | break; | |
350 | } | |
351 | } | |
352 | } else { | |
81a02f93 | 353 | switch (s->init_state) { |
80cabfad FB |
354 | case 0: |
355 | /* normal mode */ | |
356 | s->imr = val; | |
b76750c1 | 357 | pic_update_irq(s); |
80cabfad FB |
358 | break; |
359 | case 1: | |
360 | s->irq_base = val & 0xf8; | |
2bb081f7 | 361 | s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2; |
80cabfad FB |
362 | break; |
363 | case 2: | |
364 | if (s->init4) { | |
365 | s->init_state = 3; | |
366 | } else { | |
367 | s->init_state = 0; | |
368 | } | |
369 | break; | |
370 | case 3: | |
371 | s->special_fully_nested_mode = (val >> 4) & 1; | |
372 | s->auto_eoi = (val >> 1) & 1; | |
373 | s->init_state = 0; | |
374 | break; | |
375 | } | |
376 | } | |
377 | } | |
378 | ||
a8170e5e | 379 | static uint64_t pic_ioport_read(void *opaque, hwaddr addr, |
098d314a | 380 | unsigned size) |
80cabfad | 381 | { |
512709f5 | 382 | PICCommonState *s = opaque; |
80cabfad FB |
383 | int ret; |
384 | ||
80cabfad | 385 | if (s->poll) { |
8d484caa JK |
386 | ret = pic_get_irq(s); |
387 | if (ret >= 0) { | |
388 | pic_intack(s, ret); | |
389 | ret |= 0x80; | |
390 | } else { | |
391 | ret = 0; | |
392 | } | |
80cabfad FB |
393 | s->poll = 0; |
394 | } else { | |
395 | if (addr == 0) { | |
81a02f93 | 396 | if (s->read_reg_select) { |
80cabfad | 397 | ret = s->isr; |
81a02f93 | 398 | } else { |
80cabfad | 399 | ret = s->irr; |
81a02f93 | 400 | } |
80cabfad FB |
401 | } else { |
402 | ret = s->imr; | |
403 | } | |
404 | } | |
c5539cb4 | 405 | DPRINTF("read: addr=0x%02" HWADDR_PRIx " val=0x%02x\n", addr, ret); |
80cabfad FB |
406 | return ret; |
407 | } | |
408 | ||
9aa78c42 | 409 | int pic_get_output(DeviceState *d) |
d96e1737 | 410 | { |
29bb5317 | 411 | PICCommonState *s = PIC_COMMON(d); |
9aa78c42 | 412 | |
c17725f4 | 413 | return (pic_get_irq(s) >= 0); |
d96e1737 JK |
414 | } |
415 | ||
a8170e5e | 416 | static void elcr_ioport_write(void *opaque, hwaddr addr, |
098d314a | 417 | uint64_t val, unsigned size) |
660de336 | 418 | { |
512709f5 | 419 | PICCommonState *s = opaque; |
660de336 FB |
420 | s->elcr = val & s->elcr_mask; |
421 | } | |
422 | ||
a8170e5e | 423 | static uint64_t elcr_ioport_read(void *opaque, hwaddr addr, |
098d314a | 424 | unsigned size) |
660de336 | 425 | { |
512709f5 | 426 | PICCommonState *s = opaque; |
660de336 FB |
427 | return s->elcr; |
428 | } | |
429 | ||
098d314a RH |
430 | static const MemoryRegionOps pic_base_ioport_ops = { |
431 | .read = pic_ioport_read, | |
432 | .write = pic_ioport_write, | |
433 | .impl = { | |
434 | .min_access_size = 1, | |
435 | .max_access_size = 1, | |
436 | }, | |
437 | }; | |
438 | ||
439 | static const MemoryRegionOps pic_elcr_ioport_ops = { | |
440 | .read = elcr_ioport_read, | |
441 | .write = elcr_ioport_write, | |
442 | .impl = { | |
443 | .min_access_size = 1, | |
444 | .max_access_size = 1, | |
445 | }, | |
446 | }; | |
447 | ||
a7737e44 | 448 | static void pic_realize(DeviceState *dev, Error **errp) |
b0a21b53 | 449 | { |
d2628b7d AF |
450 | PICCommonState *s = PIC_COMMON(dev); |
451 | PICClass *pc = PIC_GET_CLASS(dev); | |
29bb5317 | 452 | |
1437c94b PB |
453 | memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s, |
454 | "pic", 2); | |
455 | memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s, | |
456 | "elcr", 1); | |
098d314a | 457 | |
29bb5317 AF |
458 | qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out)); |
459 | qdev_init_gpio_in(dev, pic_set_irq, 8); | |
d2628b7d | 460 | |
a7737e44 | 461 | pc->parent_realize(dev, errp); |
b0a21b53 FB |
462 | } |
463 | ||
48a18b3c | 464 | qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq) |
80cabfad | 465 | { |
747c70af | 466 | qemu_irq *irq_set; |
d1eebf4e AF |
467 | DeviceState *dev; |
468 | ISADevice *isadev; | |
747c70af | 469 | int i; |
c17725f4 | 470 | |
8945c7f7 | 471 | irq_set = g_new0(qemu_irq, ISA_NUM_IRQS); |
c17725f4 | 472 | |
d1eebf4e AF |
473 | isadev = i8259_init_chip(TYPE_I8259, bus, true); |
474 | dev = DEVICE(isadev); | |
c17725f4 | 475 | |
d1eebf4e | 476 | qdev_connect_gpio_out(dev, 0, parent_irq); |
747c70af | 477 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 478 | irq_set[i] = qdev_get_gpio_in(dev, i); |
747c70af JK |
479 | } |
480 | ||
d1eebf4e | 481 | isa_pic = dev; |
747c70af | 482 | |
d1eebf4e AF |
483 | isadev = i8259_init_chip(TYPE_I8259, bus, false); |
484 | dev = DEVICE(isadev); | |
747c70af | 485 | |
d1eebf4e | 486 | qdev_connect_gpio_out(dev, 0, irq_set[2]); |
747c70af | 487 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 488 | irq_set[i + 8] = qdev_get_gpio_in(dev, i); |
747c70af JK |
489 | } |
490 | ||
29bb5317 | 491 | slave_pic = PIC_COMMON(dev); |
c17725f4 | 492 | |
747c70af JK |
493 | return irq_set; |
494 | } | |
495 | ||
8f04ee08 AL |
496 | static void i8259_class_init(ObjectClass *klass, void *data) |
497 | { | |
d2628b7d | 498 | PICClass *k = PIC_CLASS(klass); |
39bffca2 | 499 | DeviceClass *dc = DEVICE_CLASS(klass); |
4f2e39e1 | 500 | InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass); |
8f04ee08 | 501 | |
d2628b7d AF |
502 | k->parent_realize = dc->realize; |
503 | dc->realize = pic_realize; | |
39bffca2 | 504 | dc->reset = pic_reset; |
4f2e39e1 HP |
505 | ic->get_statistics = pic_get_statistics; |
506 | ic->print_info = pic_print_info; | |
8f04ee08 AL |
507 | } |
508 | ||
8c43a6f0 | 509 | static const TypeInfo i8259_info = { |
d1eebf4e | 510 | .name = TYPE_I8259, |
39bffca2 AL |
511 | .instance_size = sizeof(PICCommonState), |
512 | .parent = TYPE_PIC_COMMON, | |
8f04ee08 | 513 | .class_init = i8259_class_init, |
d2628b7d | 514 | .class_size = sizeof(PICClass), |
4f2e39e1 HP |
515 | .interfaces = (InterfaceInfo[]) { |
516 | { TYPE_INTERRUPT_STATS_PROVIDER }, | |
517 | { } | |
518 | }, | |
747c70af JK |
519 | }; |
520 | ||
83f7d43a | 521 | static void pic_register_types(void) |
747c70af | 522 | { |
39bffca2 | 523 | type_register_static(&i8259_info); |
80cabfad | 524 | } |
512709f5 | 525 | |
83f7d43a | 526 | type_init(pic_register_types) |