]>
Commit | Line | Data |
---|---|---|
ae0bfb79 | 1 | |
3cbee15b | 2 | /* |
4d7ca41e | 3 | * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator |
3cbee15b JM |
4 | * |
5 | * Copyright (c) 2004-2007 Fabrice Bellard | |
6 | * Copyright (c) 2007 Jocelyn Mayer | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | */ | |
a8d25326 | 26 | |
0d75590d | 27 | #include "qemu/osdep.h" |
a8d25326 | 28 | #include "qemu-common.h" |
ab3dd749 | 29 | #include "qemu/units.h" |
da34e65c | 30 | #include "qapi/error.h" |
0d09e41a | 31 | #include "hw/ppc/ppc.h" |
baec1910 | 32 | #include "mac.h" |
0d09e41a | 33 | #include "hw/input/adb.h" |
9c17d615 | 34 | #include "sysemu/sysemu.h" |
1422e32d | 35 | #include "net/net.h" |
0d09e41a | 36 | #include "hw/isa/isa.h" |
baec1910 | 37 | #include "hw/pci/pci.h" |
a773e64a | 38 | #include "hw/pci/pci_host.h" |
baec1910 | 39 | #include "hw/boards.h" |
0d09e41a PB |
40 | #include "hw/nvram/fw_cfg.h" |
41 | #include "hw/char/escc.h" | |
e1218e48 | 42 | #include "hw/misc/macio/macio.h" |
baec1910 AF |
43 | #include "hw/ide.h" |
44 | #include "hw/loader.h" | |
bbcc635f | 45 | #include "hw/fw-path-provider.h" |
ca20cf32 | 46 | #include "elf.h" |
c525436e | 47 | #include "qemu/error-report.h" |
9c17d615 | 48 | #include "sysemu/kvm.h" |
71e8a915 | 49 | #include "sysemu/reset.h" |
dc333cd6 | 50 | #include "kvm_ppc.h" |
022c62cb | 51 | #include "exec/address-spaces.h" |
3cbee15b | 52 | |
e4bcb14c | 53 | #define MAX_IDE_BUS 2 |
271dd5e0 | 54 | #define CFG_ADDR 0xf0000510 |
536d8cda | 55 | #define TBFREQ 16600000UL |
9d1c1283 BZ |
56 | #define CLOCKFREQ 266000000UL |
57 | #define BUSFREQ 66000000UL | |
271dd5e0 | 58 | |
b50de5cd MCA |
59 | #define NDRV_VGA_FILENAME "qemu_vga.ndrv" |
60 | ||
a773e64a MCA |
61 | #define GRACKLE_BASE 0xfec00000 |
62 | ||
ddcd5531 GA |
63 | static void fw_cfg_boot_set(void *opaque, const char *boot_device, |
64 | Error **errp) | |
513f789f | 65 | { |
48779e50 | 66 | fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
513f789f BS |
67 | } |
68 | ||
409dbce5 AJ |
69 | static uint64_t translate_kernel_address(void *opaque, uint64_t addr) |
70 | { | |
71 | return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR; | |
72 | } | |
73 | ||
1bba0dc9 AF |
74 | static void ppc_heathrow_reset(void *opaque) |
75 | { | |
cd79664f | 76 | PowerPCCPU *cpu = opaque; |
1bba0dc9 | 77 | |
cd79664f | 78 | cpu_reset(CPU(cpu)); |
1bba0dc9 AF |
79 | } |
80 | ||
3ef96221 | 81 | static void ppc_heathrow_init(MachineState *machine) |
3cbee15b | 82 | { |
3ef96221 | 83 | ram_addr_t ram_size = machine->ram_size; |
3ef96221 MA |
84 | const char *kernel_filename = machine->kernel_filename; |
85 | const char *kernel_cmdline = machine->kernel_cmdline; | |
86 | const char *initrd_filename = machine->initrd_filename; | |
87 | const char *boot_device = machine->boot_order; | |
c92bb2c7 | 88 | MemoryRegion *sysmem = get_system_memory(); |
72c33dd7 | 89 | PowerPCCPU *cpu = NULL; |
e2684c0b | 90 | CPUPPCState *env = NULL; |
5cea8590 | 91 | char *filename; |
3cbee15b | 92 | int linux_boot, i; |
c92bb2c7 AK |
93 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
94 | MemoryRegion *bios = g_new(MemoryRegion, 1); | |
b9e17a34 | 95 | uint32_t kernel_base, initrd_base, cmdline_base = 0; |
7373048c | 96 | int32_t kernel_size, initrd_size; |
3cbee15b | 97 | PCIBus *pci_bus; |
017812df | 98 | OldWorldMacIOState *macio; |
07a7484e | 99 | MACIOIDEState *macio_ide; |
a773e64a | 100 | SysBusDevice *s; |
c2964600 | 101 | DeviceState *dev, *pic_dev; |
293c867d | 102 | BusState *adb_bus; |
9776874f | 103 | int bios_size; |
fe6b6346 | 104 | unsigned int smp_cpus = machine->smp.cpus; |
513f789f | 105 | uint16_t ppc_boot_device; |
f455e98c | 106 | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
271dd5e0 | 107 | void *fw_cfg; |
caae6c96 | 108 | uint64_t tbfreq; |
3cbee15b JM |
109 | |
110 | linux_boot = (kernel_filename != NULL); | |
111 | ||
112 | /* init CPUs */ | |
3cbee15b | 113 | for (i = 0; i < smp_cpus; i++) { |
f4c6604e | 114 | cpu = POWERPC_CPU(cpu_create(machine->cpu_type)); |
72c33dd7 AF |
115 | env = &cpu->env; |
116 | ||
b0fb43d8 | 117 | /* Set time-base frequency to 16.6 Mhz */ |
536d8cda | 118 | cpu_ppc_tb_init(env, TBFREQ); |
cd79664f | 119 | qemu_register_reset(ppc_heathrow_reset, cpu); |
3cbee15b JM |
120 | } |
121 | ||
122 | /* allocate RAM */ | |
ab3dd749 PMD |
123 | if (ram_size > 2047 * MiB) { |
124 | error_report("Too much memory for this machine: %" PRId64 " MB, " | |
125 | "maximum 2047 MB", ram_size / MiB); | |
6b4079f8 AJ |
126 | exit(1); |
127 | } | |
128 | ||
e938ba0c SP |
129 | memory_region_allocate_system_memory(ram, NULL, "ppc_heathrow.ram", |
130 | ram_size); | |
c92bb2c7 | 131 | memory_region_add_subregion(sysmem, 0, ram); |
a748ab6d | 132 | |
3cbee15b | 133 | /* allocate and load BIOS */ |
98a99ce0 | 134 | memory_region_init_ram(bios, NULL, "ppc_heathrow.bios", BIOS_SIZE, |
f8ed85ac | 135 | &error_fatal); |
e206ad48 | 136 | |
3cbee15b | 137 | if (bios_name == NULL) |
992e5acd | 138 | bios_name = PROM_FILENAME; |
5cea8590 | 139 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
c92bb2c7 AK |
140 | memory_region_set_readonly(bios, true); |
141 | memory_region_add_subregion(sysmem, PROM_ADDR, bios); | |
992e5acd BS |
142 | |
143 | /* Load OpenBIOS (ELF) */ | |
5cea8590 | 144 | if (filename) { |
4366e1db | 145 | bios_size = load_elf(filename, NULL, 0, NULL, NULL, NULL, NULL, |
7ef295ea | 146 | 1, PPC_ELF_MACHINE, 0, 0); |
7267c094 | 147 | g_free(filename); |
5cea8590 PB |
148 | } else { |
149 | bios_size = -1; | |
150 | } | |
3cbee15b | 151 | if (bios_size < 0 || bios_size > BIOS_SIZE) { |
c525436e | 152 | error_report("could not load PowerPC bios '%s'", bios_name); |
3cbee15b JM |
153 | exit(1); |
154 | } | |
3cbee15b | 155 | |
3cbee15b | 156 | if (linux_boot) { |
36bee1e3 | 157 | uint64_t lowaddr = 0; |
ca20cf32 BS |
158 | int bswap_needed; |
159 | ||
160 | #ifdef BSWAP_NEEDED | |
161 | bswap_needed = 1; | |
162 | #else | |
163 | bswap_needed = 0; | |
164 | #endif | |
3cbee15b | 165 | kernel_base = KERNEL_LOAD_ADDR; |
4366e1db LM |
166 | kernel_size = load_elf(kernel_filename, NULL, |
167 | translate_kernel_address, NULL, | |
7ef295ea PC |
168 | NULL, &lowaddr, NULL, 1, PPC_ELF_MACHINE, |
169 | 0, 0); | |
52f163b7 BS |
170 | if (kernel_size < 0) |
171 | kernel_size = load_aout(kernel_filename, kernel_base, | |
ca20cf32 BS |
172 | ram_size - kernel_base, bswap_needed, |
173 | TARGET_PAGE_SIZE); | |
52f163b7 BS |
174 | if (kernel_size < 0) |
175 | kernel_size = load_image_targphys(kernel_filename, | |
176 | kernel_base, | |
177 | ram_size - kernel_base); | |
3cbee15b | 178 | if (kernel_size < 0) { |
c525436e | 179 | error_report("could not load kernel '%s'", kernel_filename); |
3cbee15b JM |
180 | exit(1); |
181 | } | |
182 | /* load initrd */ | |
183 | if (initrd_filename) { | |
39d96847 | 184 | initrd_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP); |
dcac9679 PB |
185 | initrd_size = load_image_targphys(initrd_filename, initrd_base, |
186 | ram_size - initrd_base); | |
3cbee15b | 187 | if (initrd_size < 0) { |
c525436e MA |
188 | error_report("could not load initial ram disk '%s'", |
189 | initrd_filename); | |
3cbee15b JM |
190 | exit(1); |
191 | } | |
39d96847 | 192 | cmdline_base = TARGET_PAGE_ALIGN(initrd_base + initrd_size); |
3cbee15b JM |
193 | } else { |
194 | initrd_base = 0; | |
195 | initrd_size = 0; | |
39d96847 | 196 | cmdline_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP); |
3cbee15b | 197 | } |
6ac0e82d | 198 | ppc_boot_device = 'm'; |
3cbee15b JM |
199 | } else { |
200 | kernel_base = 0; | |
201 | kernel_size = 0; | |
202 | initrd_base = 0; | |
203 | initrd_size = 0; | |
28c5af54 | 204 | ppc_boot_device = '\0'; |
0d913fdb | 205 | for (i = 0; boot_device[i] != '\0'; i++) { |
28c5af54 | 206 | /* TOFIX: for now, the second IDE channel is not properly |
0d913fdb | 207 | * used by OHW. The Mac floppy disk are not emulated. |
28c5af54 JM |
208 | * For now, OHW cannot boot from the network. |
209 | */ | |
210 | #if 0 | |
0d913fdb JM |
211 | if (boot_device[i] >= 'a' && boot_device[i] <= 'f') { |
212 | ppc_boot_device = boot_device[i]; | |
28c5af54 | 213 | break; |
0d913fdb | 214 | } |
28c5af54 | 215 | #else |
0d913fdb JM |
216 | if (boot_device[i] >= 'c' && boot_device[i] <= 'd') { |
217 | ppc_boot_device = boot_device[i]; | |
28c5af54 | 218 | break; |
0d913fdb | 219 | } |
28c5af54 JM |
220 | #endif |
221 | } | |
222 | if (ppc_boot_device == '\0') { | |
6f76b817 | 223 | error_report("No valid boot device for G3 Beige machine"); |
28c5af54 JM |
224 | exit(1); |
225 | } | |
3cbee15b JM |
226 | } |
227 | ||
3cbee15b | 228 | /* XXX: we register only 1 output pin for heathrow PIC */ |
a5ed75fe MCA |
229 | pic_dev = qdev_create(NULL, TYPE_HEATHROW); |
230 | qdev_init_nofail(pic_dev); | |
231 | ||
3cbee15b JM |
232 | /* Connect the heathrow PIC outputs to the 6xx bus */ |
233 | for (i = 0; i < smp_cpus; i++) { | |
234 | switch (PPC_INPUT(env)) { | |
235 | case PPC_FLAGS_INPUT_6xx: | |
a5ed75fe MCA |
236 | qdev_connect_gpio_out(pic_dev, 0, |
237 | ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT]); | |
3cbee15b JM |
238 | break; |
239 | default: | |
c525436e MA |
240 | error_report("Bus model not supported on OldWorld Mac machine"); |
241 | exit(1); | |
3cbee15b JM |
242 | } |
243 | } | |
244 | ||
caae6c96 AG |
245 | /* Timebase Frequency */ |
246 | if (kvm_enabled()) { | |
247 | tbfreq = kvmppc_get_tbfreq(); | |
248 | } else { | |
249 | tbfreq = TBFREQ; | |
250 | } | |
251 | ||
3cbee15b JM |
252 | /* init basic PC hardware */ |
253 | if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) { | |
c525436e MA |
254 | error_report("Only 6xx bus is supported on heathrow machine"); |
255 | exit(1); | |
3cbee15b | 256 | } |
a5ed75fe | 257 | |
a773e64a MCA |
258 | /* Grackle PCI host bridge */ |
259 | dev = qdev_create(NULL, TYPE_GRACKLE_PCI_HOST_BRIDGE); | |
ac43eb2e | 260 | qdev_prop_set_uint32(dev, "ofw-addr", 0x80000000); |
a773e64a MCA |
261 | object_property_set_link(OBJECT(dev), OBJECT(pic_dev), "pic", |
262 | &error_abort); | |
263 | qdev_init_nofail(dev); | |
264 | s = SYS_BUS_DEVICE(dev); | |
265 | sysbus_mmio_map(s, 0, GRACKLE_BASE); | |
266 | sysbus_mmio_map(s, 1, GRACKLE_BASE + 0x200000); | |
267 | /* PCI hole */ | |
268 | memory_region_add_subregion(get_system_memory(), 0x80000000ULL, | |
269 | sysbus_mmio_get_region(s, 2)); | |
a94e5f99 MCA |
270 | /* Register 2 MB of ISA IO space */ |
271 | memory_region_add_subregion(get_system_memory(), 0xfe000000, | |
272 | sysbus_mmio_get_region(s, 3)); | |
a773e64a MCA |
273 | |
274 | pci_bus = PCI_HOST_BRIDGE(dev)->bus; | |
275 | ||
3e20ad3a | 276 | pci_vga_init(pci_bus); |
aae9366a | 277 | |
343bd85a | 278 | for (i = 0; i < nb_nics; i++) { |
29b358f9 | 279 | pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL); |
343bd85a | 280 | } |
e4bcb14c | 281 | |
d8f94e1b | 282 | ide_drive_get(hd, ARRAY_SIZE(hd)); |
bd4524ed | 283 | |
343bd85a | 284 | /* MacIO */ |
017812df | 285 | macio = OLDWORLD_MACIO(pci_create(pci_bus, -1, TYPE_OLDWORLD_MACIO)); |
07a7484e | 286 | dev = DEVICE(macio); |
b981289c | 287 | qdev_prop_set_uint64(dev, "frequency", tbfreq); |
017812df MCA |
288 | object_property_set_link(OBJECT(macio), OBJECT(pic_dev), "pic", |
289 | &error_abort); | |
b6712ea3 | 290 | qdev_init_nofail(dev); |
07a7484e | 291 | |
07a7484e | 292 | macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio), |
14eefd0e | 293 | "ide[0]")); |
07a7484e AF |
294 | macio_ide_init_drives(macio_ide, hd); |
295 | ||
14eefd0e AG |
296 | macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio), |
297 | "ide[1]")); | |
298 | macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]); | |
3cbee15b | 299 | |
293c867d AF |
300 | dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda")); |
301 | adb_bus = qdev_get_child_bus(dev, "adb.0"); | |
302 | dev = qdev_create(adb_bus, TYPE_ADB_KEYBOARD); | |
2e4a7c9c | 303 | qdev_init_nofail(dev); |
293c867d | 304 | dev = qdev_create(adb_bus, TYPE_ADB_MOUSE); |
2e4a7c9c | 305 | qdev_init_nofail(dev); |
45fa67fb | 306 | |
4bcbe0b6 | 307 | if (machine_usb(machine)) { |
afb9a60e | 308 | pci_create_simple(pci_bus, -1, "pci-ohci"); |
3cbee15b JM |
309 | } |
310 | ||
311 | if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) | |
312 | graphic_depth = 15; | |
313 | ||
3cbee15b JM |
314 | /* No PCI init: the BIOS will do it */ |
315 | ||
81a07050 MCA |
316 | dev = qdev_create(NULL, TYPE_FW_CFG_MEM); |
317 | fw_cfg = FW_CFG(dev); | |
318 | qdev_prop_set_uint32(dev, "data_width", 1); | |
319 | qdev_prop_set_bit(dev, "dma_enabled", false); | |
320 | object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG, | |
321 | OBJECT(fw_cfg), NULL); | |
322 | qdev_init_nofail(dev); | |
323 | s = SYS_BUS_DEVICE(dev); | |
324 | sysbus_mmio_map(s, 0, CFG_ADDR); | |
325 | sysbus_mmio_map(s, 1, CFG_ADDR + 2); | |
326 | ||
5836d168 | 327 | fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); |
fe6b6346 | 328 | fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus); |
271dd5e0 BS |
329 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
330 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW); | |
513f789f BS |
331 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base); |
332 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
333 | if (kernel_cmdline) { | |
b9e17a34 AG |
334 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base); |
335 | pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, kernel_cmdline); | |
513f789f BS |
336 | } else { |
337 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
338 | } | |
339 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base); | |
340 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
341 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device); | |
7f1aec5f LV |
342 | |
343 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width); | |
344 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height); | |
345 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth); | |
346 | ||
45024f09 | 347 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled()); |
dc333cd6 | 348 | if (kvm_enabled()) { |
45024f09 AG |
349 | uint8_t *hypercall; |
350 | ||
7267c094 | 351 | hypercall = g_malloc(16); |
45024f09 AG |
352 | kvmppc_get_hypercall(env, hypercall, 16); |
353 | fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16); | |
354 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid()); | |
dc333cd6 | 355 | } |
caae6c96 | 356 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq); |
a1014f25 | 357 | /* Mac OS X requires a "known good" clock-frequency value; pass it one. */ |
9d1c1283 BZ |
358 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ); |
359 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ); | |
dc333cd6 | 360 | |
b50de5cd MCA |
361 | /* MacOS NDRV VGA driver */ |
362 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, NDRV_VGA_FILENAME); | |
363 | if (filename) { | |
9776874f PM |
364 | gchar *ndrv_file; |
365 | gsize ndrv_size; | |
b50de5cd | 366 | |
9776874f | 367 | if (g_file_get_contents(filename, &ndrv_file, &ndrv_size, NULL)) { |
b50de5cd MCA |
368 | fw_cfg_add_file(fw_cfg, "ndrv/qemu_vga.ndrv", ndrv_file, ndrv_size); |
369 | } | |
370 | g_free(filename); | |
371 | } | |
372 | ||
513f789f | 373 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
3cbee15b JM |
374 | } |
375 | ||
bbcc635f MCA |
376 | /* |
377 | * Implementation of an interface to adjust firmware path | |
378 | * for the bootindex property handling. | |
379 | */ | |
380 | static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus, | |
381 | DeviceState *dev) | |
382 | { | |
383 | PCIDevice *pci; | |
384 | IDEBus *ide_bus; | |
385 | IDEState *ide_s; | |
386 | MACIOIDEState *macio_ide; | |
387 | ||
388 | if (!strcmp(object_get_typename(OBJECT(dev)), "macio-oldworld")) { | |
389 | pci = PCI_DEVICE(dev); | |
390 | return g_strdup_printf("mac-io@%x", PCI_SLOT(pci->devfn)); | |
391 | } | |
392 | ||
393 | if (!strcmp(object_get_typename(OBJECT(dev)), "macio-ide")) { | |
394 | macio_ide = MACIO_IDE(dev); | |
395 | return g_strdup_printf("ata-3@%x", macio_ide->addr); | |
396 | } | |
397 | ||
398 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-drive")) { | |
399 | ide_bus = IDE_BUS(qdev_get_parent_bus(dev)); | |
400 | ide_s = idebus_active_if(ide_bus); | |
401 | ||
402 | if (ide_s->drive_kind == IDE_CD) { | |
403 | return g_strdup("cdrom"); | |
404 | } | |
405 | ||
484d366e | 406 | return g_strdup("disk"); |
bbcc635f MCA |
407 | } |
408 | ||
409 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) { | |
484d366e | 410 | return g_strdup("disk"); |
bbcc635f MCA |
411 | } |
412 | ||
413 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) { | |
414 | return g_strdup("cdrom"); | |
415 | } | |
416 | ||
417 | if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) { | |
418 | return g_strdup("disk"); | |
419 | } | |
420 | ||
421 | return NULL; | |
422 | } | |
423 | ||
dc0ca80e | 424 | static int heathrow_kvm_type(MachineState *machine, const char *arg) |
277c7a4d AG |
425 | { |
426 | /* Always force PR KVM */ | |
427 | return 2; | |
428 | } | |
429 | ||
c8bd3526 | 430 | static void heathrow_class_init(ObjectClass *oc, void *data) |
e264d29d | 431 | { |
c8bd3526 | 432 | MachineClass *mc = MACHINE_CLASS(oc); |
bbcc635f | 433 | FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); |
c8bd3526 | 434 | |
e264d29d EH |
435 | mc->desc = "Heathrow based PowerMAC"; |
436 | mc->init = ppc_heathrow_init; | |
2059839b | 437 | mc->block_default_type = IF_IDE; |
e264d29d | 438 | mc->max_cpus = MAX_CPUS; |
46214a27 | 439 | #ifndef TARGET_PPC64 |
e264d29d | 440 | mc->is_default = 1; |
46214a27 | 441 | #endif |
f309ae85 | 442 | /* TOFIX "cad" when Mac floppy is implemented */ |
e264d29d EH |
443 | mc->default_boot_order = "cd"; |
444 | mc->kvm_type = heathrow_kvm_type; | |
f4c6604e | 445 | mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("750_v3.1"); |
3232794b | 446 | mc->default_display = "std"; |
bbcc635f MCA |
447 | mc->ignore_boot_device_suffixes = true; |
448 | fwc->get_dev_path = heathrow_fw_dev_path; | |
f80f9ec9 AL |
449 | } |
450 | ||
c8bd3526 MCA |
451 | static const TypeInfo ppc_heathrow_machine_info = { |
452 | .name = MACHINE_TYPE_NAME("g3beige"), | |
453 | .parent = TYPE_MACHINE, | |
bbcc635f MCA |
454 | .class_init = heathrow_class_init, |
455 | .interfaces = (InterfaceInfo[]) { | |
456 | { TYPE_FW_PATH_PROVIDER }, | |
457 | { } | |
458 | }, | |
c8bd3526 MCA |
459 | }; |
460 | ||
461 | static void ppc_heathrow_register_types(void) | |
462 | { | |
463 | type_register_static(&ppc_heathrow_machine_info); | |
464 | } | |
465 | ||
466 | type_init(ppc_heathrow_register_types); |