]> Git Repo - qemu.git/blame - hw/display/pl110.c
Include hw/irq.h a lot less
[qemu.git] / hw / display / pl110.c
CommitLineData
5fafdf24 1/*
bdd5003a
PB
2 * Arm PrimeCell PL110 Color LCD Controller
3 *
2e9bdce5 4 * Copyright (c) 2005-2009 CodeSourcery.
bdd5003a
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GNU LGPL
bdd5003a
PB
8 */
9
8ef94f0b 10#include "qemu/osdep.h"
64552b6b 11#include "hw/irq.h"
83c9f4ca 12#include "hw/sysbus.h"
28ecbaee 13#include "ui/console.h"
47b43a1f 14#include "framebuffer.h"
28ecbaee 15#include "ui/pixel_ops.h"
24da047a 16#include "qemu/timer.h"
03dd024f 17#include "qemu/log.h"
0b8fa32f 18#include "qemu/module.h"
bdd5003a
PB
19
20#define PL110_CR_EN 0x001
e9c05b42 21#define PL110_CR_BGR 0x100
bdd5003a
PB
22#define PL110_CR_BEBO 0x200
23#define PL110_CR_BEPO 0x400
24#define PL110_CR_PWR 0x800
24da047a
LW
25#define PL110_IE_NB 0x004
26#define PL110_IE_VC 0x008
bdd5003a
PB
27
28enum pl110_bppmode
29{
30 BPP_1,
31 BPP_2,
32 BPP_4,
33 BPP_8,
34 BPP_16,
4fbf5556
PM
35 BPP_32,
36 BPP_16_565, /* PL111 only */
37 BPP_12 /* PL111 only */
38};
39
40
41/* The Versatile/PB uses a slightly modified PL110 controller. */
42enum pl110_version
43{
44 PL110,
45 PL110_VERSATILE,
46 PL111
bdd5003a
PB
47};
48
5d7a11e4
AF
49#define TYPE_PL110 "pl110"
50#define PL110(obj) OBJECT_CHECK(PL110State, (obj), TYPE_PL110)
51
513960ea 52typedef struct PL110State {
5d7a11e4
AF
53 SysBusDevice parent_obj;
54
1a6b31ce 55 MemoryRegion iomem;
c1076c3e 56 MemoryRegionSection fbsection;
c78f7137 57 QemuConsole *con;
24da047a 58 QEMUTimer *vblank_timer;
c60e08d9 59
4fbf5556 60 int version;
bdd5003a
PB
61 uint32_t timing[4];
62 uint32_t cr;
63 uint32_t upbase;
64 uint32_t lpbase;
65 uint32_t int_status;
66 uint32_t int_mask;
67 int cols;
68 int rows;
69 enum pl110_bppmode bpp;
70 int invalidate;
242ea2c6 71 uint32_t mux_ctrl;
6e4c0d1f
PM
72 uint32_t palette[256];
73 uint32_t raw_palette[128];
d537cf6c 74 qemu_irq irq;
513960ea 75} PL110State;
bdd5003a 76
128939a9
PM
77static int vmstate_pl110_post_load(void *opaque, int version_id);
78
8c60d065
PM
79static const VMStateDescription vmstate_pl110 = {
80 .name = "pl110",
242ea2c6 81 .version_id = 2,
8c60d065 82 .minimum_version_id = 1,
128939a9 83 .post_load = vmstate_pl110_post_load,
8c60d065 84 .fields = (VMStateField[]) {
513960ea
AF
85 VMSTATE_INT32(version, PL110State),
86 VMSTATE_UINT32_ARRAY(timing, PL110State, 4),
87 VMSTATE_UINT32(cr, PL110State),
88 VMSTATE_UINT32(upbase, PL110State),
89 VMSTATE_UINT32(lpbase, PL110State),
90 VMSTATE_UINT32(int_status, PL110State),
91 VMSTATE_UINT32(int_mask, PL110State),
92 VMSTATE_INT32(cols, PL110State),
93 VMSTATE_INT32(rows, PL110State),
94 VMSTATE_UINT32(bpp, PL110State),
95 VMSTATE_INT32(invalidate, PL110State),
96 VMSTATE_UINT32_ARRAY(palette, PL110State, 256),
97 VMSTATE_UINT32_ARRAY(raw_palette, PL110State, 128),
98 VMSTATE_UINT32_V(mux_ctrl, PL110State, 2),
8c60d065
PM
99 VMSTATE_END_OF_LIST()
100 }
101};
102
bdd5003a
PB
103static const unsigned char pl110_id[] =
104{ 0x10, 0x11, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
105
4fbf5556
PM
106static const unsigned char pl111_id[] = {
107 0x11, 0x11, 0x24, 0x00, 0x0d, 0xf0, 0x05, 0xb1
108};
109
031c44e4 110
4fbf5556
PM
111/* Indexed by pl110_version */
112static const unsigned char *idregs[] = {
113 pl110_id,
031c44e4
PM
114 /* The ARM documentation (DDI0224C) says the CLCDC on the Versatile board
115 * has a different ID (0x93, 0x10, 0x04, 0x00, ...). However the hardware
116 * itself has the same ID values as a stock PL110, and guests (in
117 * particular Linux) rely on this. We emulate what the hardware does,
118 * rather than what the docs claim it ought to do.
119 */
120 pl110_id,
4fbf5556
PM
121 pl111_id
122};
123
bdd5003a 124#define BITS 8
47b43a1f 125#include "pl110_template.h"
bdd5003a 126#define BITS 15
47b43a1f 127#include "pl110_template.h"
bdd5003a 128#define BITS 16
47b43a1f 129#include "pl110_template.h"
bdd5003a 130#define BITS 24
47b43a1f 131#include "pl110_template.h"
bdd5003a 132#define BITS 32
47b43a1f 133#include "pl110_template.h"
bdd5003a 134
513960ea 135static int pl110_enabled(PL110State *s)
bdd5003a
PB
136{
137 return (s->cr & PL110_CR_EN) && (s->cr & PL110_CR_PWR);
138}
139
95219897 140static void pl110_update_display(void *opaque)
bdd5003a 141{
513960ea 142 PL110State *s = (PL110State *)opaque;
5d7a11e4 143 SysBusDevice *sbd;
c78f7137 144 DisplaySurface *surface = qemu_console_surface(s->con);
bdd5003a
PB
145 drawfn* fntable;
146 drawfn fn;
bdd5003a
PB
147 int dest_width;
148 int src_width;
e9c05b42 149 int bpp_offset;
714fa308
PB
150 int first;
151 int last;
bdd5003a 152
5d7a11e4 153 if (!pl110_enabled(s)) {
bdd5003a 154 return;
5d7a11e4
AF
155 }
156
157 sbd = SYS_BUS_DEVICE(s);
3b46e624 158
c78f7137 159 switch (surface_bits_per_pixel(surface)) {
af2f6733
PB
160 case 0:
161 return;
bdd5003a
PB
162 case 8:
163 fntable = pl110_draw_fn_8;
164 dest_width = 1;
165 break;
166 case 15:
167 fntable = pl110_draw_fn_15;
168 dest_width = 2;
169 break;
170 case 16:
171 fntable = pl110_draw_fn_16;
172 dest_width = 2;
173 break;
174 case 24:
175 fntable = pl110_draw_fn_24;
176 dest_width = 3;
177 break;
178 case 32:
179 fntable = pl110_draw_fn_32;
180 dest_width = 4;
181 break;
182 default:
af2f6733 183 fprintf(stderr, "pl110: Bad color depth\n");
bdd5003a
PB
184 exit(1);
185 }
e9c05b42
AZ
186 if (s->cr & PL110_CR_BGR)
187 bpp_offset = 0;
188 else
4fbf5556
PM
189 bpp_offset = 24;
190
191 if ((s->version != PL111) && (s->bpp == BPP_16)) {
192 /* The PL110's native 16 bit mode is 5551; however
193 * most boards with a PL110 implement an external
194 * mux which allows bits to be reshuffled to give
195 * 565 format. The mux is typically controlled by
196 * an external system register.
242ea2c6 197 * This is controlled by a GPIO input pin
4fbf5556 198 * so boards can wire it up to their register.
4fbf5556
PM
199 *
200 * The PL111 straightforwardly implements both
201 * 5551 and 565 under control of the bpp field
202 * in the LCDControl register.
203 */
242ea2c6
PM
204 switch (s->mux_ctrl) {
205 case 3: /* 565 BGR */
206 bpp_offset = (BPP_16_565 - BPP_16);
207 break;
208 case 1: /* 5551 */
209 break;
210 case 0: /* 888; also if we have loaded vmstate from an old version */
211 case 2: /* 565 RGB */
212 default:
213 /* treat as 565 but honour BGR bit */
214 bpp_offset += (BPP_16_565 - BPP_16);
215 break;
216 }
4fbf5556 217 }
e9c05b42 218
bdd5003a 219 if (s->cr & PL110_CR_BEBO)
4fbf5556 220 fn = fntable[s->bpp + 8 + bpp_offset];
bdd5003a 221 else if (s->cr & PL110_CR_BEPO)
4fbf5556 222 fn = fntable[s->bpp + 16 + bpp_offset];
bdd5003a 223 else
e9c05b42 224 fn = fntable[s->bpp + bpp_offset];
3b46e624 225
bdd5003a
PB
226 src_width = s->cols;
227 switch (s->bpp) {
228 case BPP_1:
229 src_width >>= 3;
230 break;
231 case BPP_2:
232 src_width >>= 2;
233 break;
234 case BPP_4:
235 src_width >>= 1;
236 break;
237 case BPP_8:
238 break;
239 case BPP_16:
4fbf5556
PM
240 case BPP_16_565:
241 case BPP_12:
bdd5003a
PB
242 src_width <<= 1;
243 break;
244 case BPP_32:
245 src_width <<= 2;
246 break;
247 }
248 dest_width *= s->cols;
714fa308 249 first = 0;
c1076c3e
PB
250 if (s->invalidate) {
251 framebuffer_update_memory_section(&s->fbsection,
252 sysbus_address_space(sbd),
253 s->upbase,
254 s->rows, src_width);
255 }
256
257 framebuffer_update_display(surface, &s->fbsection,
258 s->cols, s->rows,
714fa308
PB
259 src_width, dest_width, 0,
260 s->invalidate,
6e4c0d1f 261 fn, s->palette,
714fa308 262 &first, &last);
c1076c3e 263
714fa308 264 if (first >= 0) {
c78f7137 265 dpy_gfx_update(s->con, 0, first, s->cols, last - first + 1);
bdd5003a 266 }
bdd5003a 267 s->invalidate = 0;
bdd5003a
PB
268}
269
95219897 270static void pl110_invalidate_display(void * opaque)
bdd5003a 271{
513960ea 272 PL110State *s = (PL110State *)opaque;
bdd5003a 273 s->invalidate = 1;
bfdb3629 274 if (pl110_enabled(s)) {
c78f7137 275 qemu_console_resize(s->con, s->cols, s->rows);
bfdb3629 276 }
bdd5003a
PB
277}
278
513960ea 279static void pl110_update_palette(PL110State *s, int n)
bdd5003a 280{
c78f7137 281 DisplaySurface *surface = qemu_console_surface(s->con);
bdd5003a
PB
282 int i;
283 uint32_t raw;
284 unsigned int r, g, b;
285
6e4c0d1f 286 raw = s->raw_palette[n];
bdd5003a
PB
287 n <<= 1;
288 for (i = 0; i < 2; i++) {
289 r = (raw & 0x1f) << 3;
290 raw >>= 5;
291 g = (raw & 0x1f) << 3;
292 raw >>= 5;
293 b = (raw & 0x1f) << 3;
294 /* The I bit is ignored. */
295 raw >>= 6;
c78f7137 296 switch (surface_bits_per_pixel(surface)) {
bdd5003a 297 case 8:
6e4c0d1f 298 s->palette[n] = rgb_to_pixel8(r, g, b);
bdd5003a
PB
299 break;
300 case 15:
6e4c0d1f 301 s->palette[n] = rgb_to_pixel15(r, g, b);
bdd5003a
PB
302 break;
303 case 16:
6e4c0d1f 304 s->palette[n] = rgb_to_pixel16(r, g, b);
bdd5003a
PB
305 break;
306 case 24:
307 case 32:
6e4c0d1f 308 s->palette[n] = rgb_to_pixel32(r, g, b);
bdd5003a
PB
309 break;
310 }
311 n++;
312 }
313}
314
513960ea 315static void pl110_resize(PL110State *s, int width, int height)
bdd5003a
PB
316{
317 if (width != s->cols || height != s->rows) {
318 if (pl110_enabled(s)) {
c78f7137 319 qemu_console_resize(s->con, width, height);
bdd5003a
PB
320 }
321 }
322 s->cols = width;
323 s->rows = height;
324}
325
326/* Update interrupts. */
513960ea 327static void pl110_update(PL110State *s)
bdd5003a 328{
24da047a
LW
329 /* Raise IRQ if enabled and any status bit is 1 */
330 if (s->int_status & s->int_mask) {
331 qemu_irq_raise(s->irq);
332 } else {
333 qemu_irq_lower(s->irq);
334 }
335}
336
337static void pl110_vblank_interrupt(void *opaque)
338{
339 PL110State *s = opaque;
340
341 /* Fire the vertical compare and next base IRQs and re-arm */
342 s->int_status |= (PL110_IE_NB | PL110_IE_VC);
343 timer_mod(s->vblank_timer,
344 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
345 NANOSECONDS_PER_SECOND / 60);
346 pl110_update(s);
bdd5003a
PB
347}
348
a8170e5e 349static uint64_t pl110_read(void *opaque, hwaddr offset,
1a6b31ce 350 unsigned size)
bdd5003a 351{
513960ea 352 PL110State *s = (PL110State *)opaque;
bdd5003a 353
bdd5003a 354 if (offset >= 0xfe0 && offset < 0x1000) {
4fbf5556 355 return idregs[s->version][(offset - 0xfe0) >> 2];
bdd5003a
PB
356 }
357 if (offset >= 0x200 && offset < 0x400) {
6e4c0d1f 358 return s->raw_palette[(offset - 0x200) >> 2];
bdd5003a
PB
359 }
360 switch (offset >> 2) {
361 case 0: /* LCDTiming0 */
362 return s->timing[0];
363 case 1: /* LCDTiming1 */
364 return s->timing[1];
365 case 2: /* LCDTiming2 */
366 return s->timing[2];
367 case 3: /* LCDTiming3 */
368 return s->timing[3];
369 case 4: /* LCDUPBASE */
370 return s->upbase;
371 case 5: /* LCDLPBASE */
372 return s->lpbase;
373 case 6: /* LCDIMSC */
4fbf5556
PM
374 if (s->version != PL110) {
375 return s->cr;
376 }
bdd5003a
PB
377 return s->int_mask;
378 case 7: /* LCDControl */
4fbf5556
PM
379 if (s->version != PL110) {
380 return s->int_mask;
381 }
bdd5003a
PB
382 return s->cr;
383 case 8: /* LCDRIS */
384 return s->int_status;
385 case 9: /* LCDMIS */
386 return s->int_status & s->int_mask;
387 case 11: /* LCDUPCURR */
388 /* TODO: Implement vertical refresh. */
389 return s->upbase;
390 case 12: /* LCDLPCURR */
391 return s->lpbase;
392 default:
375cb560
PM
393 qemu_log_mask(LOG_GUEST_ERROR,
394 "pl110_read: Bad offset %x\n", (int)offset);
bdd5003a
PB
395 return 0;
396 }
397}
398
a8170e5e 399static void pl110_write(void *opaque, hwaddr offset,
1a6b31ce 400 uint64_t val, unsigned size)
bdd5003a 401{
513960ea 402 PL110State *s = (PL110State *)opaque;
bdd5003a
PB
403 int n;
404
405 /* For simplicity invalidate the display whenever a control register
66a0a2cb 406 is written to. */
bdd5003a 407 s->invalidate = 1;
bdd5003a 408 if (offset >= 0x200 && offset < 0x400) {
6e4c0d1f 409 /* Palette. */
bdd5003a 410 n = (offset - 0x200) >> 2;
6e4c0d1f
PM
411 s->raw_palette[(offset - 0x200) >> 2] = val;
412 pl110_update_palette(s, n);
e10c2bfb 413 return;
bdd5003a
PB
414 }
415 switch (offset >> 2) {
416 case 0: /* LCDTiming0 */
417 s->timing[0] = val;
418 n = ((val & 0xfc) + 4) * 4;
419 pl110_resize(s, n, s->rows);
420 break;
421 case 1: /* LCDTiming1 */
422 s->timing[1] = val;
423 n = (val & 0x3ff) + 1;
424 pl110_resize(s, s->cols, n);
425 break;
426 case 2: /* LCDTiming2 */
427 s->timing[2] = val;
428 break;
429 case 3: /* LCDTiming3 */
430 s->timing[3] = val;
431 break;
432 case 4: /* LCDUPBASE */
433 s->upbase = val;
434 break;
435 case 5: /* LCDLPBASE */
436 s->lpbase = val;
437 break;
438 case 6: /* LCDIMSC */
4fbf5556 439 if (s->version != PL110) {
cdbdb648 440 goto control;
4fbf5556 441 }
cdbdb648 442 imsc:
bdd5003a
PB
443 s->int_mask = val;
444 pl110_update(s);
445 break;
446 case 7: /* LCDControl */
4fbf5556 447 if (s->version != PL110) {
cdbdb648 448 goto imsc;
4fbf5556 449 }
cdbdb648 450 control:
bdd5003a
PB
451 s->cr = val;
452 s->bpp = (val >> 1) & 7;
453 if (pl110_enabled(s)) {
c78f7137 454 qemu_console_resize(s->con, s->cols, s->rows);
24da047a
LW
455 timer_mod(s->vblank_timer,
456 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
457 NANOSECONDS_PER_SECOND / 60);
458 } else {
459 timer_del(s->vblank_timer);
bdd5003a
PB
460 }
461 break;
462 case 10: /* LCDICR */
463 s->int_status &= ~val;
464 pl110_update(s);
465 break;
466 default:
375cb560
PM
467 qemu_log_mask(LOG_GUEST_ERROR,
468 "pl110_write: Bad offset %x\n", (int)offset);
bdd5003a
PB
469 }
470}
471
1a6b31ce
AK
472static const MemoryRegionOps pl110_ops = {
473 .read = pl110_read,
474 .write = pl110_write,
475 .endianness = DEVICE_NATIVE_ENDIAN,
bdd5003a
PB
476};
477
242ea2c6
PM
478static void pl110_mux_ctrl_set(void *opaque, int line, int level)
479{
513960ea 480 PL110State *s = (PL110State *)opaque;
242ea2c6
PM
481 s->mux_ctrl = level;
482}
483
128939a9
PM
484static int vmstate_pl110_post_load(void *opaque, int version_id)
485{
513960ea 486 PL110State *s = opaque;
128939a9
PM
487 /* Make sure we redraw, and at the right size */
488 pl110_invalidate_display(s);
489 return 0;
490}
491
380cd056
GH
492static const GraphicHwOps pl110_gfx_ops = {
493 .invalidate = pl110_invalidate_display,
494 .gfx_update = pl110_update_display,
495};
496
caae8032 497static void pl110_realize(DeviceState *dev, Error **errp)
bdd5003a 498{
5d7a11e4 499 PL110State *s = PL110(dev);
caae8032 500 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
bdd5003a 501
3eadad55 502 memory_region_init_io(&s->iomem, OBJECT(s), &pl110_ops, s, "pl110", 0x1000);
5d7a11e4
AF
503 sysbus_init_mmio(sbd, &s->iomem);
504 sysbus_init_irq(sbd, &s->irq);
24da047a
LW
505 s->vblank_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
506 pl110_vblank_interrupt, s);
5d7a11e4 507 qdev_init_gpio_in(dev, pl110_mux_ctrl_set, 1);
5643706a 508 s->con = graphic_console_init(dev, 0, &pl110_gfx_ops, s);
bdd5003a 509}
2e9bdce5 510
5d7a11e4
AF
511static void pl110_init(Object *obj)
512{
513 PL110State *s = PL110(obj);
514
515 s->version = PL110;
516}
517
518static void pl110_versatile_init(Object *obj)
2e9bdce5 519{
5d7a11e4
AF
520 PL110State *s = PL110(obj);
521
4fbf5556 522 s->version = PL110_VERSATILE;
4fbf5556
PM
523}
524
5d7a11e4 525static void pl111_init(Object *obj)
4fbf5556 526{
5d7a11e4
AF
527 PL110State *s = PL110(obj);
528
4fbf5556 529 s->version = PL111;
2e9bdce5
PB
530}
531
999e12bb
AL
532static void pl110_class_init(ObjectClass *klass, void *data)
533{
39bffca2 534 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 535
125ee0ed 536 set_bit(DEVICE_CATEGORY_DISPLAY, dc->categories);
39bffca2 537 dc->vmsd = &vmstate_pl110;
caae8032 538 dc->realize = pl110_realize;
999e12bb
AL
539}
540
8c43a6f0 541static const TypeInfo pl110_info = {
5d7a11e4 542 .name = TYPE_PL110,
39bffca2 543 .parent = TYPE_SYS_BUS_DEVICE,
513960ea 544 .instance_size = sizeof(PL110State),
5d7a11e4 545 .instance_init = pl110_init,
39bffca2 546 .class_init = pl110_class_init,
8c60d065
PM
547};
548
8c43a6f0 549static const TypeInfo pl110_versatile_info = {
39bffca2 550 .name = "pl110_versatile",
5d7a11e4
AF
551 .parent = TYPE_PL110,
552 .instance_init = pl110_versatile_init,
8c60d065
PM
553};
554
8c43a6f0 555static const TypeInfo pl111_info = {
39bffca2 556 .name = "pl111",
5d7a11e4
AF
557 .parent = TYPE_PL110,
558 .instance_init = pl111_init,
4fbf5556
PM
559};
560
83f7d43a 561static void pl110_register_types(void)
2e9bdce5 562{
39bffca2
AL
563 type_register_static(&pl110_info);
564 type_register_static(&pl110_versatile_info);
565 type_register_static(&pl111_info);
2e9bdce5
PB
566}
567
83f7d43a 568type_init(pl110_register_types)
This page took 1.092076 seconds and 4 git commands to generate.