]> Git Repo - qemu.git/blame - target/i386/cpu.h
target-i386: Add Intel SHA_NI instruction support.
[qemu.git] / target / i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af 18 */
07f5a258
MA
19
20#ifndef I386_CPU_H
21#define I386_CPU_H
2c0262af 22
9a78eead 23#include "qemu-common.h"
4da6f8d9 24#include "cpu-qom.h"
f2a53c9e 25#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
26
27#ifdef TARGET_X86_64
28#define TARGET_LONG_BITS 64
29#else
3cf1e035 30#define TARGET_LONG_BITS 32
14ce26e7 31#endif
3cf1e035 32
5b9efc39
PD
33/* Maximum instruction code size */
34#define TARGET_MAX_INSN_SIZE 16
35
d720b93d
FB
36/* support for self modifying code even if the modified instruction is
37 close to the modifying instruction */
38#define TARGET_HAS_PRECISE_SMC
39
9042c0e2 40#ifdef TARGET_X86_64
a5e8788f 41#define I386_ELF_MACHINE EM_X86_64
4ab23a91 42#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 43#else
a5e8788f 44#define I386_ELF_MACHINE EM_386
4ab23a91 45#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
46#endif
47
9349b4f9 48#define CPUArchState struct CPUX86State
c2764719 49
022c62cb 50#include "exec/cpu-defs.h"
2c0262af 51
6b4c305c 52#include "fpu/softfloat.h"
7a0e1f41 53
2c0262af
FB
54#define R_EAX 0
55#define R_ECX 1
56#define R_EDX 2
57#define R_EBX 3
58#define R_ESP 4
59#define R_EBP 5
60#define R_ESI 6
61#define R_EDI 7
62
63#define R_AL 0
64#define R_CL 1
65#define R_DL 2
66#define R_BL 3
67#define R_AH 4
68#define R_CH 5
69#define R_DH 6
70#define R_BH 7
71
72#define R_ES 0
73#define R_CS 1
74#define R_SS 2
75#define R_DS 3
76#define R_FS 4
77#define R_GS 5
78
79/* segment descriptor fields */
80#define DESC_G_MASK (1 << 23)
81#define DESC_B_SHIFT 22
82#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
83#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
84#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
85#define DESC_AVL_MASK (1 << 20)
86#define DESC_P_MASK (1 << 15)
87#define DESC_DPL_SHIFT 13
a3867ed2 88#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
89#define DESC_S_MASK (1 << 12)
90#define DESC_TYPE_SHIFT 8
a3867ed2 91#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
92#define DESC_A_MASK (1 << 8)
93
e670b89e
FB
94#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
95#define DESC_C_MASK (1 << 10) /* code: conforming */
96#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 97
e670b89e
FB
98#define DESC_E_MASK (1 << 10) /* data: expansion direction */
99#define DESC_W_MASK (1 << 9) /* data: writable */
100
101#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
102
103/* eflags masks */
e4a09c96
PB
104#define CC_C 0x0001
105#define CC_P 0x0004
106#define CC_A 0x0010
107#define CC_Z 0x0040
2c0262af
FB
108#define CC_S 0x0080
109#define CC_O 0x0800
110
111#define TF_SHIFT 8
112#define IOPL_SHIFT 12
113#define VM_SHIFT 17
114
e4a09c96
PB
115#define TF_MASK 0x00000100
116#define IF_MASK 0x00000200
117#define DF_MASK 0x00000400
118#define IOPL_MASK 0x00003000
119#define NT_MASK 0x00004000
120#define RF_MASK 0x00010000
121#define VM_MASK 0x00020000
122#define AC_MASK 0x00040000
2c0262af
FB
123#define VIF_MASK 0x00080000
124#define VIP_MASK 0x00100000
125#define ID_MASK 0x00200000
126
aa1f17c1 127/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
128 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
129 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
130 positions to ease oring with eflags. */
2c0262af
FB
131/* current cpl */
132#define HF_CPL_SHIFT 0
2c0262af
FB
133/* true if hardware interrupts must be disabled for next instruction */
134#define HF_INHIBIT_IRQ_SHIFT 3
135/* 16 or 32 segments */
136#define HF_CS32_SHIFT 4
137#define HF_SS32_SHIFT 5
dc196a57 138/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 139#define HF_ADDSEG_SHIFT 6
65262d57
FB
140/* copy of CR0.PE (protected mode) */
141#define HF_PE_SHIFT 7
142#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
143#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
144#define HF_EM_SHIFT 10
145#define HF_TS_SHIFT 11
65262d57 146#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
147#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
148#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 149#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 150#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 151#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 152#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
153#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
154#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 155#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 156#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 157#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
158#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
159#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
160
161#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
2c0262af
FB
162#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
163#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
164#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
165#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 166#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 167#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
168#define HF_MP_MASK (1 << HF_MP_SHIFT)
169#define HF_EM_MASK (1 << HF_EM_SHIFT)
170#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 171#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
172#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
173#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 174#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 175#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 176#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 177#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
178#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
179#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 180#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 181#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 182#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
183#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
184#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 185
db620f46
FB
186/* hflags2 */
187
9982f74b
PB
188#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
189#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
190#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
191#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
192#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 193#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
194
195#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
196#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
197#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
198#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
199#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 200#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 201
0650f1ab
AL
202#define CR0_PE_SHIFT 0
203#define CR0_MP_SHIFT 1
204
2cd49cbf
PM
205#define CR0_PE_MASK (1U << 0)
206#define CR0_MP_MASK (1U << 1)
207#define CR0_EM_MASK (1U << 2)
208#define CR0_TS_MASK (1U << 3)
209#define CR0_ET_MASK (1U << 4)
210#define CR0_NE_MASK (1U << 5)
211#define CR0_WP_MASK (1U << 16)
212#define CR0_AM_MASK (1U << 18)
213#define CR0_PG_MASK (1U << 31)
214
215#define CR4_VME_MASK (1U << 0)
216#define CR4_PVI_MASK (1U << 1)
217#define CR4_TSD_MASK (1U << 2)
218#define CR4_DE_MASK (1U << 3)
219#define CR4_PSE_MASK (1U << 4)
220#define CR4_PAE_MASK (1U << 5)
221#define CR4_MCE_MASK (1U << 6)
222#define CR4_PGE_MASK (1U << 7)
223#define CR4_PCE_MASK (1U << 8)
0650f1ab 224#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
225#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
226#define CR4_OSXMMEXCPT_MASK (1U << 10)
227#define CR4_VMXE_MASK (1U << 13)
228#define CR4_SMXE_MASK (1U << 14)
229#define CR4_FSGSBASE_MASK (1U << 16)
230#define CR4_PCIDE_MASK (1U << 17)
231#define CR4_OSXSAVE_MASK (1U << 18)
232#define CR4_SMEP_MASK (1U << 20)
233#define CR4_SMAP_MASK (1U << 21)
0f70ed47 234#define CR4_PKE_MASK (1U << 22)
2c0262af 235
01df040b
AL
236#define DR6_BD (1 << 13)
237#define DR6_BS (1 << 14)
238#define DR6_BT (1 << 15)
239#define DR6_FIXED_1 0xffff0ff0
240
241#define DR7_GD (1 << 13)
242#define DR7_TYPE_SHIFT 16
243#define DR7_LEN_SHIFT 18
244#define DR7_FIXED_1 0x00000400
93d00d0f 245#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
246#define DR7_LOCAL_BP_MASK 0x55
247#define DR7_MAX_BP 4
248#define DR7_TYPE_BP_INST 0x0
249#define DR7_TYPE_DATA_WR 0x1
250#define DR7_TYPE_IO_RW 0x2
251#define DR7_TYPE_DATA_RW 0x3
01df040b 252
e4a09c96
PB
253#define PG_PRESENT_BIT 0
254#define PG_RW_BIT 1
255#define PG_USER_BIT 2
256#define PG_PWT_BIT 3
257#define PG_PCD_BIT 4
258#define PG_ACCESSED_BIT 5
259#define PG_DIRTY_BIT 6
260#define PG_PSE_BIT 7
261#define PG_GLOBAL_BIT 8
eaad03e4 262#define PG_PSE_PAT_BIT 12
0f70ed47 263#define PG_PKRU_BIT 59
e4a09c96 264#define PG_NX_BIT 63
2c0262af
FB
265
266#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
267#define PG_RW_MASK (1 << PG_RW_BIT)
268#define PG_USER_MASK (1 << PG_USER_BIT)
269#define PG_PWT_MASK (1 << PG_PWT_BIT)
270#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 271#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
272#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
273#define PG_PSE_MASK (1 << PG_PSE_BIT)
274#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 275#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
276#define PG_ADDRESS_MASK 0x000ffffffffff000LL
277#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 278#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
279#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
280#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
281
282#define PG_ERROR_W_BIT 1
283
284#define PG_ERROR_P_MASK 0x01
285#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
286#define PG_ERROR_U_MASK 0x04
287#define PG_ERROR_RSVD_MASK 0x08
5cf38396 288#define PG_ERROR_I_D_MASK 0x10
0f70ed47 289#define PG_ERROR_PK_MASK 0x20
2c0262af 290
e4a09c96
PB
291#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
292#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
87f8b626 293#define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */
79c4f6b0 294
e4a09c96
PB
295#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
296#define MCE_BANKS_DEF 10
79c4f6b0 297
2590f15b
EH
298#define MCG_CAP_BANKS_MASK 0xff
299
e4a09c96
PB
300#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
301#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
302#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
87f8b626
AR
303#define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */
304
305#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */
79c4f6b0 306
e4a09c96
PB
307#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
308#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
309#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
310#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
311#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
312#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
313#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
314#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
315#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
316
317/* MISC register defines */
e4a09c96
PB
318#define MCM_ADDR_SEGOFF 0 /* segment offset */
319#define MCM_ADDR_LINEAR 1 /* linear address */
320#define MCM_ADDR_PHYS 2 /* physical address */
321#define MCM_ADDR_MEM 3 /* memory address */
322#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 323
0650f1ab 324#define MSR_IA32_TSC 0x10
2c0262af
FB
325#define MSR_IA32_APICBASE 0x1b
326#define MSR_IA32_APICBASE_BSP (1<<8)
327#define MSR_IA32_APICBASE_ENABLE (1<<11)
33d7a288 328#define MSR_IA32_APICBASE_EXTD (1 << 10)
458cf469 329#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 330#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 331#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 332#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 333
217f1b4a
HZ
334#define FEATURE_CONTROL_LOCKED (1<<0)
335#define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
336#define FEATURE_CONTROL_LMCE (1<<20)
337
0d894367
PB
338#define MSR_P6_PERFCTR0 0xc1
339
fc12d72e 340#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
341#define MSR_MTRRcap 0xfe
342#define MSR_MTRRcap_VCNT 8
343#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
344#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 345
2c0262af
FB
346#define MSR_IA32_SYSENTER_CS 0x174
347#define MSR_IA32_SYSENTER_ESP 0x175
348#define MSR_IA32_SYSENTER_EIP 0x176
349
8f091a59
FB
350#define MSR_MCG_CAP 0x179
351#define MSR_MCG_STATUS 0x17a
352#define MSR_MCG_CTL 0x17b
87f8b626 353#define MSR_MCG_EXT_CTL 0x4d0
8f091a59 354
0d894367
PB
355#define MSR_P6_EVNTSEL0 0x186
356
e737b32a
AZ
357#define MSR_IA32_PERF_STATUS 0x198
358
e4a09c96 359#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
360/* Indicates good rep/movs microcode on some processors: */
361#define MSR_IA32_MISC_ENABLE_DEFAULT 1
362
e4a09c96
PB
363#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
364#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
365
d1ae67f6
AW
366#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
367
e4a09c96
PB
368#define MSR_MTRRfix64K_00000 0x250
369#define MSR_MTRRfix16K_80000 0x258
370#define MSR_MTRRfix16K_A0000 0x259
371#define MSR_MTRRfix4K_C0000 0x268
372#define MSR_MTRRfix4K_C8000 0x269
373#define MSR_MTRRfix4K_D0000 0x26a
374#define MSR_MTRRfix4K_D8000 0x26b
375#define MSR_MTRRfix4K_E0000 0x26c
376#define MSR_MTRRfix4K_E8000 0x26d
377#define MSR_MTRRfix4K_F0000 0x26e
378#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 379
8f091a59
FB
380#define MSR_PAT 0x277
381
e4a09c96 382#define MSR_MTRRdefType 0x2ff
165d9b82 383
0d894367
PB
384#define MSR_CORE_PERF_FIXED_CTR0 0x309
385#define MSR_CORE_PERF_FIXED_CTR1 0x30a
386#define MSR_CORE_PERF_FIXED_CTR2 0x30b
387#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
388#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
389#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
390#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 391
e4a09c96
PB
392#define MSR_MC0_CTL 0x400
393#define MSR_MC0_STATUS 0x401
394#define MSR_MC0_ADDR 0x402
395#define MSR_MC0_MISC 0x403
79c4f6b0 396
14ce26e7
FB
397#define MSR_EFER 0xc0000080
398
399#define MSR_EFER_SCE (1 << 0)
400#define MSR_EFER_LME (1 << 8)
401#define MSR_EFER_LMA (1 << 10)
402#define MSR_EFER_NXE (1 << 11)
872929aa 403#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
404#define MSR_EFER_FFXSR (1 << 14)
405
406#define MSR_STAR 0xc0000081
407#define MSR_LSTAR 0xc0000082
408#define MSR_CSTAR 0xc0000083
409#define MSR_FMASK 0xc0000084
410#define MSR_FSBASE 0xc0000100
411#define MSR_GSBASE 0xc0000101
412#define MSR_KERNELGSBASE 0xc0000102
1b050077 413#define MSR_TSC_AUX 0xc0000103
14ce26e7 414
0573fbfc
TS
415#define MSR_VM_HSAVE_PA 0xc0010117
416
79e9ebeb 417#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 418#define MSR_IA32_XSS 0x00000da0
79e9ebeb 419
cfc3b074
PB
420#define XSTATE_FP_BIT 0
421#define XSTATE_SSE_BIT 1
422#define XSTATE_YMM_BIT 2
423#define XSTATE_BNDREGS_BIT 3
424#define XSTATE_BNDCSR_BIT 4
425#define XSTATE_OPMASK_BIT 5
426#define XSTATE_ZMM_Hi256_BIT 6
427#define XSTATE_Hi16_ZMM_BIT 7
428#define XSTATE_PKRU_BIT 9
429
430#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
431#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
432#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
433#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
434#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
435#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
436#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
437#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
438#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 439
5ef57876
EH
440/* CPUID feature words */
441typedef enum FeatureWord {
442 FEAT_1_EDX, /* CPUID[1].EDX */
443 FEAT_1_ECX, /* CPUID[1].ECX */
444 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 445 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
95ea69fb 446 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */
5ef57876
EH
447 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
448 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 449 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
450 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
451 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
c35bd19a
EY
452 FEAT_HYPERV_EAX, /* CPUID[4000_0003].EAX */
453 FEAT_HYPERV_EBX, /* CPUID[4000_0003].EBX */
454 FEAT_HYPERV_EDX, /* CPUID[4000_0003].EDX */
5ef57876 455 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 456 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 457 FEAT_6_EAX, /* CPUID[6].EAX */
96193c22
EH
458 FEAT_XSAVE_COMP_LO, /* CPUID[EAX=0xd,ECX=0].EAX */
459 FEAT_XSAVE_COMP_HI, /* CPUID[EAX=0xd,ECX=0].EDX */
5ef57876
EH
460 FEATURE_WORDS,
461} FeatureWord;
462
463typedef uint32_t FeatureWordArray[FEATURE_WORDS];
464
14ce26e7 465/* cpuid_features bits */
2cd49cbf
PM
466#define CPUID_FP87 (1U << 0)
467#define CPUID_VME (1U << 1)
468#define CPUID_DE (1U << 2)
469#define CPUID_PSE (1U << 3)
470#define CPUID_TSC (1U << 4)
471#define CPUID_MSR (1U << 5)
472#define CPUID_PAE (1U << 6)
473#define CPUID_MCE (1U << 7)
474#define CPUID_CX8 (1U << 8)
475#define CPUID_APIC (1U << 9)
476#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
477#define CPUID_MTRR (1U << 12)
478#define CPUID_PGE (1U << 13)
479#define CPUID_MCA (1U << 14)
480#define CPUID_CMOV (1U << 15)
481#define CPUID_PAT (1U << 16)
482#define CPUID_PSE36 (1U << 17)
483#define CPUID_PN (1U << 18)
484#define CPUID_CLFLUSH (1U << 19)
485#define CPUID_DTS (1U << 21)
486#define CPUID_ACPI (1U << 22)
487#define CPUID_MMX (1U << 23)
488#define CPUID_FXSR (1U << 24)
489#define CPUID_SSE (1U << 25)
490#define CPUID_SSE2 (1U << 26)
491#define CPUID_SS (1U << 27)
492#define CPUID_HT (1U << 28)
493#define CPUID_TM (1U << 29)
494#define CPUID_IA64 (1U << 30)
495#define CPUID_PBE (1U << 31)
496
497#define CPUID_EXT_SSE3 (1U << 0)
498#define CPUID_EXT_PCLMULQDQ (1U << 1)
499#define CPUID_EXT_DTES64 (1U << 2)
500#define CPUID_EXT_MONITOR (1U << 3)
501#define CPUID_EXT_DSCPL (1U << 4)
502#define CPUID_EXT_VMX (1U << 5)
503#define CPUID_EXT_SMX (1U << 6)
504#define CPUID_EXT_EST (1U << 7)
505#define CPUID_EXT_TM2 (1U << 8)
506#define CPUID_EXT_SSSE3 (1U << 9)
507#define CPUID_EXT_CID (1U << 10)
508#define CPUID_EXT_FMA (1U << 12)
509#define CPUID_EXT_CX16 (1U << 13)
510#define CPUID_EXT_XTPR (1U << 14)
511#define CPUID_EXT_PDCM (1U << 15)
512#define CPUID_EXT_PCID (1U << 17)
513#define CPUID_EXT_DCA (1U << 18)
514#define CPUID_EXT_SSE41 (1U << 19)
515#define CPUID_EXT_SSE42 (1U << 20)
516#define CPUID_EXT_X2APIC (1U << 21)
517#define CPUID_EXT_MOVBE (1U << 22)
518#define CPUID_EXT_POPCNT (1U << 23)
519#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
520#define CPUID_EXT_AES (1U << 25)
521#define CPUID_EXT_XSAVE (1U << 26)
522#define CPUID_EXT_OSXSAVE (1U << 27)
523#define CPUID_EXT_AVX (1U << 28)
524#define CPUID_EXT_F16C (1U << 29)
525#define CPUID_EXT_RDRAND (1U << 30)
526#define CPUID_EXT_HYPERVISOR (1U << 31)
527
528#define CPUID_EXT2_FPU (1U << 0)
529#define CPUID_EXT2_VME (1U << 1)
530#define CPUID_EXT2_DE (1U << 2)
531#define CPUID_EXT2_PSE (1U << 3)
532#define CPUID_EXT2_TSC (1U << 4)
533#define CPUID_EXT2_MSR (1U << 5)
534#define CPUID_EXT2_PAE (1U << 6)
535#define CPUID_EXT2_MCE (1U << 7)
536#define CPUID_EXT2_CX8 (1U << 8)
537#define CPUID_EXT2_APIC (1U << 9)
538#define CPUID_EXT2_SYSCALL (1U << 11)
539#define CPUID_EXT2_MTRR (1U << 12)
540#define CPUID_EXT2_PGE (1U << 13)
541#define CPUID_EXT2_MCA (1U << 14)
542#define CPUID_EXT2_CMOV (1U << 15)
543#define CPUID_EXT2_PAT (1U << 16)
544#define CPUID_EXT2_PSE36 (1U << 17)
545#define CPUID_EXT2_MP (1U << 19)
546#define CPUID_EXT2_NX (1U << 20)
547#define CPUID_EXT2_MMXEXT (1U << 22)
548#define CPUID_EXT2_MMX (1U << 23)
549#define CPUID_EXT2_FXSR (1U << 24)
550#define CPUID_EXT2_FFXSR (1U << 25)
551#define CPUID_EXT2_PDPE1GB (1U << 26)
552#define CPUID_EXT2_RDTSCP (1U << 27)
553#define CPUID_EXT2_LM (1U << 29)
554#define CPUID_EXT2_3DNOWEXT (1U << 30)
555#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 556
8fad4b44
EH
557/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
558#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
559 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
560 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
561 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
562 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
563 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
564 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
565 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
566 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
567
2cd49cbf
PM
568#define CPUID_EXT3_LAHF_LM (1U << 0)
569#define CPUID_EXT3_CMP_LEG (1U << 1)
570#define CPUID_EXT3_SVM (1U << 2)
571#define CPUID_EXT3_EXTAPIC (1U << 3)
572#define CPUID_EXT3_CR8LEG (1U << 4)
573#define CPUID_EXT3_ABM (1U << 5)
574#define CPUID_EXT3_SSE4A (1U << 6)
575#define CPUID_EXT3_MISALIGNSSE (1U << 7)
576#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
577#define CPUID_EXT3_OSVW (1U << 9)
578#define CPUID_EXT3_IBS (1U << 10)
579#define CPUID_EXT3_XOP (1U << 11)
580#define CPUID_EXT3_SKINIT (1U << 12)
581#define CPUID_EXT3_WDT (1U << 13)
582#define CPUID_EXT3_LWP (1U << 15)
583#define CPUID_EXT3_FMA4 (1U << 16)
584#define CPUID_EXT3_TCE (1U << 17)
585#define CPUID_EXT3_NODEID (1U << 19)
586#define CPUID_EXT3_TBM (1U << 21)
587#define CPUID_EXT3_TOPOEXT (1U << 22)
588#define CPUID_EXT3_PERFCORE (1U << 23)
589#define CPUID_EXT3_PERFNB (1U << 24)
590
591#define CPUID_SVM_NPT (1U << 0)
592#define CPUID_SVM_LBRV (1U << 1)
593#define CPUID_SVM_SVMLOCK (1U << 2)
594#define CPUID_SVM_NRIPSAVE (1U << 3)
595#define CPUID_SVM_TSCSCALE (1U << 4)
596#define CPUID_SVM_VMCBCLEAN (1U << 5)
597#define CPUID_SVM_FLUSHASID (1U << 6)
598#define CPUID_SVM_DECODEASSIST (1U << 7)
599#define CPUID_SVM_PAUSEFILTER (1U << 10)
600#define CPUID_SVM_PFTHRESHOLD (1U << 12)
601
602#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
603#define CPUID_7_0_EBX_BMI1 (1U << 3)
604#define CPUID_7_0_EBX_HLE (1U << 4)
605#define CPUID_7_0_EBX_AVX2 (1U << 5)
606#define CPUID_7_0_EBX_SMEP (1U << 7)
607#define CPUID_7_0_EBX_BMI2 (1U << 8)
608#define CPUID_7_0_EBX_ERMS (1U << 9)
609#define CPUID_7_0_EBX_INVPCID (1U << 10)
610#define CPUID_7_0_EBX_RTM (1U << 11)
611#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 612#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
cc728d14 613#define CPUID_7_0_EBX_AVX512DQ (1U << 17) /* AVX-512 Doubleword & Quadword Instrs */
2cd49cbf
PM
614#define CPUID_7_0_EBX_RDSEED (1U << 18)
615#define CPUID_7_0_EBX_ADX (1U << 19)
616#define CPUID_7_0_EBX_SMAP (1U << 20)
cc728d14 617#define CPUID_7_0_EBX_AVX512IFMA (1U << 21) /* AVX-512 Integer Fused Multiply Add */
f7fda280
XG
618#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
619#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
620#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
621#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
622#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
623#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
638cbd45 624#define CPUID_7_0_EBX_SHA_NI (1U << 29) /* SHA1/SHA256 Instruction Extensions */
cc728d14
LK
625#define CPUID_7_0_EBX_AVX512BW (1U << 30) /* AVX-512 Byte and Word Instructions */
626#define CPUID_7_0_EBX_AVX512VL (1U << 31) /* AVX-512 Vector Length Extensions */
a9321a4d 627
cc728d14 628#define CPUID_7_0_ECX_VBMI (1U << 1) /* AVX-512 Vector Byte Manipulation Instrs */
c2f193b5 629#define CPUID_7_0_ECX_UMIP (1U << 2)
f74eefe0
HH
630#define CPUID_7_0_ECX_PKU (1U << 3)
631#define CPUID_7_0_ECX_OSPKE (1U << 4)
c2f193b5 632#define CPUID_7_0_ECX_RDPID (1U << 22)
f74eefe0 633
95ea69fb
LK
634#define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) /* AVX512 Neural Network Instructions */
635#define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) /* AVX512 Multiply Accumulation Single Precision */
636
0bb0b2d2
PB
637#define CPUID_XSAVE_XSAVEOPT (1U << 0)
638#define CPUID_XSAVE_XSAVEC (1U << 1)
639#define CPUID_XSAVE_XGETBV1 (1U << 2)
640#define CPUID_XSAVE_XSAVES (1U << 3)
641
28b8e4d0
JK
642#define CPUID_6_EAX_ARAT (1U << 2)
643
303752a9
MT
644/* CPUID[0x80000007].EDX flags: */
645#define CPUID_APM_INVTSC (1U << 8)
646
9df694ee
IM
647#define CPUID_VENDOR_SZ 12
648
c5096daf
AZ
649#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
650#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
651#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 652#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
653
654#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 655#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 656#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 657#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 658
99b88a17 659#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 660
2cd49cbf
PM
661#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
662#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 663
5232d00a
RK
664/* CPUID[0xB].ECX level types */
665#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
666#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
667#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
668
92067bf4
IM
669#ifndef HYPERV_SPINLOCK_NEVER_RETRY
670#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
671#endif
672
2c0262af 673#define EXCP00_DIVZ 0
01df040b 674#define EXCP01_DB 1
2c0262af
FB
675#define EXCP02_NMI 2
676#define EXCP03_INT3 3
677#define EXCP04_INTO 4
678#define EXCP05_BOUND 5
679#define EXCP06_ILLOP 6
680#define EXCP07_PREX 7
681#define EXCP08_DBLE 8
682#define EXCP09_XERR 9
683#define EXCP0A_TSS 10
684#define EXCP0B_NOSEG 11
685#define EXCP0C_STACK 12
686#define EXCP0D_GPF 13
687#define EXCP0E_PAGE 14
688#define EXCP10_COPR 16
689#define EXCP11_ALGN 17
690#define EXCP12_MCHK 18
691
d2fd1af7
FB
692#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
693 for syscall instruction */
694
00a152b4 695/* i386-specific interrupt pending bits. */
5d62c43a 696#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 697#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 698#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
699#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
700#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
701#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
702#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 703
4a92a558
PB
704/* Use a clearer name for this. */
705#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 706
c3ce5a23
PB
707/* Instead of computing the condition codes after each x86 instruction,
708 * QEMU just stores one operand (called CC_SRC), the result
709 * (called CC_DST) and the type of operation (called CC_OP). When the
710 * condition codes are needed, the condition codes can be calculated
711 * using this information. Condition codes are not generated if they
712 * are only needed for conditional branches.
713 */
fee71888 714typedef enum {
2c0262af 715 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 716 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
717
718 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
719 CC_OP_MULW,
720 CC_OP_MULL,
14ce26e7 721 CC_OP_MULQ,
2c0262af
FB
722
723 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
724 CC_OP_ADDW,
725 CC_OP_ADDL,
14ce26e7 726 CC_OP_ADDQ,
2c0262af
FB
727
728 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
729 CC_OP_ADCW,
730 CC_OP_ADCL,
14ce26e7 731 CC_OP_ADCQ,
2c0262af
FB
732
733 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
734 CC_OP_SUBW,
735 CC_OP_SUBL,
14ce26e7 736 CC_OP_SUBQ,
2c0262af
FB
737
738 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
739 CC_OP_SBBW,
740 CC_OP_SBBL,
14ce26e7 741 CC_OP_SBBQ,
2c0262af
FB
742
743 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
744 CC_OP_LOGICW,
745 CC_OP_LOGICL,
14ce26e7 746 CC_OP_LOGICQ,
2c0262af
FB
747
748 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
749 CC_OP_INCW,
750 CC_OP_INCL,
14ce26e7 751 CC_OP_INCQ,
2c0262af
FB
752
753 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
754 CC_OP_DECW,
755 CC_OP_DECL,
14ce26e7 756 CC_OP_DECQ,
2c0262af 757
6b652794 758 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
759 CC_OP_SHLW,
760 CC_OP_SHLL,
14ce26e7 761 CC_OP_SHLQ,
2c0262af
FB
762
763 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
764 CC_OP_SARW,
765 CC_OP_SARL,
14ce26e7 766 CC_OP_SARQ,
2c0262af 767
bc4b43dc
RH
768 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
769 CC_OP_BMILGW,
770 CC_OP_BMILGL,
771 CC_OP_BMILGQ,
772
cd7f97ca
RH
773 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
774 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
775 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
776
436ff2d2
RH
777 CC_OP_CLR, /* Z set, all other flags clear. */
778
2c0262af 779 CC_OP_NB,
fee71888 780} CCOp;
2c0262af 781
2c0262af
FB
782typedef struct SegmentCache {
783 uint32_t selector;
14ce26e7 784 target_ulong base;
2c0262af
FB
785 uint32_t limit;
786 uint32_t flags;
787} SegmentCache;
788
f23a9db6
EH
789#define MMREG_UNION(n, bits) \
790 union n { \
791 uint8_t _b_##n[(bits)/8]; \
792 uint16_t _w_##n[(bits)/16]; \
793 uint32_t _l_##n[(bits)/32]; \
794 uint64_t _q_##n[(bits)/64]; \
795 float32 _s_##n[(bits)/32]; \
796 float64 _d_##n[(bits)/64]; \
31d414d6
EH
797 }
798
f23a9db6
EH
799typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
800typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 801
79e9ebeb
LJ
802typedef struct BNDReg {
803 uint64_t lb;
804 uint64_t ub;
805} BNDReg;
806
807typedef struct BNDCSReg {
808 uint64_t cfgu;
809 uint64_t sts;
810} BNDCSReg;
811
f4f1110e
RH
812#define BNDCFG_ENABLE 1ULL
813#define BNDCFG_BNDPRESERVE 2ULL
814#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
815
e2542fe2 816#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
817#define ZMM_B(n) _b_ZMMReg[63 - (n)]
818#define ZMM_W(n) _w_ZMMReg[31 - (n)]
819#define ZMM_L(n) _l_ZMMReg[15 - (n)]
820#define ZMM_S(n) _s_ZMMReg[15 - (n)]
821#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
822#define ZMM_D(n) _d_ZMMReg[7 - (n)]
823
824#define MMX_B(n) _b_MMXReg[7 - (n)]
825#define MMX_W(n) _w_MMXReg[3 - (n)]
826#define MMX_L(n) _l_MMXReg[1 - (n)]
827#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 828#else
f23a9db6
EH
829#define ZMM_B(n) _b_ZMMReg[n]
830#define ZMM_W(n) _w_ZMMReg[n]
831#define ZMM_L(n) _l_ZMMReg[n]
832#define ZMM_S(n) _s_ZMMReg[n]
833#define ZMM_Q(n) _q_ZMMReg[n]
834#define ZMM_D(n) _d_ZMMReg[n]
835
836#define MMX_B(n) _b_MMXReg[n]
837#define MMX_W(n) _w_MMXReg[n]
838#define MMX_L(n) _l_MMXReg[n]
839#define MMX_S(n) _s_MMXReg[n]
826461bb 840#endif
f23a9db6 841#define MMX_Q(n) _q_MMXReg[n]
826461bb 842
acc68836 843typedef union {
c31da136 844 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
845 MMXReg mmx;
846} FPReg;
847
c1a54d57
JQ
848typedef struct {
849 uint64_t base;
850 uint64_t mask;
851} MTRRVar;
852
5f30fa18
JK
853#define CPU_NB_REGS64 16
854#define CPU_NB_REGS32 8
855
14ce26e7 856#ifdef TARGET_X86_64
5f30fa18 857#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 858#else
5f30fa18 859#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
860#endif
861
0d894367
PB
862#define MAX_FIXED_COUNTERS 3
863#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
864
a9321a4d 865#define NB_MMU_MODES 3
2066d095 866#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 867
9aecd6f8
CP
868#define NB_OPMASK_REGS 8
869
d9c84f19
IM
870/* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish
871 * that APIC ID hasn't been set yet
872 */
873#define UNASSIGNED_APIC_ID 0xFFFFFFFF
874
b503717d
EH
875typedef union X86LegacyXSaveArea {
876 struct {
877 uint16_t fcw;
878 uint16_t fsw;
879 uint8_t ftw;
880 uint8_t reserved;
881 uint16_t fpop;
882 uint64_t fpip;
883 uint64_t fpdp;
884 uint32_t mxcsr;
885 uint32_t mxcsr_mask;
886 FPReg fpregs[8];
887 uint8_t xmm_regs[16][16];
888 };
889 uint8_t data[512];
890} X86LegacyXSaveArea;
891
892typedef struct X86XSaveHeader {
893 uint64_t xstate_bv;
894 uint64_t xcomp_bv;
3f32bd21
RH
895 uint64_t reserve0;
896 uint8_t reserved[40];
b503717d
EH
897} X86XSaveHeader;
898
899/* Ext. save area 2: AVX State */
900typedef struct XSaveAVX {
901 uint8_t ymmh[16][16];
902} XSaveAVX;
903
904/* Ext. save area 3: BNDREG */
905typedef struct XSaveBNDREG {
906 BNDReg bnd_regs[4];
907} XSaveBNDREG;
908
909/* Ext. save area 4: BNDCSR */
910typedef union XSaveBNDCSR {
911 BNDCSReg bndcsr;
912 uint8_t data[64];
913} XSaveBNDCSR;
914
915/* Ext. save area 5: Opmask */
916typedef struct XSaveOpmask {
917 uint64_t opmask_regs[NB_OPMASK_REGS];
918} XSaveOpmask;
919
920/* Ext. save area 6: ZMM_Hi256 */
921typedef struct XSaveZMM_Hi256 {
922 uint8_t zmm_hi256[16][32];
923} XSaveZMM_Hi256;
924
925/* Ext. save area 7: Hi16_ZMM */
926typedef struct XSaveHi16_ZMM {
927 uint8_t hi16_zmm[16][64];
928} XSaveHi16_ZMM;
929
930/* Ext. save area 9: PKRU state */
931typedef struct XSavePKRU {
932 uint32_t pkru;
933 uint32_t padding;
934} XSavePKRU;
935
936typedef struct X86XSaveArea {
937 X86LegacyXSaveArea legacy;
938 X86XSaveHeader header;
939
940 /* Extended save areas: */
941
942 /* AVX State: */
943 XSaveAVX avx_state;
944 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
945 /* MPX State: */
946 XSaveBNDREG bndreg_state;
947 XSaveBNDCSR bndcsr_state;
948 /* AVX-512 State: */
949 XSaveOpmask opmask_state;
950 XSaveZMM_Hi256 zmm_hi256_state;
951 XSaveHi16_ZMM hi16_zmm_state;
952 /* PKRU State: */
953 XSavePKRU pkru_state;
954} X86XSaveArea;
955
956QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
957QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
958QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
959QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
960QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
961QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
962QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
963QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
964QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
965QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
966QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
967QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
968QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
969QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
970
d362e757
JK
971typedef enum TPRAccess {
972 TPR_ACCESS_READ,
973 TPR_ACCESS_WRITE,
974} TPRAccess;
975
2c0262af
FB
976typedef struct CPUX86State {
977 /* standard registers */
14ce26e7
FB
978 target_ulong regs[CPU_NB_REGS];
979 target_ulong eip;
980 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
981 flags and DF are set to zero because they are
982 stored elsewhere */
983
984 /* emulator internal eflags handling */
14ce26e7 985 target_ulong cc_dst;
988c3eb0
RH
986 target_ulong cc_src;
987 target_ulong cc_src2;
2c0262af
FB
988 uint32_t cc_op;
989 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
990 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
991 are known at translation time. */
992 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 993
9df217a3
FB
994 /* segments */
995 SegmentCache segs[6]; /* selector values */
996 SegmentCache ldt;
997 SegmentCache tr;
998 SegmentCache gdt; /* only base and limit are used */
999 SegmentCache idt; /* only base and limit are used */
1000
db620f46 1001 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 1002 int32_t a20_mask;
9df217a3 1003
05e7e819
PB
1004 BNDReg bnd_regs[4];
1005 BNDCSReg bndcs_regs;
1006 uint64_t msr_bndcfgs;
2188cc52 1007 uint64_t efer;
05e7e819 1008
43175fa9
PB
1009 /* Beginning of state preserved by INIT (dummy marker). */
1010 struct {} start_init_save;
1011
2c0262af
FB
1012 /* FPU state */
1013 unsigned int fpstt; /* top of stack index */
67b8f419 1014 uint16_t fpus;
eb831623 1015 uint16_t fpuc;
2c0262af 1016 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 1017 FPReg fpregs[8];
42cc8fa6
JK
1018 /* KVM-only so far */
1019 uint16_t fpop;
1020 uint64_t fpip;
1021 uint64_t fpdp;
2c0262af
FB
1022
1023 /* emulator internal variables */
7a0e1f41 1024 float_status fp_status;
c31da136 1025 floatx80 ft0;
3b46e624 1026
a35f3ec7 1027 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 1028 float_status sse_status;
664e0f19 1029 uint32_t mxcsr;
fa451874
EH
1030 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
1031 ZMMReg xmm_t0;
664e0f19 1032 MMXReg mmx_t0;
14ce26e7 1033
9aecd6f8 1034 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 1035
2c0262af
FB
1036 /* sysenter registers */
1037 uint32_t sysenter_cs;
2436b61a
AZ
1038 target_ulong sysenter_esp;
1039 target_ulong sysenter_eip;
8d9bfc2b 1040 uint64_t star;
0573fbfc 1041
5cc1d1e6 1042 uint64_t vm_hsave;
0573fbfc 1043
14ce26e7 1044#ifdef TARGET_X86_64
14ce26e7
FB
1045 target_ulong lstar;
1046 target_ulong cstar;
1047 target_ulong fmask;
1048 target_ulong kernelgsbase;
1049#endif
58fe2f10 1050
7ba1e619 1051 uint64_t tsc;
f28558d3 1052 uint64_t tsc_adjust;
aa82ba54 1053 uint64_t tsc_deadline;
7616f1c2
PB
1054 uint64_t tsc_aux;
1055
1056 uint64_t xcr0;
7ba1e619 1057
18559232 1058 uint64_t mcg_status;
21e87c46 1059 uint64_t msr_ia32_misc_enable;
0779caeb 1060 uint64_t msr_ia32_feature_control;
18559232 1061
0d894367
PB
1062 uint64_t msr_fixed_ctr_ctrl;
1063 uint64_t msr_global_ctrl;
1064 uint64_t msr_global_status;
1065 uint64_t msr_global_ovf_ctrl;
1066 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1067 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1068 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1069
1070 uint64_t pat;
1071 uint32_t smbase;
1072
7616f1c2
PB
1073 uint32_t pkru;
1074
43175fa9
PB
1075 /* End of state preserved by INIT (dummy marker). */
1076 struct {} end_init_save;
1077
1078 uint64_t system_time_msr;
1079 uint64_t wall_clock_msr;
1080 uint64_t steal_time_msr;
1081 uint64_t async_pf_en_msr;
1082 uint64_t pv_eoi_en_msr;
1083
1c90ef26
VR
1084 uint64_t msr_hv_hypercall;
1085 uint64_t msr_hv_guest_os_id;
5ef68987 1086 uint64_t msr_hv_vapic;
48a5f3bc 1087 uint64_t msr_hv_tsc;
f2a53c9e 1088 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 1089 uint64_t msr_hv_runtime;
866eea9a
AS
1090 uint64_t msr_hv_synic_control;
1091 uint64_t msr_hv_synic_version;
1092 uint64_t msr_hv_synic_evt_page;
1093 uint64_t msr_hv_synic_msg_page;
1094 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
1095 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1096 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 1097
2c0262af 1098 /* exception/interrupt handling */
2c0262af
FB
1099 int error_code;
1100 int exception_is_int;
826461bb 1101 target_ulong exception_next_eip;
d0052339 1102 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1103 union {
f0c3c505 1104 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1105 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1106 }; /* break/watchpoints for dr[0..3] */
678dde13 1107 int old_exception; /* exception in flight */
2c0262af 1108
43175fa9
PB
1109 uint64_t vm_vmcb;
1110 uint64_t tsc_offset;
1111 uint64_t intercept;
1112 uint16_t intercept_cr_read;
1113 uint16_t intercept_cr_write;
1114 uint16_t intercept_dr_read;
1115 uint16_t intercept_dr_write;
1116 uint32_t intercept_exceptions;
1117 uint8_t v_tpr;
1118
d8f771d9
JK
1119 /* KVM states, automatically cleared on reset */
1120 uint8_t nmi_injected;
1121 uint8_t nmi_pending;
1122
a316d335 1123 CPU_COMMON
2c0262af 1124
f0c3c505 1125 /* Fields from here on are preserved across CPU reset. */
5e992a8e 1126 struct {} end_reset_fields;
ebda377f 1127
14ce26e7 1128 /* processor features (e.g. for CPUID insn) */
c39c0edf
EH
1129 /* Minimum level/xlevel/xlevel2, based on CPU model + features */
1130 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2;
1131 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */
1132 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2;
1133 /* Actual level/xlevel/xlevel2 value: */
1134 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2;
14ce26e7
FB
1135 uint32_t cpuid_vendor1;
1136 uint32_t cpuid_vendor2;
1137 uint32_t cpuid_vendor3;
1138 uint32_t cpuid_version;
0514ef2f 1139 FeatureWordArray features;
8d9bfc2b 1140 uint32_t cpuid_model[12];
3b46e624 1141
165d9b82
AL
1142 /* MTRRs */
1143 uint64_t mtrr_fixed[11];
1144 uint64_t mtrr_deftype;
d8b5c67b 1145 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1146
7ba1e619 1147 /* For KVM */
f8d926e9 1148 uint32_t mp_state;
31827373 1149 int32_t exception_injected;
0e607a80 1150 int32_t interrupt_injected;
a0fb002c 1151 uint8_t soft_interrupt;
a0fb002c
JK
1152 uint8_t has_error_code;
1153 uint32_t sipi_vector;
b8cc45d6 1154 bool tsc_valid;
06ef227e 1155 int64_t tsc_khz;
36f96c4b 1156 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f
JK
1157 void *kvm_xsave_buf;
1158
ac6c4120 1159 uint64_t mcg_cap;
ac6c4120 1160 uint64_t mcg_ctl;
87f8b626 1161 uint64_t mcg_ext_ctl;
ac6c4120 1162 uint64_t mce_banks[MCE_BANKS_DEF*4];
7616f1c2 1163 uint64_t xstate_bv;
5a2d0e57
AJ
1164
1165 /* vmstate */
1166 uint16_t fpus_vmstate;
1167 uint16_t fptag_vmstate;
1168 uint16_t fpregs_format_vmstate;
f1665b21 1169
18cd2c17 1170 uint64_t xss;
d362e757
JK
1171
1172 TPRAccess tpr_access_type;
2c0262af
FB
1173} CPUX86State;
1174
d71b62a1
EH
1175struct kvm_msrs;
1176
4da6f8d9
PB
1177/**
1178 * X86CPU:
1179 * @env: #CPUX86State
1180 * @migratable: If set, only migratable flags will be accepted when "enforce"
1181 * mode is used, and only migratable flags will be included in the "host"
1182 * CPU model.
1183 *
1184 * An x86 CPU.
1185 */
1186struct X86CPU {
1187 /*< private >*/
1188 CPUState parent_obj;
1189 /*< public >*/
1190
1191 CPUX86State env;
1192
1193 bool hyperv_vapic;
1194 bool hyperv_relaxed_timing;
1195 int hyperv_spinlock_attempts;
1196 char *hyperv_vendor_id;
1197 bool hyperv_time;
1198 bool hyperv_crash;
1199 bool hyperv_reset;
1200 bool hyperv_vpindex;
1201 bool hyperv_runtime;
1202 bool hyperv_synic;
1203 bool hyperv_stimer;
1204 bool check_cpuid;
1205 bool enforce_cpuid;
1206 bool expose_kvm;
1207 bool migratable;
1208 bool host_features;
d9c84f19 1209 uint32_t apic_id;
4da6f8d9
PB
1210
1211 /* if true the CPUID code directly forward host cache leaves to the guest */
1212 bool cache_info_passthrough;
1213
1214 /* Features that were filtered out because of missing host capabilities */
1215 uint32_t filtered_features[FEATURE_WORDS];
1216
1217 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1218 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1219 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1220 * capabilities) directly to the guest.
1221 */
1222 bool enable_pmu;
1223
87f8b626
AR
1224 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is
1225 * disabled by default to avoid breaking migration between QEMU with
1226 * different LMCE configurations.
1227 */
1228 bool enable_lmce;
1229
14c985cf
LM
1230 /* Compatibility bits for old machine types.
1231 * If true present virtual l3 cache for VM, the vcpus in the same virtual
1232 * socket share an virtual l3 cache.
1233 */
1234 bool enable_l3_cache;
1235
5232d00a
RK
1236 /* Compatibility bits for old machine types: */
1237 bool enable_cpuid_0xb;
1238
c39c0edf
EH
1239 /* Enable auto level-increase for all CPUID leaves */
1240 bool full_cpuid_auto_level;
1241
fcc35e7c
DDAG
1242 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */
1243 bool fill_mtrr_mask;
1244
11f6fee5
DDAG
1245 /* if true override the phys_bits value with a value read from the host */
1246 bool host_phys_bits;
1247
af45907a
DDAG
1248 /* Number of physical address bits supported */
1249 uint32_t phys_bits;
1250
4da6f8d9
PB
1251 /* in order to simplify APIC support, we leave this pointer to the
1252 user */
1253 struct DeviceState *apic_state;
1254 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1255 Notifier machine_done;
d71b62a1
EH
1256
1257 struct kvm_msrs *kvm_msr_buf;
d89c2b8b
IM
1258
1259 int32_t socket_id;
1260 int32_t core_id;
1261 int32_t thread_id;
4da6f8d9
PB
1262};
1263
1264static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1265{
1266 return container_of(env, X86CPU, env);
1267}
1268
1269#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1270
1271#define ENV_OFFSET offsetof(X86CPU, env)
1272
1273#ifndef CONFIG_USER_ONLY
1274extern struct VMStateDescription vmstate_x86_cpu;
1275#endif
1276
1277/**
1278 * x86_cpu_do_interrupt:
1279 * @cpu: vCPU the interrupt is to be handled by.
1280 */
1281void x86_cpu_do_interrupt(CPUState *cpu);
1282bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1283
1284int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1285 int cpuid, void *opaque);
1286int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1287 int cpuid, void *opaque);
1288int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1289 void *opaque);
1290int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1291 void *opaque);
1292
1293void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1294 Error **errp);
1295
1296void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1297 int flags);
1298
1299hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1300
1301int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1302int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1303
1304void x86_cpu_exec_enter(CPUState *cpu);
1305void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1306
0856579c 1307X86CPU *cpu_x86_init(const char *cpu_model);
e916cbf8 1308void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1309int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1310
d720b93d 1311int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1312/* MSDOS compatibility mode FPU exception support */
1313void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1314
1315/* this function must always be used to load data in the segment
1316 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1317static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1318 int seg_reg, unsigned int selector,
8988ae89 1319 target_ulong base,
5fafdf24 1320 unsigned int limit,
2c0262af
FB
1321 unsigned int flags)
1322{
1323 SegmentCache *sc;
1324 unsigned int new_hflags;
3b46e624 1325
2c0262af
FB
1326 sc = &env->segs[seg_reg];
1327 sc->selector = selector;
1328 sc->base = base;
1329 sc->limit = limit;
1330 sc->flags = flags;
1331
1332 /* update the hidden flags */
14ce26e7
FB
1333 {
1334 if (seg_reg == R_CS) {
1335#ifdef TARGET_X86_64
1336 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1337 /* long mode */
1338 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1339 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1340 } else
14ce26e7
FB
1341#endif
1342 {
1343 /* legacy / compatibility case */
1344 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1345 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1346 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1347 new_hflags;
1348 }
7125c937
PB
1349 }
1350 if (seg_reg == R_SS) {
1351 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1352#if HF_CPL_MASK != 3
1353#error HF_CPL_MASK is hardcoded
1354#endif
1355 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1356 }
1357 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1358 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1359 if (env->hflags & HF_CS64_MASK) {
1360 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1361 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1362 (env->eflags & VM_MASK) ||
1363 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1364 /* XXX: try to avoid this test. The problem comes from the
1365 fact that is real mode or vm86 mode we only modify the
1366 'base' and 'selector' fields of the segment cache to go
1367 faster. A solution may be to force addseg to one in
1368 translate-i386.c. */
1369 new_hflags |= HF_ADDSEG_MASK;
1370 } else {
5fafdf24 1371 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1372 env->segs[R_ES].base |
5fafdf24 1373 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1374 HF_ADDSEG_SHIFT;
1375 }
5fafdf24 1376 env->hflags = (env->hflags &
14ce26e7 1377 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1378 }
2c0262af
FB
1379}
1380
e9f9d6b1 1381static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1382 uint8_t sipi_vector)
0e26b7b8 1383{
259186a7 1384 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1385 CPUX86State *env = &cpu->env;
1386
0e26b7b8
BS
1387 env->eip = 0;
1388 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1389 sipi_vector << 12,
1390 env->segs[R_CS].limit,
1391 env->segs[R_CS].flags);
259186a7 1392 cs->halted = 0;
0e26b7b8
BS
1393}
1394
84273177
JK
1395int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1396 target_ulong *base, unsigned int *limit,
1397 unsigned int *flags);
1398
d9957a8b 1399/* op_helper.c */
1f1af9fd 1400/* used for debug or cpu save/restore */
c31da136
AJ
1401void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1402floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1403
d9957a8b 1404/* cpu-exec.c */
2c0262af
FB
1405/* the following helpers are only usable in user mode simulation as
1406 they can trigger unexpected exceptions */
1407void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1408void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1409void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1410
1411/* you can call this signal handler from your SIGBUS and SIGSEGV
1412 signal handlers to inform the virtual CPU of exceptions. non zero
1413 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1414int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1415 void *puc);
d9957a8b 1416
f4f1110e 1417/* cpu.c */
c6dc6f63
AP
1418void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1419 uint32_t *eax, uint32_t *ebx,
1420 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1421void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1422void host_cpuid(uint32_t function, uint32_t count,
1423 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1424
d9957a8b 1425/* helper.c */
7510454e 1426int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1427 int is_write, int mmu_idx);
cc36a7a2 1428void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1429
b216aa6c
PB
1430#ifndef CONFIG_USER_ONLY
1431uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1432uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1433uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1434uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1435void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1436void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1437void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1438void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1439void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1440#endif
1441
86025ee4 1442void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1443
1444/* will be suppressed */
1445void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1446void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1447void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1448void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1449
d9957a8b 1450/* hw/pc.c */
d9957a8b 1451uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1452
2c0262af 1453#define TARGET_PAGE_BITS 12
9467d44c 1454
52705890
RH
1455#ifdef TARGET_X86_64
1456#define TARGET_PHYS_ADDR_SPACE_BITS 52
1457/* ??? This is really 48 bits, sign-extended, but the only thing
1458 accessible to userland with bit 48 set is the VSYSCALL, and that
1459 is handled via other mechanisms. */
1460#define TARGET_VIRT_ADDR_SPACE_BITS 47
1461#else
1462#define TARGET_PHYS_ADDR_SPACE_BITS 36
1463#define TARGET_VIRT_ADDR_SPACE_BITS 32
1464#endif
1465
e8f6d00c
PB
1466/* XXX: This value should match the one returned by CPUID
1467 * and in exec.c */
1468# if defined(TARGET_X86_64)
709787ee 1469# define TCG_PHYS_ADDR_BITS 40
e8f6d00c 1470# else
709787ee 1471# define TCG_PHYS_ADDR_BITS 36
e8f6d00c
PB
1472# endif
1473
709787ee
DDAG
1474#define PHYS_ADDR_MASK MAKE_64BIT_MASK(0, TCG_PHYS_ADDR_BITS)
1475
2994fd96 1476#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1477
9467d44c 1478#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1479#define cpu_list x86_cpu_list
9467d44c 1480
6ebbf390 1481/* MMU modes definitions */
8a201bd4 1482#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1483#define MMU_MODE1_SUFFIX _user
43773ed3 1484#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1485#define MMU_KSMAP_IDX 0
a9321a4d 1486#define MMU_USER_IDX 1
43773ed3 1487#define MMU_KNOSMAP_IDX 2
97ed5ccd 1488static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1489{
a9321a4d 1490 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1491 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1492 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1493}
1494
1495static inline int cpu_mmu_index_kernel(CPUX86State *env)
1496{
1497 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1498 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1499 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1500}
1501
988c3eb0
RH
1502#define CC_DST (env->cc_dst)
1503#define CC_SRC (env->cc_src)
1504#define CC_SRC2 (env->cc_src2)
1505#define CC_OP (env->cc_op)
f081c76c 1506
5918fffb
BS
1507/* n must be a constant to be efficient */
1508static inline target_long lshift(target_long x, int n)
1509{
1510 if (n >= 0) {
1511 return x << n;
1512 } else {
1513 return x >> (-n);
1514 }
1515}
1516
f081c76c
BS
1517/* float macros */
1518#define FT0 (env->ft0)
1519#define ST0 (env->fpregs[env->fpstt].d)
1520#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1521#define ST1 ST(1)
1522
d9957a8b 1523/* translate.c */
63618b4e 1524void tcg_x86_init(void);
26a5f13b 1525
022c62cb 1526#include "exec/cpu-all.h"
0573fbfc
TS
1527#include "svm.h"
1528
0e26b7b8 1529#if !defined(CONFIG_USER_ONLY)
0d09e41a 1530#include "hw/i386/apic.h"
0e26b7b8
BS
1531#endif
1532
317ac620 1533static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1534 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1535{
1536 *cs_base = env->segs[R_CS].base;
1537 *pc = *cs_base + env->eip;
a2397807 1538 *flags = env->hflags |
a9321a4d 1539 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1540}
1541
232fc23b
AF
1542void do_cpu_init(X86CPU *cpu);
1543void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1544
747461c7
JK
1545#define MCE_INJECT_BROADCAST 1
1546#define MCE_INJECT_UNCOND_AO 2
1547
8c5cf3b6 1548void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1549 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1550 uint64_t misc, int flags);
2fa11da0 1551
599b9a5a 1552/* excp_helper.c */
77b2bc2c 1553void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1554void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1555 uintptr_t retaddr);
77b2bc2c
BS
1556void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1557 int error_code);
91980095
PD
1558void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1559 int error_code, uintptr_t retaddr);
599b9a5a
BS
1560void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1561 int error_code, int next_eip_addend);
1562
5918fffb
BS
1563/* cc_helper.c */
1564extern const uint8_t parity_table[256];
1565uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1566void update_fp_status(CPUX86State *env);
5918fffb
BS
1567
1568static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1569{
80cf2c81 1570 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1571}
1572
28fb26f1
PB
1573/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1574 * after generating a call to a helper that uses this.
1575 */
5918fffb
BS
1576static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1577 int update_mask)
1578{
1579 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1580 CC_OP = CC_OP_EFLAGS;
80cf2c81 1581 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1582 env->eflags = (env->eflags & ~update_mask) |
1583 (eflags & update_mask) | 0x2;
1584}
1585
1586/* load efer and update the corresponding hflags. XXX: do consistency
1587 checks with cpuid bits? */
1588static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1589{
1590 env->efer = val;
1591 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1592 if (env->efer & MSR_EFER_LMA) {
1593 env->hflags |= HF_LMA_MASK;
1594 }
1595 if (env->efer & MSR_EFER_SVME) {
1596 env->hflags |= HF_SVME_MASK;
1597 }
1598}
1599
f794aa4a
PB
1600static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1601{
1602 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1603}
1604
4e47e39a
RH
1605/* fpu_helper.c */
1606void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1607void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1608
677ef623
FK
1609/* mem_helper.c */
1610void helper_lock_init(void);
1611
6bada5e8
BS
1612/* svm_helper.c */
1613void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1614 uint64_t param);
1615void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1616
97a8ea5a 1617/* seg_helper.c */
599b9a5a 1618void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1619
f809c605 1620/* smm_helper.c */
518e9d7d 1621void do_smm_enter(X86CPU *cpu);
f809c605 1622void cpu_smm_update(X86CPU *cpu);
e694d4e2 1623
d613f8cc 1624/* apic.c */
317ac620 1625void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1626void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1627 TPRAccess access);
1628
d362e757 1629
5114e842
EH
1630/* Change the value of a KVM-specific default
1631 *
1632 * If value is NULL, no default will be set and the original
1633 * value from the CPU model table will be kept.
1634 *
cb8d4c8f 1635 * It is valid to call this function only for properties that
5114e842
EH
1636 * are already present in the kvm_default_props table.
1637 */
1638void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1639
f4f1110e
RH
1640/* mpx_helper.c */
1641void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1642
8b4beddc
EH
1643/* Return name of 32-bit register, from a R_* constant */
1644const char *get_register_name_32(unsigned int reg);
1645
8932cfdf 1646void enable_compat_apic_id_mode(void);
cb41bad3 1647
dab86234 1648#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1649#define APIC_SPACE_SIZE 0x100000
dab86234 1650
1f871d49
PB
1651void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1652 fprintf_function cpu_fprintf, int flags);
1653
d613f8cc
PB
1654/* cpu.c */
1655bool cpu_is_bsp(X86CPU *cpu);
1656
07f5a258 1657#endif /* I386_CPU_H */
This page took 1.21833 seconds and 4 git commands to generate.