]>
Commit | Line | Data |
---|---|---|
5fafdf24 | 1 | /* |
16406950 | 2 | * ARM Versatile Platform/Application Baseboard System emulation. |
cdbdb648 | 3 | * |
a1bb27b1 | 4 | * Copyright (c) 2005-2007 CodeSourcery. |
cdbdb648 PB |
5 | * Written by Paul Brook |
6 | * | |
8e31bf38 | 7 | * This code is licensed under the GPL. |
cdbdb648 PB |
8 | */ |
9 | ||
83c9f4ca | 10 | #include "hw/sysbus.h" |
bd2be150 PM |
11 | #include "hw/arm/arm.h" |
12 | #include "hw/devices.h" | |
1422e32d | 13 | #include "net/net.h" |
9c17d615 | 14 | #include "sysemu/sysemu.h" |
83c9f4ca | 15 | #include "hw/pci/pci.h" |
0d09e41a | 16 | #include "hw/i2c/i2c.h" |
83c9f4ca | 17 | #include "hw/boards.h" |
fa1d36df | 18 | #include "sysemu/block-backend.h" |
022c62cb | 19 | #include "exec/address-spaces.h" |
0d09e41a | 20 | #include "hw/block/flash.h" |
223a72f1 | 21 | #include "qemu/error-report.h" |
964c695a EB |
22 | |
23 | #define VERSATILE_FLASH_ADDR 0x34000000 | |
24 | #define VERSATILE_FLASH_SIZE (64 * 1024 * 1024) | |
25 | #define VERSATILE_FLASH_SECT_SIZE (256 * 1024) | |
cdbdb648 | 26 | |
cdbdb648 PB |
27 | /* Primary interrupt controller. */ |
28 | ||
cfc6b245 AF |
29 | #define TYPE_VERSATILE_PB_SIC "versatilepb_sic" |
30 | #define VERSATILE_PB_SIC(obj) \ | |
31 | OBJECT_CHECK(vpb_sic_state, (obj), TYPE_VERSATILE_PB_SIC) | |
32 | ||
33 | typedef struct vpb_sic_state { | |
34 | SysBusDevice parent_obj; | |
35 | ||
36 | MemoryRegion iomem; | |
37 | uint32_t level; | |
38 | uint32_t mask; | |
39 | uint32_t pic_enable; | |
40 | qemu_irq parent[32]; | |
41 | int irq; | |
cdbdb648 PB |
42 | } vpb_sic_state; |
43 | ||
a796d0ac PM |
44 | static const VMStateDescription vmstate_vpb_sic = { |
45 | .name = "versatilepb_sic", | |
46 | .version_id = 1, | |
47 | .minimum_version_id = 1, | |
48 | .fields = (VMStateField[]) { | |
49 | VMSTATE_UINT32(level, vpb_sic_state), | |
50 | VMSTATE_UINT32(mask, vpb_sic_state), | |
51 | VMSTATE_UINT32(pic_enable, vpb_sic_state), | |
52 | VMSTATE_END_OF_LIST() | |
53 | } | |
54 | }; | |
55 | ||
cdbdb648 PB |
56 | static void vpb_sic_update(vpb_sic_state *s) |
57 | { | |
58 | uint32_t flags; | |
59 | ||
60 | flags = s->level & s->mask; | |
d537cf6c | 61 | qemu_set_irq(s->parent[s->irq], flags != 0); |
cdbdb648 PB |
62 | } |
63 | ||
64 | static void vpb_sic_update_pic(vpb_sic_state *s) | |
65 | { | |
66 | int i; | |
67 | uint32_t mask; | |
68 | ||
69 | for (i = 21; i <= 30; i++) { | |
70 | mask = 1u << i; | |
71 | if (!(s->pic_enable & mask)) | |
72 | continue; | |
d537cf6c | 73 | qemu_set_irq(s->parent[i], (s->level & mask) != 0); |
cdbdb648 PB |
74 | } |
75 | } | |
76 | ||
77 | static void vpb_sic_set_irq(void *opaque, int irq, int level) | |
78 | { | |
79 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
80 | if (level) | |
81 | s->level |= 1u << irq; | |
82 | else | |
83 | s->level &= ~(1u << irq); | |
84 | if (s->pic_enable & (1u << irq)) | |
d537cf6c | 85 | qemu_set_irq(s->parent[irq], level); |
cdbdb648 PB |
86 | vpb_sic_update(s); |
87 | } | |
88 | ||
a8170e5e | 89 | static uint64_t vpb_sic_read(void *opaque, hwaddr offset, |
62ceeb2c | 90 | unsigned size) |
cdbdb648 PB |
91 | { |
92 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
93 | ||
cdbdb648 PB |
94 | switch (offset >> 2) { |
95 | case 0: /* STATUS */ | |
96 | return s->level & s->mask; | |
97 | case 1: /* RAWSTAT */ | |
98 | return s->level; | |
99 | case 2: /* ENABLE */ | |
100 | return s->mask; | |
101 | case 4: /* SOFTINT */ | |
102 | return s->level & 1; | |
103 | case 8: /* PICENABLE */ | |
104 | return s->pic_enable; | |
105 | default: | |
e69954b9 | 106 | printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset); |
cdbdb648 PB |
107 | return 0; |
108 | } | |
109 | } | |
110 | ||
a8170e5e | 111 | static void vpb_sic_write(void *opaque, hwaddr offset, |
62ceeb2c | 112 | uint64_t value, unsigned size) |
cdbdb648 PB |
113 | { |
114 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
cdbdb648 PB |
115 | |
116 | switch (offset >> 2) { | |
117 | case 2: /* ENSET */ | |
118 | s->mask |= value; | |
119 | break; | |
120 | case 3: /* ENCLR */ | |
121 | s->mask &= ~value; | |
122 | break; | |
123 | case 4: /* SOFTINTSET */ | |
124 | if (value) | |
125 | s->mask |= 1; | |
126 | break; | |
127 | case 5: /* SOFTINTCLR */ | |
128 | if (value) | |
129 | s->mask &= ~1u; | |
130 | break; | |
131 | case 8: /* PICENSET */ | |
132 | s->pic_enable |= (value & 0x7fe00000); | |
133 | vpb_sic_update_pic(s); | |
134 | break; | |
135 | case 9: /* PICENCLR */ | |
136 | s->pic_enable &= ~value; | |
137 | vpb_sic_update_pic(s); | |
138 | break; | |
139 | default: | |
e69954b9 | 140 | printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset); |
cdbdb648 PB |
141 | return; |
142 | } | |
143 | vpb_sic_update(s); | |
144 | } | |
145 | ||
62ceeb2c AK |
146 | static const MemoryRegionOps vpb_sic_ops = { |
147 | .read = vpb_sic_read, | |
148 | .write = vpb_sic_write, | |
149 | .endianness = DEVICE_NATIVE_ENDIAN, | |
cdbdb648 PB |
150 | }; |
151 | ||
cfc6b245 | 152 | static int vpb_sic_init(SysBusDevice *sbd) |
cdbdb648 | 153 | { |
cfc6b245 AF |
154 | DeviceState *dev = DEVICE(sbd); |
155 | vpb_sic_state *s = VERSATILE_PB_SIC(dev); | |
97aff481 | 156 | int i; |
cdbdb648 | 157 | |
cfc6b245 | 158 | qdev_init_gpio_in(dev, vpb_sic_set_irq, 32); |
97aff481 | 159 | for (i = 0; i < 32; i++) { |
cfc6b245 | 160 | sysbus_init_irq(sbd, &s->parent[i]); |
97aff481 | 161 | } |
3950f18b | 162 | s->irq = 31; |
64bde0f3 PB |
163 | memory_region_init_io(&s->iomem, OBJECT(s), &vpb_sic_ops, s, |
164 | "vpb-sic", 0x1000); | |
cfc6b245 | 165 | sysbus_init_mmio(sbd, &s->iomem); |
81a322d4 | 166 | return 0; |
cdbdb648 PB |
167 | } |
168 | ||
169 | /* Board init. */ | |
170 | ||
16406950 | 171 | /* The AB and PB boards both use the same core, just with different |
370de023 | 172 | peripherals and expansion busses. For now we emulate a subset of the |
16406950 | 173 | PB peripherals and just change the board ID. */ |
cdbdb648 | 174 | |
f93eb9ff AZ |
175 | static struct arm_boot_info versatile_binfo; |
176 | ||
3ef96221 | 177 | static void versatile_init(MachineState *machine, int board_id) |
cdbdb648 | 178 | { |
223a72f1 GB |
179 | ObjectClass *cpu_oc; |
180 | Object *cpuobj; | |
20e93374 | 181 | ARMCPU *cpu; |
62ceeb2c AK |
182 | MemoryRegion *sysmem = get_system_memory(); |
183 | MemoryRegion *ram = g_new(MemoryRegion, 1); | |
97aff481 | 184 | qemu_irq pic[32]; |
3950f18b | 185 | qemu_irq sic[32]; |
242ea2c6 | 186 | DeviceState *dev, *sysctl; |
7d6e771f | 187 | SysBusDevice *busdev; |
d028d02d | 188 | DeviceState *pl041; |
502a5395 PB |
189 | PCIBus *pci_bus; |
190 | NICInfo *nd; | |
a5c82852 | 191 | I2CBus *i2c; |
502a5395 PB |
192 | int n; |
193 | int done_smc = 0; | |
964c695a | 194 | DriveInfo *dinfo; |
223a72f1 | 195 | Error *err = NULL; |
cdbdb648 | 196 | |
3ef96221 MA |
197 | if (!machine->cpu_model) { |
198 | machine->cpu_model = "arm926"; | |
20e93374 | 199 | } |
223a72f1 GB |
200 | |
201 | cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, machine->cpu_model); | |
202 | if (!cpu_oc) { | |
aaed909a FB |
203 | fprintf(stderr, "Unable to find CPU definition\n"); |
204 | exit(1); | |
205 | } | |
223a72f1 GB |
206 | |
207 | cpuobj = object_new(object_class_get_name(cpu_oc)); | |
208 | ||
61e2f352 GB |
209 | /* By default ARM1176 CPUs have EL3 enabled. This board does not |
210 | * currently support EL3 so the CPU EL3 property is disabled before | |
211 | * realization. | |
212 | */ | |
213 | if (object_property_find(cpuobj, "has_el3", NULL)) { | |
214 | object_property_set_bool(cpuobj, false, "has_el3", &err); | |
215 | if (err) { | |
216 | error_report("%s", error_get_pretty(err)); | |
217 | exit(1); | |
218 | } | |
219 | } | |
220 | ||
223a72f1 GB |
221 | object_property_set_bool(cpuobj, true, "realized", &err); |
222 | if (err) { | |
223 | error_report("%s", error_get_pretty(err)); | |
224 | exit(1); | |
225 | } | |
226 | ||
227 | cpu = ARM_CPU(cpuobj); | |
228 | ||
49946538 HT |
229 | memory_region_init_ram(ram, NULL, "versatile.ram", machine->ram_size, |
230 | &error_abort); | |
c5705a77 | 231 | vmstate_register_ram_global(ram); |
1235fc06 | 232 | /* ??? RAM should repeat to fill physical memory space. */ |
cdbdb648 | 233 | /* SDRAM at address zero. */ |
62ceeb2c | 234 | memory_region_add_subregion(sysmem, 0, ram); |
cdbdb648 | 235 | |
242ea2c6 PM |
236 | sysctl = qdev_create(NULL, "realview_sysctl"); |
237 | qdev_prop_set_uint32(sysctl, "sys_id", 0x41007004); | |
242ea2c6 | 238 | qdev_prop_set_uint32(sysctl, "proc_id", 0x02000000); |
7a65c8cc | 239 | qdev_init_nofail(sysctl); |
1356b98d | 240 | sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000); |
242ea2c6 | 241 | |
97aff481 | 242 | dev = sysbus_create_varargs("pl190", 0x10140000, |
bace999f PM |
243 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ), |
244 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ), | |
245 | NULL); | |
97aff481 | 246 | for (n = 0; n < 32; n++) { |
067a3ddc | 247 | pic[n] = qdev_get_gpio_in(dev, n); |
97aff481 | 248 | } |
cfc6b245 | 249 | dev = sysbus_create_simple(TYPE_VERSATILE_PB_SIC, 0x10003000, NULL); |
3950f18b | 250 | for (n = 0; n < 32; n++) { |
1356b98d | 251 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), n, pic[n]); |
067a3ddc | 252 | sic[n] = qdev_get_gpio_in(dev, n); |
3950f18b | 253 | } |
86394e96 PB |
254 | |
255 | sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]); | |
256 | sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]); | |
cdbdb648 | 257 | |
7d6e771f | 258 | dev = qdev_create(NULL, "versatile_pci"); |
1356b98d | 259 | busdev = SYS_BUS_DEVICE(dev); |
7d6e771f | 260 | qdev_init_nofail(dev); |
7468d73a PM |
261 | sysbus_mmio_map(busdev, 0, 0x10001000); /* PCI controller regs */ |
262 | sysbus_mmio_map(busdev, 1, 0x41000000); /* PCI self-config */ | |
263 | sysbus_mmio_map(busdev, 2, 0x42000000); /* PCI config */ | |
264 | sysbus_mmio_map(busdev, 3, 0x43000000); /* PCI I/O */ | |
89a32d32 PM |
265 | sysbus_mmio_map(busdev, 4, 0x44000000); /* PCI memory window 1 */ |
266 | sysbus_mmio_map(busdev, 5, 0x50000000); /* PCI memory window 2 */ | |
267 | sysbus_mmio_map(busdev, 6, 0x60000000); /* PCI memory window 3 */ | |
7d6e771f PM |
268 | sysbus_connect_irq(busdev, 0, sic[27]); |
269 | sysbus_connect_irq(busdev, 1, sic[28]); | |
270 | sysbus_connect_irq(busdev, 2, sic[29]); | |
271 | sysbus_connect_irq(busdev, 3, sic[30]); | |
02e2da45 | 272 | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); |
0027b06d | 273 | |
502a5395 PB |
274 | for(n = 0; n < nb_nics; n++) { |
275 | nd = &nd_table[n]; | |
0ae18cee | 276 | |
e6b3c8ca | 277 | if (!done_smc && (!nd->model || strcmp(nd->model, "smc91c111") == 0)) { |
d537cf6c | 278 | smc91c111_init(nd, 0x10010000, sic[25]); |
0ae18cee | 279 | done_smc = 1; |
cdbdb648 | 280 | } else { |
29b358f9 | 281 | pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL); |
cdbdb648 PB |
282 | } |
283 | } | |
094b287f | 284 | if (usb_enabled(false)) { |
afb9a60e | 285 | pci_create_simple(pci_bus, -1, "pci-ohci"); |
0d92ed30 | 286 | } |
9be5dafe PB |
287 | n = drive_get_max_bus(IF_SCSI); |
288 | while (n >= 0) { | |
289 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
290 | n--; | |
7d8406be | 291 | } |
cdbdb648 | 292 | |
a7d518a6 PB |
293 | sysbus_create_simple("pl011", 0x101f1000, pic[12]); |
294 | sysbus_create_simple("pl011", 0x101f2000, pic[13]); | |
295 | sysbus_create_simple("pl011", 0x101f3000, pic[14]); | |
296 | sysbus_create_simple("pl011", 0x10009000, sic[6]); | |
cdbdb648 | 297 | |
b4496b13 | 298 | sysbus_create_simple("pl080", 0x10130000, pic[17]); |
6a824ec3 PB |
299 | sysbus_create_simple("sp804", 0x101e2000, pic[4]); |
300 | sysbus_create_simple("sp804", 0x101e3000, pic[5]); | |
cdbdb648 | 301 | |
853e65e0 JCPV |
302 | sysbus_create_simple("pl061", 0x101e4000, pic[6]); |
303 | sysbus_create_simple("pl061", 0x101e5000, pic[7]); | |
304 | sysbus_create_simple("pl061", 0x101e6000, pic[8]); | |
305 | sysbus_create_simple("pl061", 0x101e7000, pic[9]); | |
306 | ||
cdbdb648 PB |
307 | /* The versatile/PB actually has a modified Color LCD controller |
308 | that includes hardware cursor support from the PL111. */ | |
242ea2c6 PM |
309 | dev = sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]); |
310 | /* Wire up the mux control signals from the SYS_CLCD register */ | |
311 | qdev_connect_gpio_out(sysctl, 0, qdev_get_gpio_in(dev, 0)); | |
cdbdb648 | 312 | |
aa9311d8 PB |
313 | sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL); |
314 | sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL); | |
a1bb27b1 | 315 | |
7e1543c2 | 316 | /* Add PL031 Real Time Clock. */ |
a63bdb31 | 317 | sysbus_create_simple("pl031", 0x101e8000, pic[10]); |
7e1543c2 | 318 | |
b1f05696 | 319 | dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL); |
a5c82852 | 320 | i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); |
b1f05696 OA |
321 | i2c_create_slave(i2c, "ds1338", 0x68); |
322 | ||
d028d02d MS |
323 | /* Add PL041 AACI Interface to the LM4549 codec */ |
324 | pl041 = qdev_create(NULL, "pl041"); | |
325 | qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); | |
326 | qdev_init_nofail(pl041); | |
1356b98d AF |
327 | sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000); |
328 | sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, sic[24]); | |
d028d02d | 329 | |
16406950 | 330 | /* Memory map for Versatile/PB: */ |
cdbdb648 PB |
331 | /* 0x10000000 System registers. */ |
332 | /* 0x10001000 PCI controller config registers. */ | |
333 | /* 0x10002000 Serial bus interface. */ | |
334 | /* 0x10003000 Secondary interrupt controller. */ | |
335 | /* 0x10004000 AACI (audio). */ | |
a1bb27b1 | 336 | /* 0x10005000 MMCI0. */ |
cdbdb648 PB |
337 | /* 0x10006000 KMI0 (keyboard). */ |
338 | /* 0x10007000 KMI1 (mouse). */ | |
339 | /* 0x10008000 Character LCD Interface. */ | |
340 | /* 0x10009000 UART3. */ | |
341 | /* 0x1000a000 Smart card 1. */ | |
a1bb27b1 | 342 | /* 0x1000b000 MMCI1. */ |
cdbdb648 PB |
343 | /* 0x10010000 Ethernet. */ |
344 | /* 0x10020000 USB. */ | |
345 | /* 0x10100000 SSMC. */ | |
346 | /* 0x10110000 MPMC. */ | |
347 | /* 0x10120000 CLCD Controller. */ | |
348 | /* 0x10130000 DMA Controller. */ | |
349 | /* 0x10140000 Vectored interrupt controller. */ | |
350 | /* 0x101d0000 AHB Monitor Interface. */ | |
351 | /* 0x101e0000 System Controller. */ | |
352 | /* 0x101e1000 Watchdog Interface. */ | |
353 | /* 0x101e2000 Timer 0/1. */ | |
354 | /* 0x101e3000 Timer 2/3. */ | |
355 | /* 0x101e4000 GPIO port 0. */ | |
356 | /* 0x101e5000 GPIO port 1. */ | |
357 | /* 0x101e6000 GPIO port 2. */ | |
358 | /* 0x101e7000 GPIO port 3. */ | |
359 | /* 0x101e8000 RTC. */ | |
360 | /* 0x101f0000 Smart card 0. */ | |
361 | /* 0x101f1000 UART0. */ | |
362 | /* 0x101f2000 UART1. */ | |
363 | /* 0x101f3000 UART2. */ | |
364 | /* 0x101f4000 SSPI. */ | |
964c695a EB |
365 | /* 0x34000000 NOR Flash */ |
366 | ||
367 | dinfo = drive_get(IF_PFLASH, 0, 0); | |
368 | if (!pflash_cfi01_register(VERSATILE_FLASH_ADDR, NULL, "versatile.flash", | |
fa1d36df | 369 | VERSATILE_FLASH_SIZE, |
4be74634 | 370 | dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, |
964c695a EB |
371 | VERSATILE_FLASH_SECT_SIZE, |
372 | VERSATILE_FLASH_SIZE / VERSATILE_FLASH_SECT_SIZE, | |
373 | 4, 0x0089, 0x0018, 0x0000, 0x0, 0)) { | |
374 | fprintf(stderr, "qemu: Error registering flash memory.\n"); | |
375 | } | |
cdbdb648 | 376 | |
3ef96221 MA |
377 | versatile_binfo.ram_size = machine->ram_size; |
378 | versatile_binfo.kernel_filename = machine->kernel_filename; | |
379 | versatile_binfo.kernel_cmdline = machine->kernel_cmdline; | |
380 | versatile_binfo.initrd_filename = machine->initrd_filename; | |
f93eb9ff | 381 | versatile_binfo.board_id = board_id; |
3aaa8dfa | 382 | arm_load_kernel(cpu, &versatile_binfo); |
16406950 PB |
383 | } |
384 | ||
3ef96221 | 385 | static void vpb_init(MachineState *machine) |
16406950 | 386 | { |
3ef96221 | 387 | versatile_init(machine, 0x183); |
16406950 PB |
388 | } |
389 | ||
3ef96221 | 390 | static void vab_init(MachineState *machine) |
16406950 | 391 | { |
3ef96221 | 392 | versatile_init(machine, 0x25e); |
cdbdb648 PB |
393 | } |
394 | ||
f80f9ec9 | 395 | static QEMUMachine versatilepb_machine = { |
c9b1ae2c BS |
396 | .name = "versatilepb", |
397 | .desc = "ARM Versatile/PB (ARM926EJ-S)", | |
398 | .init = vpb_init, | |
2d0d2837 | 399 | .block_default_type = IF_SCSI, |
cdbdb648 | 400 | }; |
16406950 | 401 | |
f80f9ec9 | 402 | static QEMUMachine versatileab_machine = { |
c9b1ae2c BS |
403 | .name = "versatileab", |
404 | .desc = "ARM Versatile/AB (ARM926EJ-S)", | |
405 | .init = vab_init, | |
2d0d2837 | 406 | .block_default_type = IF_SCSI, |
16406950 | 407 | }; |
3950f18b | 408 | |
f80f9ec9 AL |
409 | static void versatile_machine_init(void) |
410 | { | |
411 | qemu_register_machine(&versatilepb_machine); | |
412 | qemu_register_machine(&versatileab_machine); | |
413 | } | |
414 | ||
415 | machine_init(versatile_machine_init); | |
416 | ||
999e12bb AL |
417 | static void vpb_sic_class_init(ObjectClass *klass, void *data) |
418 | { | |
39bffca2 | 419 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
420 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
421 | ||
422 | k->init = vpb_sic_init; | |
39bffca2 | 423 | dc->vmsd = &vmstate_vpb_sic; |
999e12bb AL |
424 | } |
425 | ||
8c43a6f0 | 426 | static const TypeInfo vpb_sic_info = { |
cfc6b245 | 427 | .name = TYPE_VERSATILE_PB_SIC, |
39bffca2 AL |
428 | .parent = TYPE_SYS_BUS_DEVICE, |
429 | .instance_size = sizeof(vpb_sic_state), | |
430 | .class_init = vpb_sic_class_init, | |
a796d0ac PM |
431 | }; |
432 | ||
83f7d43a | 433 | static void versatilepb_register_types(void) |
3950f18b | 434 | { |
39bffca2 | 435 | type_register_static(&vpb_sic_info); |
3950f18b PB |
436 | } |
437 | ||
83f7d43a | 438 | type_init(versatilepb_register_types) |