]> Git Repo - qemu.git/blame - hw/misc/eccmemctl.c
Merge remote-tracking branch 'remotes/kraxel/tags/pull-ui-20161028-1' into staging
[qemu.git] / hw / misc / eccmemctl.c
CommitLineData
7eb0c8e8
BS
1/*
2 * QEMU Sparc Sun4m ECC memory controller emulation
3 *
4 * Copyright (c) 2007 Robert Reif
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
49e66373 24
0d1c9782 25#include "qemu/osdep.h"
83c9f4ca 26#include "hw/sysbus.h"
97bf4851 27#include "trace.h"
7eb0c8e8
BS
28
29/* There are 3 versions of this chip used in SMP sun4m systems:
30 * MCC (version 0, implementation 0) SS-600MP
31 * EMC (version 0, implementation 1) SS-10
32 * SMC (version 0, implementation 2) SS-10SX and SS-20
5ac574c4
BS
33 *
34 * Chipset docs:
35 * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
36 * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
7eb0c8e8
BS
37 */
38
0bb3602c
BS
39#define ECC_MCC 0x00000000
40#define ECC_EMC 0x10000000
41#define ECC_SMC 0x20000000
42
8f2ad0a3
BS
43/* Register indexes */
44#define ECC_MER 0 /* Memory Enable Register */
45#define ECC_MDR 1 /* Memory Delay Register */
46#define ECC_MFSR 2 /* Memory Fault Status Register */
47#define ECC_VCR 3 /* Video Configuration Register */
48#define ECC_MFAR0 4 /* Memory Fault Address Register 0 */
49#define ECC_MFAR1 5 /* Memory Fault Address Register 1 */
50#define ECC_DR 6 /* Diagnostic Register */
51#define ECC_ECR0 7 /* Event Count Register 0 */
52#define ECC_ECR1 8 /* Event Count Register 1 */
7eb0c8e8
BS
53
54/* ECC fault control register */
dd53ded3 55#define ECC_MER_EE 0x00000001 /* Enable ECC checking */
77f193da
BS
56#define ECC_MER_EI 0x00000002 /* Enable Interrupts on
57 correctable errors */
dd53ded3
BS
58#define ECC_MER_MRR0 0x00000004 /* SIMM 0 */
59#define ECC_MER_MRR1 0x00000008 /* SIMM 1 */
60#define ECC_MER_MRR2 0x00000010 /* SIMM 2 */
61#define ECC_MER_MRR3 0x00000020 /* SIMM 3 */
62#define ECC_MER_MRR4 0x00000040 /* SIMM 4 */
63#define ECC_MER_MRR5 0x00000080 /* SIMM 5 */
64#define ECC_MER_MRR6 0x00000100 /* SIMM 6 */
65#define ECC_MER_MRR7 0x00000200 /* SIMM 7 */
0bb3602c 66#define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */
dd53ded3 67#define ECC_MER_MRR 0x000003fc /* MRR mask */
0bb3602c 68#define ECC_MER_A 0x00000400 /* Memory controller addr map select */
77f193da 69#define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */
dd53ded3
BS
70#define ECC_MER_VER 0x0f000000 /* Version */
71#define ECC_MER_IMPL 0xf0000000 /* Implementation */
0bb3602c
BS
72#define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */
73#define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */
74#define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */
dd53ded3
BS
75
76/* ECC memory delay register */
77#define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */
78#define ECC_MDR_MI 0x00001c00 /* MIH Delay */
79#define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */
80#define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */
81#define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */
82#define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */
83#define ECC_MDR_RSC 0x80000000 /* Refresh load control */
84#define ECC_MDR_MASK 0x7fffffff
7eb0c8e8
BS
85
86/* ECC fault status register */
dd53ded3
BS
87#define ECC_MFSR_CE 0x00000001 /* Correctable error */
88#define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */
89#define ECC_MFSR_TO 0x00000004 /* Timeout on write */
90#define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */
91#define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */
92#define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */
93#define ECC_MFSR_ME 0x00010000 /* Multiple errors */
94#define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */
7eb0c8e8
BS
95
96/* ECC fault address register 0 */
dd53ded3
BS
97#define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */
98#define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */
99#define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */
100#define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */
101#define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */
102#define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */
103#define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */
104#define ECC_MFAR0_S 0x08000000 /* Supervisor mode */
105#define ECC_MFARO_MID 0xf0000000 /* Module ID */
7eb0c8e8
BS
106
107/* ECC diagnostic register */
dd53ded3
BS
108#define ECC_DR_CBX 0x00000001
109#define ECC_DR_CB0 0x00000002
110#define ECC_DR_CB1 0x00000004
111#define ECC_DR_CB2 0x00000008
112#define ECC_DR_CB4 0x00000010
113#define ECC_DR_CB8 0x00000020
114#define ECC_DR_CB16 0x00000040
115#define ECC_DR_CB32 0x00000080
116#define ECC_DR_DMODE 0x00000c00
117
118#define ECC_NREGS 9
7eb0c8e8 119#define ECC_SIZE (ECC_NREGS * sizeof(uint32_t))
dd53ded3
BS
120
121#define ECC_DIAG_SIZE 4
122#define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1)
7eb0c8e8 123
100bb15c
AF
124#define TYPE_ECC_MEMCTL "eccmemctl"
125#define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
126
7eb0c8e8 127typedef struct ECCState {
100bb15c
AF
128 SysBusDevice parent_obj;
129
7ef57cca 130 MemoryRegion iomem, iomem_diag;
e42c20b4 131 qemu_irq irq;
7eb0c8e8 132 uint32_t regs[ECC_NREGS];
dd53ded3 133 uint8_t diag[ECC_DIAG_SIZE];
0bb3602c 134 uint32_t version;
7eb0c8e8
BS
135} ECCState;
136
a8170e5e 137static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val,
7ef57cca 138 unsigned size)
7eb0c8e8
BS
139{
140 ECCState *s = opaque;
141
e64d7d59 142 switch (addr >> 2) {
dd53ded3 143 case ECC_MER:
0bb3602c
BS
144 if (s->version == ECC_MCC)
145 s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
146 else if (s->version == ECC_EMC)
147 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
148 else if (s->version == ECC_SMC)
149 s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
97bf4851 150 trace_ecc_mem_writel_mer(val);
7eb0c8e8 151 break;
dd53ded3 152 case ECC_MDR:
8f2ad0a3 153 s->regs[ECC_MDR] = val & ECC_MDR_MASK;
97bf4851 154 trace_ecc_mem_writel_mdr(val);
7eb0c8e8 155 break;
dd53ded3 156 case ECC_MFSR:
8f2ad0a3 157 s->regs[ECC_MFSR] = val;
0bb3602c 158 qemu_irq_lower(s->irq);
97bf4851 159 trace_ecc_mem_writel_mfsr(val);
7eb0c8e8 160 break;
dd53ded3 161 case ECC_VCR:
8f2ad0a3 162 s->regs[ECC_VCR] = val;
97bf4851 163 trace_ecc_mem_writel_vcr(val);
7eb0c8e8 164 break;
dd53ded3 165 case ECC_DR:
8f2ad0a3 166 s->regs[ECC_DR] = val;
97bf4851 167 trace_ecc_mem_writel_dr(val);
dd53ded3
BS
168 break;
169 case ECC_ECR0:
8f2ad0a3 170 s->regs[ECC_ECR0] = val;
97bf4851 171 trace_ecc_mem_writel_ecr0(val);
7eb0c8e8 172 break;
dd53ded3 173 case ECC_ECR1:
8f2ad0a3 174 s->regs[ECC_ECR0] = val;
97bf4851 175 trace_ecc_mem_writel_ecr1(val);
7eb0c8e8
BS
176 break;
177 }
178}
179
a8170e5e 180static uint64_t ecc_mem_read(void *opaque, hwaddr addr,
7ef57cca 181 unsigned size)
7eb0c8e8
BS
182{
183 ECCState *s = opaque;
184 uint32_t ret = 0;
185
e64d7d59 186 switch (addr >> 2) {
dd53ded3 187 case ECC_MER:
8f2ad0a3 188 ret = s->regs[ECC_MER];
97bf4851 189 trace_ecc_mem_readl_mer(ret);
7eb0c8e8 190 break;
dd53ded3 191 case ECC_MDR:
8f2ad0a3 192 ret = s->regs[ECC_MDR];
97bf4851 193 trace_ecc_mem_readl_mdr(ret);
7eb0c8e8 194 break;
dd53ded3 195 case ECC_MFSR:
8f2ad0a3 196 ret = s->regs[ECC_MFSR];
97bf4851 197 trace_ecc_mem_readl_mfsr(ret);
7eb0c8e8 198 break;
dd53ded3 199 case ECC_VCR:
8f2ad0a3 200 ret = s->regs[ECC_VCR];
97bf4851 201 trace_ecc_mem_readl_vcr(ret);
7eb0c8e8 202 break;
dd53ded3 203 case ECC_MFAR0:
8f2ad0a3 204 ret = s->regs[ECC_MFAR0];
97bf4851 205 trace_ecc_mem_readl_mfar0(ret);
7eb0c8e8 206 break;
dd53ded3 207 case ECC_MFAR1:
8f2ad0a3 208 ret = s->regs[ECC_MFAR1];
97bf4851 209 trace_ecc_mem_readl_mfar1(ret);
7eb0c8e8 210 break;
dd53ded3 211 case ECC_DR:
8f2ad0a3 212 ret = s->regs[ECC_DR];
97bf4851 213 trace_ecc_mem_readl_dr(ret);
7eb0c8e8 214 break;
dd53ded3 215 case ECC_ECR0:
8f2ad0a3 216 ret = s->regs[ECC_ECR0];
97bf4851 217 trace_ecc_mem_readl_ecr0(ret);
dd53ded3
BS
218 break;
219 case ECC_ECR1:
8f2ad0a3 220 ret = s->regs[ECC_ECR0];
97bf4851 221 trace_ecc_mem_readl_ecr1(ret);
7eb0c8e8
BS
222 break;
223 }
224 return ret;
225}
226
7ef57cca
AK
227static const MemoryRegionOps ecc_mem_ops = {
228 .read = ecc_mem_read,
229 .write = ecc_mem_write,
230 .endianness = DEVICE_NATIVE_ENDIAN,
231 .valid = {
232 .min_access_size = 4,
233 .max_access_size = 4,
234 },
7eb0c8e8
BS
235};
236
a8170e5e 237static void ecc_diag_mem_write(void *opaque, hwaddr addr,
7ef57cca 238 uint64_t val, unsigned size)
dd53ded3
BS
239{
240 ECCState *s = opaque;
241
97bf4851 242 trace_ecc_diag_mem_writeb(addr, val);
dd53ded3
BS
243 s->diag[addr & ECC_DIAG_MASK] = val;
244}
245
a8170e5e 246static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr,
7ef57cca 247 unsigned size)
dd53ded3
BS
248{
249 ECCState *s = opaque;
e64d7d59
BS
250 uint32_t ret = s->diag[(int)addr];
251
97bf4851 252 trace_ecc_diag_mem_readb(addr, ret);
dd53ded3
BS
253 return ret;
254}
255
7ef57cca
AK
256static const MemoryRegionOps ecc_diag_mem_ops = {
257 .read = ecc_diag_mem_read,
258 .write = ecc_diag_mem_write,
259 .endianness = DEVICE_NATIVE_ENDIAN,
260 .valid = {
261 .min_access_size = 1,
262 .max_access_size = 1,
263 },
dd53ded3
BS
264};
265
c21011a9
BS
266static const VMStateDescription vmstate_ecc = {
267 .name ="ECC",
268 .version_id = 3,
269 .minimum_version_id = 3,
35d08458 270 .fields = (VMStateField[]) {
c21011a9
BS
271 VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
272 VMSTATE_BUFFER(diag, ECCState),
273 VMSTATE_UINT32(version, ECCState),
274 VMSTATE_END_OF_LIST()
275 }
276};
7eb0c8e8 277
0284dc54 278static void ecc_reset(DeviceState *d)
7eb0c8e8 279{
100bb15c 280 ECCState *s = ECC_MEMCTL(d);
7eb0c8e8 281
100bb15c 282 if (s->version == ECC_MCC) {
0bb3602c 283 s->regs[ECC_MER] &= ECC_MER_REU;
100bb15c 284 } else {
0bb3602c
BS
285 s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
286 ECC_MER_DCI);
100bb15c 287 }
dd53ded3
BS
288 s->regs[ECC_MDR] = 0x20;
289 s->regs[ECC_MFSR] = 0;
290 s->regs[ECC_VCR] = 0;
291 s->regs[ECC_MFAR0] = 0x07c00000;
292 s->regs[ECC_MFAR1] = 0;
293 s->regs[ECC_DR] = 0;
294 s->regs[ECC_ECR0] = 0;
295 s->regs[ECC_ECR1] = 0;
7eb0c8e8
BS
296}
297
81a322d4 298static int ecc_init1(SysBusDevice *dev)
7eb0c8e8 299{
100bb15c 300 ECCState *s = ECC_MEMCTL(dev);
7eb0c8e8 301
49e66373 302 sysbus_init_irq(dev, &s->irq);
49e66373 303 s->regs[0] = s->version;
3c161542 304 memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE);
750ecd44 305 sysbus_init_mmio(dev, &s->iomem);
49e66373
BS
306
307 if (s->version == ECC_MCC) { // SS-600MP only
3c161542 308 memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s,
7ef57cca 309 "ecc.diag", ECC_DIAG_SIZE);
750ecd44 310 sysbus_init_mmio(dev, &s->iomem_diag);
dd53ded3 311 }
0284dc54 312
81a322d4 313 return 0;
7eb0c8e8 314}
49e66373 315
999e12bb 316static Property ecc_properties[] = {
c7bcc85d 317 DEFINE_PROP_UINT32("version", ECCState, version, -1),
999e12bb
AL
318 DEFINE_PROP_END_OF_LIST(),
319};
320
321static void ecc_class_init(ObjectClass *klass, void *data)
322{
39bffca2 323 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
324 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
325
326 k->init = ecc_init1;
39bffca2
AL
327 dc->reset = ecc_reset;
328 dc->vmsd = &vmstate_ecc;
329 dc->props = ecc_properties;
999e12bb
AL
330}
331
8c43a6f0 332static const TypeInfo ecc_info = {
100bb15c 333 .name = TYPE_ECC_MEMCTL,
39bffca2
AL
334 .parent = TYPE_SYS_BUS_DEVICE,
335 .instance_size = sizeof(ECCState),
336 .class_init = ecc_class_init,
ee6847d1
GH
337};
338
339
83f7d43a 340static void ecc_register_types(void)
49e66373 341{
39bffca2 342 type_register_static(&ecc_info);
49e66373
BS
343}
344
83f7d43a 345type_init(ecc_register_types)
This page took 0.76978 seconds and 4 git commands to generate.