]> Git Repo - qemu.git/blame - target/arm/translate.h
Merge remote-tracking branch 'remotes/cohuck/tags/s390x-20171109' into staging
[qemu.git] / target / arm / translate.h
CommitLineData
f570c61e
AG
1#ifndef TARGET_ARM_TRANSLATE_H
2#define TARGET_ARM_TRANSLATE_H
3
77fc6f5e
LV
4#include "exec/translator.h"
5
6
f570c61e
AG
7/* internal defines */
8typedef struct DisasContext {
dcba3a8d
LV
9 DisasContextBase base;
10
f570c61e 11 target_ulong pc;
13189a90 12 target_ulong next_page_start;
14ade10f 13 uint32_t insn;
f570c61e
AG
14 /* Nonzero if this instruction has been conditionally skipped. */
15 int condjmp;
16 /* The label that will be jumped to when the instruction is skipped. */
42a268c2 17 TCGLabel *condlabel;
f570c61e
AG
18 /* Thumb-2 conditional execution bits. */
19 int condexec_mask;
20 int condexec_cond;
f570c61e 21 int thumb;
f9fd40eb 22 int sctlr_b;
dacf0a2f 23 TCGMemOp be_data;
f570c61e
AG
24#if !defined(CONFIG_USER_ONLY)
25 int user;
26#endif
c1e37810 27 ARMMMUIdx mmu_idx; /* MMU index to use for normal loads/stores */
86fb3fa4
TH
28 bool tbi0; /* TBI0 for EL0/1 or TBI for EL2/3 */
29 bool tbi1; /* TBI1 for EL0/1, not used for EL2/3 */
3f342b9e 30 bool ns; /* Use non-secure CPREG bank on access */
9dbbc748 31 int fp_excp_el; /* FP exception EL or 0 if enabled */
cef9ee70
SS
32 /* Flag indicating that exceptions from secure mode are routed to EL3. */
33 bool secure_routed_to_el3;
8c6afa6a 34 bool vfp_enabled; /* FP enabled via FPSCR.EN */
f570c61e
AG
35 int vec_len;
36 int vec_stride;
064c379c 37 bool v7m_handler_mode;
fb602cb7 38 bool v8m_secure; /* true if v8M and we're in Secure mode */
d4a2dc67
PM
39 /* Immediate value in AArch32 SVC insn; must be set if is_jmp == DISAS_SWI
40 * so that top level loop can generate correct syndrome information.
41 */
42 uint32_t svc_imm;
3926cc84 43 int aarch64;
dcbff19b 44 int current_el;
60322b39 45 GHashTable *cp_regs;
a984e42c 46 uint64_t features; /* CPU features bits */
90e49638
PM
47 /* Because unallocated encodings generate different exception syndrome
48 * information from traps due to FP being disabled, we can't do a single
49 * "is fp access disabled" check at a high level in the decode tree.
50 * To help in catching bugs where the access check was forgotten in some
51 * code path, we set this flag when the access check is done, and assert
52 * that it is set at the point where we actually touch the FP regs.
53 */
54 bool fp_access_checked;
7ea47fe7
PM
55 /* ARMv8 single-step state (this is distinct from the QEMU gdbstub
56 * single-step support).
57 */
58 bool ss_active;
59 bool pstate_ss;
60 /* True if the insn just emitted was a load-exclusive instruction
61 * (necessary for syndrome information for single step exceptions),
62 * ie A64 LDX*, LDAX*, A32/T32 LDREX*, LDAEX*.
63 */
64 bool is_ldex;
65 /* True if a single-step exception will be taken to the current EL */
66 bool ss_same_el;
c0f4af17
PM
67 /* Bottom two bits of XScale c15_cpar coprocessor access control reg */
68 int c15_cpar;
aaa1f954
EI
69 /* TCG op index of the current insn_start. */
70 int insn_start_idx;
11e169de
AG
71#define TMP_A64_MAX 16
72 int tmp_a64_count;
73 TCGv_i64 tmp_a64[TMP_A64_MAX];
f570c61e
AG
74} DisasContext;
75
6c2c63d3
RH
76typedef struct DisasCompare {
77 TCGCond cond;
78 TCGv_i32 value;
79 bool value_global;
80} DisasCompare;
81
78bcaa3e 82/* Share the TCG temporaries common between 32 and 64 bit modes. */
78bcaa3e
RH
83extern TCGv_i32 cpu_NF, cpu_ZF, cpu_CF, cpu_VF;
84extern TCGv_i64 cpu_exclusive_addr;
85extern TCGv_i64 cpu_exclusive_val;
3407ad0e 86
a984e42c
PM
87static inline int arm_dc_feature(DisasContext *dc, int feature)
88{
89 return (dc->features & (1ULL << feature)) != 0;
90}
91
9d4c4e87
EI
92static inline int get_mem_index(DisasContext *s)
93{
8bd5c820 94 return arm_to_core_mmu_idx(s->mmu_idx);
9d4c4e87
EI
95}
96
73710361
GB
97/* Function used to determine the target exception EL when otherwise not known
98 * or default.
99 */
100static inline int default_exception_el(DisasContext *s)
101{
102 /* If we are coming from secure EL0 in a system with a 32-bit EL3, then
103 * there is no secure EL1, so we route exceptions to EL3. Otherwise,
104 * exceptions can only be routed to ELs above 1, so we target the higher of
105 * 1 or the current EL.
106 */
cef9ee70 107 return (s->mmu_idx == ARMMMUIdx_S1SE0 && s->secure_routed_to_el3)
73710361
GB
108 ? 3 : MAX(1, s->current_el);
109}
110
9bb6558a
PM
111static void disas_set_insn_syndrome(DisasContext *s, uint32_t syn)
112{
113 /* We don't need to save all of the syndrome so we mask and shift
114 * out unneeded bits to help the sleb128 encoder do a better job.
115 */
116 syn &= ARM_INSN_START_WORD2_MASK;
117 syn >>= ARM_INSN_START_WORD2_SHIFT;
118
119 /* We check and clear insn_start_idx to catch multiple updates. */
120 assert(s->insn_start_idx != 0);
121 tcg_set_insn_param(s->insn_start_idx, 2, syn);
122 s->insn_start_idx = 0;
123}
124
77fc6f5e
LV
125/* is_jmp field values */
126#define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */
127#define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */
40f860cd
PM
128/* These instructions trap after executing, so the A32/T32 decoder must
129 * defer them until after the conditional execution state has been updated.
130 * WFI also needs special handling when single-stepping.
131 */
77fc6f5e
LV
132#define DISAS_WFI DISAS_TARGET_2
133#define DISAS_SWI DISAS_TARGET_3
72c1d3af 134/* WFE */
77fc6f5e
LV
135#define DISAS_WFE DISAS_TARGET_4
136#define DISAS_HVC DISAS_TARGET_5
137#define DISAS_SMC DISAS_TARGET_6
138#define DISAS_YIELD DISAS_TARGET_7
3bb8a96f
PM
139/* M profile branch which might be an exception return (and so needs
140 * custom end-of-TB code)
141 */
77fc6f5e 142#define DISAS_BX_EXCRET DISAS_TARGET_8
8a6b28c7 143/* For instructions which want an immediate exit to the main loop,
abd1fb0e
AB
144 * as opposed to attempting to use lookup_and_goto_ptr. Unlike
145 * DISAS_UPDATE this doesn't write the PC on exiting the translation
146 * loop so you need to ensure something (gen_a64_set_pc_im or runtime
147 * helper) has done so before we reach return from cpu_tb_exec.
8a6b28c7 148 */
77fc6f5e 149#define DISAS_EXIT DISAS_TARGET_9
40f860cd 150
14ade10f
AG
151#ifdef TARGET_AARCH64
152void a64_translate_init(void);
14ade10f 153void gen_a64_set_pc_im(uint64_t val);
17731115
PM
154void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
155 fprintf_function cpu_fprintf, int flags);
23169224 156extern const TranslatorOps aarch64_translator_ops;
14ade10f
AG
157#else
158static inline void a64_translate_init(void)
159{
160}
161
14ade10f
AG
162static inline void gen_a64_set_pc_im(uint64_t val)
163{
164}
17731115
PM
165
166static inline void aarch64_cpu_dump_state(CPUState *cs, FILE *f,
167 fprintf_function cpu_fprintf,
168 int flags)
169{
170}
14ade10f
AG
171#endif
172
6c2c63d3
RH
173void arm_test_cc(DisasCompare *cmp, int cc);
174void arm_free_cc(DisasCompare *cmp);
175void arm_jump_cc(DisasCompare *cmp, TCGLabel *label);
42a268c2 176void arm_gen_test_cc(int cc, TCGLabel *label);
39fb730a 177
f570c61e 178#endif /* TARGET_ARM_TRANSLATE_H */
This page took 0.268097 seconds and 4 git commands to generate.