]> Git Repo - qemu.git/blame - hw/arm/musicpal.c
hw/arm/musicpal: Don't connect two qemu_irqs directly to the same input
[qemu.git] / hw / arm / musicpal.c
CommitLineData
24859b68
AZ
1/*
2 * Marvell MV88W8618 / Freecom MusicPal emulation.
3 *
4 * Copyright (c) 2008 Jan Kiszka
5 *
8e31bf38 6 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
7 *
8 * Contributions after 2012-01-13 are licensed under the terms of the
9 * GNU GPL, version 2 or (at your option) any later version.
24859b68
AZ
10 */
11
12b16722 12#include "qemu/osdep.h"
da34e65c 13#include "qapi/error.h"
4771d756 14#include "cpu.h"
83c9f4ca 15#include "hw/sysbus.h"
d6454270 16#include "migration/vmstate.h"
12ec8bd5 17#include "hw/arm/boot.h"
1422e32d 18#include "net/net.h"
9c17d615 19#include "sysemu/sysemu.h"
83c9f4ca 20#include "hw/boards.h"
0d09e41a 21#include "hw/char/serial.h"
650d103d 22#include "hw/hw.h"
1de7afc9 23#include "qemu/timer.h"
83c9f4ca 24#include "hw/ptimer.h"
a27bd6c7 25#include "hw/qdev-properties.h"
0d09e41a 26#include "hw/block/flash.h"
28ecbaee 27#include "ui/console.h"
0d09e41a 28#include "hw/i2c/i2c.h"
64552b6b 29#include "hw/irq.h"
498661dd 30#include "hw/or-irq.h"
7ab14c5a 31#include "hw/audio/wm8750.h"
fa1d36df 32#include "sysemu/block-backend.h"
54d31236 33#include "sysemu/runstate.h"
79ed6fd6 34#include "sysemu/dma.h"
022c62cb 35#include "exec/address-spaces.h"
28ecbaee 36#include "ui/pixel_ops.h"
3ed61312 37#include "qemu/cutils.h"
db1015e9 38#include "qom/object.h"
24859b68 39
718ec0be 40#define MP_MISC_BASE 0x80002000
41#define MP_MISC_SIZE 0x00001000
42
24859b68
AZ
43#define MP_ETH_BASE 0x80008000
44#define MP_ETH_SIZE 0x00001000
45
718ec0be 46#define MP_WLAN_BASE 0x8000C000
47#define MP_WLAN_SIZE 0x00000800
48
24859b68
AZ
49#define MP_UART1_BASE 0x8000C840
50#define MP_UART2_BASE 0x8000C940
51
718ec0be 52#define MP_GPIO_BASE 0x8000D000
53#define MP_GPIO_SIZE 0x00001000
54
24859b68
AZ
55#define MP_FLASHCFG_BASE 0x90006000
56#define MP_FLASHCFG_SIZE 0x00001000
57
58#define MP_AUDIO_BASE 0x90007000
24859b68
AZ
59
60#define MP_PIC_BASE 0x90008000
61#define MP_PIC_SIZE 0x00001000
62
63#define MP_PIT_BASE 0x90009000
64#define MP_PIT_SIZE 0x00001000
65
66#define MP_LCD_BASE 0x9000c000
67#define MP_LCD_SIZE 0x00001000
68
69#define MP_SRAM_BASE 0xC0000000
70#define MP_SRAM_SIZE 0x00020000
71
72#define MP_RAM_DEFAULT_SIZE 32*1024*1024
73#define MP_FLASH_SIZE_MAX 32*1024*1024
74
75#define MP_TIMER1_IRQ 4
b47b50fa
PB
76#define MP_TIMER2_IRQ 5
77#define MP_TIMER3_IRQ 6
24859b68
AZ
78#define MP_TIMER4_IRQ 7
79#define MP_EHCI_IRQ 8
80#define MP_ETH_IRQ 9
498661dd 81#define MP_UART_SHARED_IRQ 11
24859b68
AZ
82#define MP_GPIO_IRQ 12
83#define MP_RTC_IRQ 28
84#define MP_AUDIO_IRQ 30
85
24859b68 86/* Wolfson 8750 I2C address */
64258229 87#define MP_WM_ADDR 0x1A
24859b68 88
24859b68
AZ
89/* Ethernet register offsets */
90#define MP_ETH_SMIR 0x010
91#define MP_ETH_PCXR 0x408
92#define MP_ETH_SDCMR 0x448
93#define MP_ETH_ICR 0x450
94#define MP_ETH_IMR 0x458
95#define MP_ETH_FRDP0 0x480
96#define MP_ETH_FRDP1 0x484
97#define MP_ETH_FRDP2 0x488
98#define MP_ETH_FRDP3 0x48C
99#define MP_ETH_CRDP0 0x4A0
100#define MP_ETH_CRDP1 0x4A4
101#define MP_ETH_CRDP2 0x4A8
102#define MP_ETH_CRDP3 0x4AC
103#define MP_ETH_CTDP0 0x4E0
104#define MP_ETH_CTDP1 0x4E4
24859b68
AZ
105
106/* MII PHY access */
107#define MP_ETH_SMIR_DATA 0x0000FFFF
108#define MP_ETH_SMIR_ADDR 0x03FF0000
109#define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */
110#define MP_ETH_SMIR_RDVALID (1 << 27)
111
112/* PHY registers */
113#define MP_ETH_PHY1_BMSR 0x00210000
114#define MP_ETH_PHY1_PHYSID1 0x00410000
115#define MP_ETH_PHY1_PHYSID2 0x00610000
116
117#define MP_PHY_BMSR_LINK 0x0004
118#define MP_PHY_BMSR_AUTONEG 0x0008
119
120#define MP_PHY_88E3015 0x01410E20
121
122/* TX descriptor status */
2b194951 123#define MP_ETH_TX_OWN (1U << 31)
24859b68
AZ
124
125/* RX descriptor status */
2b194951 126#define MP_ETH_RX_OWN (1U << 31)
24859b68
AZ
127
128/* Interrupt cause/mask bits */
129#define MP_ETH_IRQ_RX_BIT 0
130#define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT)
131#define MP_ETH_IRQ_TXHI_BIT 2
132#define MP_ETH_IRQ_TXLO_BIT 3
133
134/* Port config bits */
135#define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */
136
137/* SDMA command bits */
138#define MP_ETH_CMD_TXHI (1 << 23)
139#define MP_ETH_CMD_TXLO (1 << 22)
140
141typedef struct mv88w8618_tx_desc {
142 uint32_t cmdstat;
143 uint16_t res;
144 uint16_t bytes;
145 uint32_t buffer;
146 uint32_t next;
147} mv88w8618_tx_desc;
148
149typedef struct mv88w8618_rx_desc {
150 uint32_t cmdstat;
151 uint16_t bytes;
152 uint16_t buffer_size;
153 uint32_t buffer;
154 uint32_t next;
155} mv88w8618_rx_desc;
156
a77d90e6 157#define TYPE_MV88W8618_ETH "mv88w8618_eth"
8063396b 158OBJECT_DECLARE_SIMPLE_TYPE(mv88w8618_eth_state, MV88W8618_ETH)
a77d90e6 159
db1015e9 160struct mv88w8618_eth_state {
a77d90e6
AF
161 /*< private >*/
162 SysBusDevice parent_obj;
163 /*< public >*/
164
19b4a424 165 MemoryRegion iomem;
24859b68 166 qemu_irq irq;
79ed6fd6
PMD
167 MemoryRegion *dma_mr;
168 AddressSpace dma_as;
24859b68
AZ
169 uint32_t smir;
170 uint32_t icr;
171 uint32_t imr;
b946a153 172 int mmio_index;
d5b61ddd 173 uint32_t vlan_header;
930c8682
PB
174 uint32_t tx_queue[2];
175 uint32_t rx_queue[4];
176 uint32_t frx_queue[4];
177 uint32_t cur_rx[4];
3a94dd18 178 NICState *nic;
4c91cd28 179 NICConf conf;
db1015e9 180};
24859b68 181
79ed6fd6
PMD
182static void eth_rx_desc_put(AddressSpace *dma_as, uint32_t addr,
183 mv88w8618_rx_desc *desc)
930c8682
PB
184{
185 cpu_to_le32s(&desc->cmdstat);
186 cpu_to_le16s(&desc->bytes);
187 cpu_to_le16s(&desc->buffer_size);
188 cpu_to_le32s(&desc->buffer);
189 cpu_to_le32s(&desc->next);
79ed6fd6 190 dma_memory_write(dma_as, addr, desc, sizeof(*desc));
930c8682
PB
191}
192
79ed6fd6
PMD
193static void eth_rx_desc_get(AddressSpace *dma_as, uint32_t addr,
194 mv88w8618_rx_desc *desc)
930c8682 195{
79ed6fd6 196 dma_memory_read(dma_as, addr, desc, sizeof(*desc));
930c8682
PB
197 le32_to_cpus(&desc->cmdstat);
198 le16_to_cpus(&desc->bytes);
199 le16_to_cpus(&desc->buffer_size);
200 le32_to_cpus(&desc->buffer);
201 le32_to_cpus(&desc->next);
202}
203
4e68f7a0 204static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size)
24859b68 205{
cc1f0f45 206 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
930c8682
PB
207 uint32_t desc_addr;
208 mv88w8618_rx_desc desc;
24859b68
AZ
209 int i;
210
211 for (i = 0; i < 4; i++) {
930c8682 212 desc_addr = s->cur_rx[i];
49fedd0d 213 if (!desc_addr) {
24859b68 214 continue;
49fedd0d 215 }
24859b68 216 do {
79ed6fd6 217 eth_rx_desc_get(&s->dma_as, desc_addr, &desc);
930c8682 218 if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) {
79ed6fd6 219 dma_memory_write(&s->dma_as, desc.buffer + s->vlan_header,
930c8682
PB
220 buf, size);
221 desc.bytes = size + s->vlan_header;
222 desc.cmdstat &= ~MP_ETH_RX_OWN;
223 s->cur_rx[i] = desc.next;
24859b68
AZ
224
225 s->icr |= MP_ETH_IRQ_RX;
49fedd0d 226 if (s->icr & s->imr) {
24859b68 227 qemu_irq_raise(s->irq);
49fedd0d 228 }
79ed6fd6 229 eth_rx_desc_put(&s->dma_as, desc_addr, &desc);
4f1c942b 230 return size;
24859b68 231 }
930c8682
PB
232 desc_addr = desc.next;
233 } while (desc_addr != s->rx_queue[i]);
24859b68 234 }
4f1c942b 235 return size;
24859b68
AZ
236}
237
79ed6fd6
PMD
238static void eth_tx_desc_put(AddressSpace *dma_as, uint32_t addr,
239 mv88w8618_tx_desc *desc)
930c8682
PB
240{
241 cpu_to_le32s(&desc->cmdstat);
242 cpu_to_le16s(&desc->res);
243 cpu_to_le16s(&desc->bytes);
244 cpu_to_le32s(&desc->buffer);
245 cpu_to_le32s(&desc->next);
79ed6fd6 246 dma_memory_write(dma_as, addr, desc, sizeof(*desc));
930c8682
PB
247}
248
79ed6fd6
PMD
249static void eth_tx_desc_get(AddressSpace *dma_as, uint32_t addr,
250 mv88w8618_tx_desc *desc)
930c8682 251{
79ed6fd6 252 dma_memory_read(dma_as, addr, desc, sizeof(*desc));
930c8682
PB
253 le32_to_cpus(&desc->cmdstat);
254 le16_to_cpus(&desc->res);
255 le16_to_cpus(&desc->bytes);
256 le32_to_cpus(&desc->buffer);
257 le32_to_cpus(&desc->next);
258}
259
24859b68
AZ
260static void eth_send(mv88w8618_eth_state *s, int queue_index)
261{
930c8682
PB
262 uint32_t desc_addr = s->tx_queue[queue_index];
263 mv88w8618_tx_desc desc;
07b064e9 264 uint32_t next_desc;
930c8682
PB
265 uint8_t buf[2048];
266 int len;
267
24859b68 268 do {
79ed6fd6 269 eth_tx_desc_get(&s->dma_as, desc_addr, &desc);
07b064e9 270 next_desc = desc.next;
930c8682
PB
271 if (desc.cmdstat & MP_ETH_TX_OWN) {
272 len = desc.bytes;
273 if (len < 2048) {
79ed6fd6 274 dma_memory_read(&s->dma_as, desc.buffer, buf, len);
b356f76d 275 qemu_send_packet(qemu_get_queue(s->nic), buf, len);
930c8682
PB
276 }
277 desc.cmdstat &= ~MP_ETH_TX_OWN;
24859b68 278 s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index);
79ed6fd6 279 eth_tx_desc_put(&s->dma_as, desc_addr, &desc);
24859b68 280 }
07b064e9 281 desc_addr = next_desc;
930c8682 282 } while (desc_addr != s->tx_queue[queue_index]);
24859b68
AZ
283}
284
a8170e5e 285static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset,
19b4a424 286 unsigned size)
24859b68
AZ
287{
288 mv88w8618_eth_state *s = opaque;
289
24859b68
AZ
290 switch (offset) {
291 case MP_ETH_SMIR:
292 if (s->smir & MP_ETH_SMIR_OPCODE) {
293 switch (s->smir & MP_ETH_SMIR_ADDR) {
294 case MP_ETH_PHY1_BMSR:
295 return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG |
296 MP_ETH_SMIR_RDVALID;
297 case MP_ETH_PHY1_PHYSID1:
298 return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID;
299 case MP_ETH_PHY1_PHYSID2:
300 return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID;
301 default:
302 return MP_ETH_SMIR_RDVALID;
303 }
304 }
305 return 0;
306
307 case MP_ETH_ICR:
308 return s->icr;
309
310 case MP_ETH_IMR:
311 return s->imr;
312
313 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 314 return s->frx_queue[(offset - MP_ETH_FRDP0)/4];
24859b68
AZ
315
316 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
930c8682 317 return s->rx_queue[(offset - MP_ETH_CRDP0)/4];
24859b68 318
cf143ad3 319 case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
930c8682 320 return s->tx_queue[(offset - MP_ETH_CTDP0)/4];
24859b68
AZ
321
322 default:
323 return 0;
324 }
325}
326
a8170e5e 327static void mv88w8618_eth_write(void *opaque, hwaddr offset,
19b4a424 328 uint64_t value, unsigned size)
24859b68
AZ
329{
330 mv88w8618_eth_state *s = opaque;
331
24859b68
AZ
332 switch (offset) {
333 case MP_ETH_SMIR:
334 s->smir = value;
335 break;
336
337 case MP_ETH_PCXR:
338 s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2;
339 break;
340
341 case MP_ETH_SDCMR:
49fedd0d 342 if (value & MP_ETH_CMD_TXHI) {
24859b68 343 eth_send(s, 1);
49fedd0d
JK
344 }
345 if (value & MP_ETH_CMD_TXLO) {
24859b68 346 eth_send(s, 0);
49fedd0d
JK
347 }
348 if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) {
24859b68 349 qemu_irq_raise(s->irq);
49fedd0d 350 }
24859b68
AZ
351 break;
352
353 case MP_ETH_ICR:
354 s->icr &= value;
355 break;
356
357 case MP_ETH_IMR:
358 s->imr = value;
49fedd0d 359 if (s->icr & s->imr) {
24859b68 360 qemu_irq_raise(s->irq);
49fedd0d 361 }
24859b68
AZ
362 break;
363
364 case MP_ETH_FRDP0 ... MP_ETH_FRDP3:
930c8682 365 s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value;
24859b68
AZ
366 break;
367
368 case MP_ETH_CRDP0 ... MP_ETH_CRDP3:
369 s->rx_queue[(offset - MP_ETH_CRDP0)/4] =
930c8682 370 s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value;
24859b68
AZ
371 break;
372
cf143ad3 373 case MP_ETH_CTDP0 ... MP_ETH_CTDP1:
930c8682 374 s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value;
24859b68
AZ
375 break;
376 }
377}
378
19b4a424
AK
379static const MemoryRegionOps mv88w8618_eth_ops = {
380 .read = mv88w8618_eth_read,
381 .write = mv88w8618_eth_write,
382 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
383};
384
4e68f7a0 385static void eth_cleanup(NetClientState *nc)
b946a153 386{
cc1f0f45 387 mv88w8618_eth_state *s = qemu_get_nic_opaque(nc);
b946a153 388
3a94dd18 389 s->nic = NULL;
b946a153
AL
390}
391
3a94dd18 392static NetClientInfo net_mv88w8618_info = {
f394b2e2 393 .type = NET_CLIENT_DRIVER_NIC,
3a94dd18 394 .size = sizeof(NICState),
3a94dd18
MM
395 .receive = eth_receive,
396 .cleanup = eth_cleanup,
397};
398
ece71994 399static void mv88w8618_eth_init(Object *obj)
24859b68 400{
ece71994 401 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
a77d90e6
AF
402 DeviceState *dev = DEVICE(sbd);
403 mv88w8618_eth_state *s = MV88W8618_ETH(dev);
0ae18cee 404
a77d90e6 405 sysbus_init_irq(sbd, &s->irq);
ece71994 406 memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s,
64bde0f3 407 "mv88w8618-eth", MP_ETH_SIZE);
a77d90e6 408 sysbus_init_mmio(sbd, &s->iomem);
ece71994
XZ
409}
410
411static void mv88w8618_eth_realize(DeviceState *dev, Error **errp)
412{
413 mv88w8618_eth_state *s = MV88W8618_ETH(dev);
414
79ed6fd6
PMD
415 if (!s->dma_mr) {
416 error_setg(errp, TYPE_MV88W8618_ETH " 'dma-memory' link not set");
417 return;
418 }
419
420 address_space_init(&s->dma_as, s->dma_mr, "emac-dma");
ece71994
XZ
421 s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf,
422 object_get_typename(OBJECT(dev)), dev->id, s);
24859b68
AZ
423}
424
d5b61ddd
JK
425static const VMStateDescription mv88w8618_eth_vmsd = {
426 .name = "mv88w8618_eth",
427 .version_id = 1,
428 .minimum_version_id = 1,
d5b61ddd
JK
429 .fields = (VMStateField[]) {
430 VMSTATE_UINT32(smir, mv88w8618_eth_state),
431 VMSTATE_UINT32(icr, mv88w8618_eth_state),
432 VMSTATE_UINT32(imr, mv88w8618_eth_state),
433 VMSTATE_UINT32(vlan_header, mv88w8618_eth_state),
434 VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2),
435 VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4),
436 VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4),
437 VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4),
438 VMSTATE_END_OF_LIST()
439 }
440};
441
999e12bb
AL
442static Property mv88w8618_eth_properties[] = {
443 DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf),
79ed6fd6
PMD
444 DEFINE_PROP_LINK("dma-memory", mv88w8618_eth_state, dma_mr,
445 TYPE_MEMORY_REGION, MemoryRegion *),
999e12bb
AL
446 DEFINE_PROP_END_OF_LIST(),
447};
448
449static void mv88w8618_eth_class_init(ObjectClass *klass, void *data)
450{
39bffca2 451 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 452
39bffca2 453 dc->vmsd = &mv88w8618_eth_vmsd;
4f67d30b 454 device_class_set_props(dc, mv88w8618_eth_properties);
ece71994 455 dc->realize = mv88w8618_eth_realize;
999e12bb
AL
456}
457
8c43a6f0 458static const TypeInfo mv88w8618_eth_info = {
a77d90e6 459 .name = TYPE_MV88W8618_ETH,
39bffca2
AL
460 .parent = TYPE_SYS_BUS_DEVICE,
461 .instance_size = sizeof(mv88w8618_eth_state),
ece71994 462 .instance_init = mv88w8618_eth_init,
39bffca2 463 .class_init = mv88w8618_eth_class_init,
d5b61ddd
JK
464};
465
24859b68
AZ
466/* LCD register offsets */
467#define MP_LCD_IRQCTRL 0x180
468#define MP_LCD_IRQSTAT 0x184
469#define MP_LCD_SPICTRL 0x1ac
470#define MP_LCD_INST 0x1bc
471#define MP_LCD_DATA 0x1c0
472
473/* Mode magics */
474#define MP_LCD_SPI_DATA 0x00100011
475#define MP_LCD_SPI_CMD 0x00104011
476#define MP_LCD_SPI_INVALID 0x00000000
477
478/* Commmands */
479#define MP_LCD_INST_SETPAGE0 0xB0
480/* ... */
481#define MP_LCD_INST_SETPAGE7 0xB7
482
483#define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */
484
2cca58fd 485#define TYPE_MUSICPAL_LCD "musicpal_lcd"
8063396b 486OBJECT_DECLARE_SIMPLE_TYPE(musicpal_lcd_state, MUSICPAL_LCD)
2cca58fd 487
db1015e9 488struct musicpal_lcd_state {
2cca58fd
AF
489 /*< private >*/
490 SysBusDevice parent_obj;
491 /*< public >*/
492
19b4a424 493 MemoryRegion iomem;
343ec8e4 494 uint32_t brightness;
24859b68
AZ
495 uint32_t mode;
496 uint32_t irqctrl;
d5b61ddd
JK
497 uint32_t page;
498 uint32_t page_off;
c78f7137 499 QemuConsole *con;
24859b68 500 uint8_t video_ram[128*64/8];
db1015e9 501};
24859b68 502
343ec8e4 503static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col)
24859b68 504{
343ec8e4
BC
505 switch (s->brightness) {
506 case 7:
507 return col;
508 case 0:
24859b68 509 return 0;
24859b68 510 default:
343ec8e4 511 return (col * s->brightness) / 7;
24859b68
AZ
512 }
513}
514
0266f2c7
AZ
515#define SET_LCD_PIXEL(depth, type) \
516static inline void glue(set_lcd_pixel, depth) \
517 (musicpal_lcd_state *s, int x, int y, type col) \
518{ \
519 int dx, dy; \
c78f7137
GH
520 DisplaySurface *surface = qemu_console_surface(s->con); \
521 type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \
0266f2c7
AZ
522\
523 for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \
524 for (dx = 0; dx < 3; dx++, pixel++) \
525 *pixel = col; \
24859b68 526}
0266f2c7
AZ
527SET_LCD_PIXEL(8, uint8_t)
528SET_LCD_PIXEL(16, uint16_t)
529SET_LCD_PIXEL(32, uint32_t)
530
24859b68
AZ
531static void lcd_refresh(void *opaque)
532{
533 musicpal_lcd_state *s = opaque;
c78f7137 534 DisplaySurface *surface = qemu_console_surface(s->con);
0266f2c7 535 int x, y, col;
24859b68 536
c78f7137 537 switch (surface_bits_per_pixel(surface)) {
0266f2c7
AZ
538 case 0:
539 return;
540#define LCD_REFRESH(depth, func) \
541 case depth: \
343ec8e4
BC
542 col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \
543 scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \
544 scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \
49fedd0d
JK
545 for (x = 0; x < 128; x++) { \
546 for (y = 0; y < 64; y++) { \
547 if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \
0266f2c7 548 glue(set_lcd_pixel, depth)(s, x, y, col); \
49fedd0d 549 } else { \
0266f2c7 550 glue(set_lcd_pixel, depth)(s, x, y, 0); \
49fedd0d
JK
551 } \
552 } \
553 } \
0266f2c7
AZ
554 break;
555 LCD_REFRESH(8, rgb_to_pixel8)
556 LCD_REFRESH(16, rgb_to_pixel16)
c78f7137 557 LCD_REFRESH(32, (is_surface_bgr(surface) ?
bf9b48af 558 rgb_to_pixel32bgr : rgb_to_pixel32))
0266f2c7 559 default:
2ac71179 560 hw_error("unsupported colour depth %i\n",
c78f7137 561 surface_bits_per_pixel(surface));
0266f2c7 562 }
24859b68 563
c78f7137 564 dpy_gfx_update(s->con, 0, 0, 128*3, 64*3);
24859b68
AZ
565}
566
167bc3d2
AZ
567static void lcd_invalidate(void *opaque)
568{
167bc3d2
AZ
569}
570
2c79fed3 571static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level)
343ec8e4 572{
243cd13c 573 musicpal_lcd_state *s = opaque;
343ec8e4
BC
574 s->brightness &= ~(1 << irq);
575 s->brightness |= level << irq;
576}
577
a8170e5e 578static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset,
19b4a424 579 unsigned size)
24859b68
AZ
580{
581 musicpal_lcd_state *s = opaque;
582
24859b68
AZ
583 switch (offset) {
584 case MP_LCD_IRQCTRL:
585 return s->irqctrl;
586
587 default:
588 return 0;
589 }
590}
591
a8170e5e 592static void musicpal_lcd_write(void *opaque, hwaddr offset,
19b4a424 593 uint64_t value, unsigned size)
24859b68
AZ
594{
595 musicpal_lcd_state *s = opaque;
596
24859b68
AZ
597 switch (offset) {
598 case MP_LCD_IRQCTRL:
599 s->irqctrl = value;
600 break;
601
602 case MP_LCD_SPICTRL:
49fedd0d 603 if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) {
24859b68 604 s->mode = value;
49fedd0d 605 } else {
24859b68 606 s->mode = MP_LCD_SPI_INVALID;
49fedd0d 607 }
24859b68
AZ
608 break;
609
610 case MP_LCD_INST:
611 if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) {
612 s->page = value - MP_LCD_INST_SETPAGE0;
613 s->page_off = 0;
614 }
615 break;
616
617 case MP_LCD_DATA:
618 if (s->mode == MP_LCD_SPI_CMD) {
619 if (value >= MP_LCD_INST_SETPAGE0 &&
620 value <= MP_LCD_INST_SETPAGE7) {
621 s->page = value - MP_LCD_INST_SETPAGE0;
622 s->page_off = 0;
623 }
624 } else if (s->mode == MP_LCD_SPI_DATA) {
625 s->video_ram[s->page*128 + s->page_off] = value;
626 s->page_off = (s->page_off + 1) & 127;
627 }
628 break;
629 }
630}
631
19b4a424
AK
632static const MemoryRegionOps musicpal_lcd_ops = {
633 .read = musicpal_lcd_read,
634 .write = musicpal_lcd_write,
635 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
636};
637
380cd056
GH
638static const GraphicHwOps musicpal_gfx_ops = {
639 .invalidate = lcd_invalidate,
640 .gfx_update = lcd_refresh,
641};
642
ece71994
XZ
643static void musicpal_lcd_realize(DeviceState *dev, Error **errp)
644{
645 musicpal_lcd_state *s = MUSICPAL_LCD(dev);
646 s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s);
647 qemu_console_resize(s->con, 128 * 3, 64 * 3);
648}
649
650static void musicpal_lcd_init(Object *obj)
24859b68 651{
ece71994 652 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
2cca58fd
AF
653 DeviceState *dev = DEVICE(sbd);
654 musicpal_lcd_state *s = MUSICPAL_LCD(dev);
24859b68 655
343ec8e4
BC
656 s->brightness = 7;
657
ece71994 658 memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s,
19b4a424 659 "musicpal-lcd", MP_LCD_SIZE);
2cca58fd 660 sysbus_init_mmio(sbd, &s->iomem);
24859b68 661
2cca58fd 662 qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3);
24859b68
AZ
663}
664
d5b61ddd
JK
665static const VMStateDescription musicpal_lcd_vmsd = {
666 .name = "musicpal_lcd",
667 .version_id = 1,
668 .minimum_version_id = 1,
d5b61ddd
JK
669 .fields = (VMStateField[]) {
670 VMSTATE_UINT32(brightness, musicpal_lcd_state),
671 VMSTATE_UINT32(mode, musicpal_lcd_state),
672 VMSTATE_UINT32(irqctrl, musicpal_lcd_state),
673 VMSTATE_UINT32(page, musicpal_lcd_state),
674 VMSTATE_UINT32(page_off, musicpal_lcd_state),
675 VMSTATE_BUFFER(video_ram, musicpal_lcd_state),
676 VMSTATE_END_OF_LIST()
677 }
678};
679
999e12bb
AL
680static void musicpal_lcd_class_init(ObjectClass *klass, void *data)
681{
39bffca2 682 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 683
39bffca2 684 dc->vmsd = &musicpal_lcd_vmsd;
ece71994 685 dc->realize = musicpal_lcd_realize;
999e12bb
AL
686}
687
8c43a6f0 688static const TypeInfo musicpal_lcd_info = {
2cca58fd 689 .name = TYPE_MUSICPAL_LCD,
39bffca2
AL
690 .parent = TYPE_SYS_BUS_DEVICE,
691 .instance_size = sizeof(musicpal_lcd_state),
ece71994 692 .instance_init = musicpal_lcd_init,
39bffca2 693 .class_init = musicpal_lcd_class_init,
d5b61ddd
JK
694};
695
24859b68
AZ
696/* PIC register offsets */
697#define MP_PIC_STATUS 0x00
698#define MP_PIC_ENABLE_SET 0x08
699#define MP_PIC_ENABLE_CLR 0x0C
700
c7bd0fd9 701#define TYPE_MV88W8618_PIC "mv88w8618_pic"
8063396b 702OBJECT_DECLARE_SIMPLE_TYPE(mv88w8618_pic_state, MV88W8618_PIC)
c7bd0fd9 703
db1015e9 704struct mv88w8618_pic_state {
c7bd0fd9
AF
705 /*< private >*/
706 SysBusDevice parent_obj;
707 /*< public >*/
708
19b4a424 709 MemoryRegion iomem;
24859b68
AZ
710 uint32_t level;
711 uint32_t enabled;
712 qemu_irq parent_irq;
db1015e9 713};
24859b68
AZ
714
715static void mv88w8618_pic_update(mv88w8618_pic_state *s)
716{
717 qemu_set_irq(s->parent_irq, (s->level & s->enabled));
718}
719
720static void mv88w8618_pic_set_irq(void *opaque, int irq, int level)
721{
722 mv88w8618_pic_state *s = opaque;
723
49fedd0d 724 if (level) {
24859b68 725 s->level |= 1 << irq;
49fedd0d 726 } else {
24859b68 727 s->level &= ~(1 << irq);
49fedd0d 728 }
24859b68
AZ
729 mv88w8618_pic_update(s);
730}
731
a8170e5e 732static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset,
19b4a424 733 unsigned size)
24859b68
AZ
734{
735 mv88w8618_pic_state *s = opaque;
736
24859b68
AZ
737 switch (offset) {
738 case MP_PIC_STATUS:
739 return s->level & s->enabled;
740
741 default:
742 return 0;
743 }
744}
745
a8170e5e 746static void mv88w8618_pic_write(void *opaque, hwaddr offset,
19b4a424 747 uint64_t value, unsigned size)
24859b68
AZ
748{
749 mv88w8618_pic_state *s = opaque;
750
24859b68
AZ
751 switch (offset) {
752 case MP_PIC_ENABLE_SET:
753 s->enabled |= value;
754 break;
755
756 case MP_PIC_ENABLE_CLR:
757 s->enabled &= ~value;
758 s->level &= ~value;
759 break;
760 }
761 mv88w8618_pic_update(s);
762}
763
d5b61ddd 764static void mv88w8618_pic_reset(DeviceState *d)
24859b68 765{
c7bd0fd9 766 mv88w8618_pic_state *s = MV88W8618_PIC(d);
24859b68
AZ
767
768 s->level = 0;
769 s->enabled = 0;
770}
771
19b4a424
AK
772static const MemoryRegionOps mv88w8618_pic_ops = {
773 .read = mv88w8618_pic_read,
774 .write = mv88w8618_pic_write,
775 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
776};
777
ece71994 778static void mv88w8618_pic_init(Object *obj)
24859b68 779{
ece71994 780 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
c7bd0fd9 781 mv88w8618_pic_state *s = MV88W8618_PIC(dev);
24859b68 782
c7bd0fd9 783 qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32);
b47b50fa 784 sysbus_init_irq(dev, &s->parent_irq);
ece71994 785 memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s,
19b4a424 786 "musicpal-pic", MP_PIC_SIZE);
750ecd44 787 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
788}
789
d5b61ddd
JK
790static const VMStateDescription mv88w8618_pic_vmsd = {
791 .name = "mv88w8618_pic",
792 .version_id = 1,
793 .minimum_version_id = 1,
d5b61ddd
JK
794 .fields = (VMStateField[]) {
795 VMSTATE_UINT32(level, mv88w8618_pic_state),
796 VMSTATE_UINT32(enabled, mv88w8618_pic_state),
797 VMSTATE_END_OF_LIST()
798 }
799};
800
999e12bb
AL
801static void mv88w8618_pic_class_init(ObjectClass *klass, void *data)
802{
39bffca2 803 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 804
39bffca2
AL
805 dc->reset = mv88w8618_pic_reset;
806 dc->vmsd = &mv88w8618_pic_vmsd;
999e12bb
AL
807}
808
8c43a6f0 809static const TypeInfo mv88w8618_pic_info = {
c7bd0fd9 810 .name = TYPE_MV88W8618_PIC,
39bffca2
AL
811 .parent = TYPE_SYS_BUS_DEVICE,
812 .instance_size = sizeof(mv88w8618_pic_state),
ece71994 813 .instance_init = mv88w8618_pic_init,
39bffca2 814 .class_init = mv88w8618_pic_class_init,
d5b61ddd
JK
815};
816
24859b68
AZ
817/* PIT register offsets */
818#define MP_PIT_TIMER1_LENGTH 0x00
819/* ... */
820#define MP_PIT_TIMER4_LENGTH 0x0C
821#define MP_PIT_CONTROL 0x10
822#define MP_PIT_TIMER1_VALUE 0x14
823/* ... */
824#define MP_PIT_TIMER4_VALUE 0x20
825#define MP_BOARD_RESET 0x34
826
827/* Magic board reset value (probably some watchdog behind it) */
828#define MP_BOARD_RESET_MAGIC 0x10000
829
830typedef struct mv88w8618_timer_state {
b47b50fa 831 ptimer_state *ptimer;
24859b68
AZ
832 uint32_t limit;
833 int freq;
834 qemu_irq irq;
835} mv88w8618_timer_state;
836
4adc8541 837#define TYPE_MV88W8618_PIT "mv88w8618_pit"
8063396b 838OBJECT_DECLARE_SIMPLE_TYPE(mv88w8618_pit_state, MV88W8618_PIT)
4adc8541 839
db1015e9 840struct mv88w8618_pit_state {
4adc8541
AF
841 /*< private >*/
842 SysBusDevice parent_obj;
843 /*< public >*/
844
19b4a424 845 MemoryRegion iomem;
b47b50fa 846 mv88w8618_timer_state timer[4];
db1015e9 847};
24859b68
AZ
848
849static void mv88w8618_timer_tick(void *opaque)
850{
851 mv88w8618_timer_state *s = opaque;
852
853 qemu_irq_raise(s->irq);
854}
855
b47b50fa
PB
856static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s,
857 uint32_t freq)
24859b68 858{
b47b50fa 859 sysbus_init_irq(dev, &s->irq);
24859b68
AZ
860 s->freq = freq;
861
d8052a2e 862 s->ptimer = ptimer_init(mv88w8618_timer_tick, s, PTIMER_POLICY_DEFAULT);
24859b68
AZ
863}
864
a8170e5e 865static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset,
19b4a424 866 unsigned size)
24859b68
AZ
867{
868 mv88w8618_pit_state *s = opaque;
869 mv88w8618_timer_state *t;
870
24859b68
AZ
871 switch (offset) {
872 case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE:
b47b50fa
PB
873 t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2];
874 return ptimer_get_count(t->ptimer);
24859b68
AZ
875
876 default:
877 return 0;
878 }
879}
880
a8170e5e 881static void mv88w8618_pit_write(void *opaque, hwaddr offset,
19b4a424 882 uint64_t value, unsigned size)
24859b68
AZ
883{
884 mv88w8618_pit_state *s = opaque;
885 mv88w8618_timer_state *t;
886 int i;
887
24859b68
AZ
888 switch (offset) {
889 case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH:
b47b50fa 890 t = &s->timer[offset >> 2];
24859b68 891 t->limit = value;
d8052a2e 892 ptimer_transaction_begin(t->ptimer);
c88d6bde
JK
893 if (t->limit > 0) {
894 ptimer_set_limit(t->ptimer, t->limit, 1);
895 } else {
896 ptimer_stop(t->ptimer);
897 }
d8052a2e 898 ptimer_transaction_commit(t->ptimer);
24859b68
AZ
899 break;
900
901 case MP_PIT_CONTROL:
902 for (i = 0; i < 4; i++) {
c88d6bde 903 t = &s->timer[i];
d8052a2e 904 ptimer_transaction_begin(t->ptimer);
c88d6bde 905 if (value & 0xf && t->limit > 0) {
b47b50fa
PB
906 ptimer_set_limit(t->ptimer, t->limit, 0);
907 ptimer_set_freq(t->ptimer, t->freq);
908 ptimer_run(t->ptimer, 0);
c88d6bde
JK
909 } else {
910 ptimer_stop(t->ptimer);
24859b68 911 }
d8052a2e 912 ptimer_transaction_commit(t->ptimer);
24859b68
AZ
913 value >>= 4;
914 }
915 break;
916
917 case MP_BOARD_RESET:
49fedd0d 918 if (value == MP_BOARD_RESET_MAGIC) {
cf83f140 919 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
49fedd0d 920 }
24859b68
AZ
921 break;
922 }
923}
924
d5b61ddd 925static void mv88w8618_pit_reset(DeviceState *d)
c88d6bde 926{
4adc8541 927 mv88w8618_pit_state *s = MV88W8618_PIT(d);
c88d6bde
JK
928 int i;
929
930 for (i = 0; i < 4; i++) {
d8052a2e
PM
931 mv88w8618_timer_state *t = &s->timer[i];
932 ptimer_transaction_begin(t->ptimer);
933 ptimer_stop(t->ptimer);
934 ptimer_transaction_commit(t->ptimer);
935 t->limit = 0;
c88d6bde
JK
936 }
937}
938
19b4a424
AK
939static const MemoryRegionOps mv88w8618_pit_ops = {
940 .read = mv88w8618_pit_read,
941 .write = mv88w8618_pit_write,
942 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
943};
944
ece71994 945static void mv88w8618_pit_init(Object *obj)
24859b68 946{
ece71994 947 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
4adc8541 948 mv88w8618_pit_state *s = MV88W8618_PIT(dev);
b47b50fa 949 int i;
24859b68 950
24859b68
AZ
951 /* Letting them all run at 1 MHz is likely just a pragmatic
952 * simplification. */
b47b50fa
PB
953 for (i = 0; i < 4; i++) {
954 mv88w8618_timer_init(dev, &s->timer[i], 1000000);
955 }
24859b68 956
ece71994 957 memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s,
19b4a424 958 "musicpal-pit", MP_PIT_SIZE);
750ecd44 959 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
960}
961
d5b61ddd
JK
962static const VMStateDescription mv88w8618_timer_vmsd = {
963 .name = "timer",
964 .version_id = 1,
965 .minimum_version_id = 1,
d5b61ddd
JK
966 .fields = (VMStateField[]) {
967 VMSTATE_PTIMER(ptimer, mv88w8618_timer_state),
968 VMSTATE_UINT32(limit, mv88w8618_timer_state),
969 VMSTATE_END_OF_LIST()
970 }
971};
972
973static const VMStateDescription mv88w8618_pit_vmsd = {
974 .name = "mv88w8618_pit",
975 .version_id = 1,
976 .minimum_version_id = 1,
d5b61ddd
JK
977 .fields = (VMStateField[]) {
978 VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1,
979 mv88w8618_timer_vmsd, mv88w8618_timer_state),
980 VMSTATE_END_OF_LIST()
981 }
982};
983
999e12bb
AL
984static void mv88w8618_pit_class_init(ObjectClass *klass, void *data)
985{
39bffca2 986 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 987
39bffca2
AL
988 dc->reset = mv88w8618_pit_reset;
989 dc->vmsd = &mv88w8618_pit_vmsd;
999e12bb
AL
990}
991
8c43a6f0 992static const TypeInfo mv88w8618_pit_info = {
4adc8541 993 .name = TYPE_MV88W8618_PIT,
39bffca2
AL
994 .parent = TYPE_SYS_BUS_DEVICE,
995 .instance_size = sizeof(mv88w8618_pit_state),
ece71994 996 .instance_init = mv88w8618_pit_init,
39bffca2 997 .class_init = mv88w8618_pit_class_init,
c88d6bde
JK
998};
999
24859b68
AZ
1000/* Flash config register offsets */
1001#define MP_FLASHCFG_CFGR0 0x04
1002
5952b01c 1003#define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg"
8063396b 1004OBJECT_DECLARE_SIMPLE_TYPE(mv88w8618_flashcfg_state, MV88W8618_FLASHCFG)
5952b01c 1005
db1015e9 1006struct mv88w8618_flashcfg_state {
5952b01c
AF
1007 /*< private >*/
1008 SysBusDevice parent_obj;
1009 /*< public >*/
1010
19b4a424 1011 MemoryRegion iomem;
24859b68 1012 uint32_t cfgr0;
db1015e9 1013};
24859b68 1014
19b4a424 1015static uint64_t mv88w8618_flashcfg_read(void *opaque,
a8170e5e 1016 hwaddr offset,
19b4a424 1017 unsigned size)
24859b68
AZ
1018{
1019 mv88w8618_flashcfg_state *s = opaque;
1020
24859b68
AZ
1021 switch (offset) {
1022 case MP_FLASHCFG_CFGR0:
1023 return s->cfgr0;
1024
1025 default:
1026 return 0;
1027 }
1028}
1029
a8170e5e 1030static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset,
19b4a424 1031 uint64_t value, unsigned size)
24859b68
AZ
1032{
1033 mv88w8618_flashcfg_state *s = opaque;
1034
24859b68
AZ
1035 switch (offset) {
1036 case MP_FLASHCFG_CFGR0:
1037 s->cfgr0 = value;
1038 break;
1039 }
1040}
1041
19b4a424
AK
1042static const MemoryRegionOps mv88w8618_flashcfg_ops = {
1043 .read = mv88w8618_flashcfg_read,
1044 .write = mv88w8618_flashcfg_write,
1045 .endianness = DEVICE_NATIVE_ENDIAN,
24859b68
AZ
1046};
1047
ece71994 1048static void mv88w8618_flashcfg_init(Object *obj)
24859b68 1049{
ece71994 1050 SysBusDevice *dev = SYS_BUS_DEVICE(obj);
5952b01c 1051 mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev);
24859b68 1052
24859b68 1053 s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */
ece71994 1054 memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s,
19b4a424 1055 "musicpal-flashcfg", MP_FLASHCFG_SIZE);
750ecd44 1056 sysbus_init_mmio(dev, &s->iomem);
24859b68
AZ
1057}
1058
d5b61ddd
JK
1059static const VMStateDescription mv88w8618_flashcfg_vmsd = {
1060 .name = "mv88w8618_flashcfg",
1061 .version_id = 1,
1062 .minimum_version_id = 1,
d5b61ddd
JK
1063 .fields = (VMStateField[]) {
1064 VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state),
1065 VMSTATE_END_OF_LIST()
1066 }
1067};
1068
999e12bb
AL
1069static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data)
1070{
39bffca2 1071 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1072
39bffca2 1073 dc->vmsd = &mv88w8618_flashcfg_vmsd;
999e12bb
AL
1074}
1075
8c43a6f0 1076static const TypeInfo mv88w8618_flashcfg_info = {
5952b01c 1077 .name = TYPE_MV88W8618_FLASHCFG,
39bffca2
AL
1078 .parent = TYPE_SYS_BUS_DEVICE,
1079 .instance_size = sizeof(mv88w8618_flashcfg_state),
ece71994 1080 .instance_init = mv88w8618_flashcfg_init,
39bffca2 1081 .class_init = mv88w8618_flashcfg_class_init,
d5b61ddd
JK
1082};
1083
718ec0be 1084/* Misc register offsets */
1085#define MP_MISC_BOARD_REVISION 0x18
1086
1087#define MP_BOARD_REVISION 0x31
1088
db1015e9 1089struct MusicPalMiscState {
a86f200a
PM
1090 SysBusDevice parent_obj;
1091 MemoryRegion iomem;
db1015e9 1092};
a86f200a
PM
1093
1094#define TYPE_MUSICPAL_MISC "musicpal-misc"
8063396b 1095OBJECT_DECLARE_SIMPLE_TYPE(MusicPalMiscState, MUSICPAL_MISC)
a86f200a 1096
a8170e5e 1097static uint64_t musicpal_misc_read(void *opaque, hwaddr offset,
19b4a424 1098 unsigned size)
718ec0be 1099{
1100 switch (offset) {
1101 case MP_MISC_BOARD_REVISION:
1102 return MP_BOARD_REVISION;
1103
1104 default:
1105 return 0;
1106 }
1107}
1108
a8170e5e 1109static void musicpal_misc_write(void *opaque, hwaddr offset,
19b4a424 1110 uint64_t value, unsigned size)
718ec0be 1111{
1112}
1113
19b4a424
AK
1114static const MemoryRegionOps musicpal_misc_ops = {
1115 .read = musicpal_misc_read,
1116 .write = musicpal_misc_write,
1117 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1118};
1119
a86f200a 1120static void musicpal_misc_init(Object *obj)
718ec0be 1121{
a86f200a
PM
1122 SysBusDevice *sd = SYS_BUS_DEVICE(obj);
1123 MusicPalMiscState *s = MUSICPAL_MISC(obj);
718ec0be 1124
64bde0f3 1125 memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL,
19b4a424 1126 "musicpal-misc", MP_MISC_SIZE);
a86f200a 1127 sysbus_init_mmio(sd, &s->iomem);
718ec0be 1128}
1129
a86f200a
PM
1130static const TypeInfo musicpal_misc_info = {
1131 .name = TYPE_MUSICPAL_MISC,
1132 .parent = TYPE_SYS_BUS_DEVICE,
1133 .instance_init = musicpal_misc_init,
1134 .instance_size = sizeof(MusicPalMiscState),
1135};
1136
718ec0be 1137/* WLAN register offsets */
1138#define MP_WLAN_MAGIC1 0x11c
1139#define MP_WLAN_MAGIC2 0x124
1140
a8170e5e 1141static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset,
19b4a424 1142 unsigned size)
718ec0be 1143{
1144 switch (offset) {
1145 /* Workaround to allow loading the binary-only wlandrv.ko crap
1146 * from the original Freecom firmware. */
1147 case MP_WLAN_MAGIC1:
1148 return ~3;
1149 case MP_WLAN_MAGIC2:
1150 return -1;
1151
1152 default:
1153 return 0;
1154 }
1155}
1156
a8170e5e 1157static void mv88w8618_wlan_write(void *opaque, hwaddr offset,
19b4a424 1158 uint64_t value, unsigned size)
718ec0be 1159{
1160}
1161
19b4a424
AK
1162static const MemoryRegionOps mv88w8618_wlan_ops = {
1163 .read = mv88w8618_wlan_read,
1164 .write =mv88w8618_wlan_write,
1165 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1166};
1167
7f7420a0 1168static void mv88w8618_wlan_realize(DeviceState *dev, Error **errp)
718ec0be 1169{
19b4a424 1170 MemoryRegion *iomem = g_new(MemoryRegion, 1);
24859b68 1171
64bde0f3 1172 memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL,
19b4a424 1173 "musicpal-wlan", MP_WLAN_SIZE);
7f7420a0 1174 sysbus_init_mmio(SYS_BUS_DEVICE(dev), iomem);
718ec0be 1175}
24859b68 1176
718ec0be 1177/* GPIO register offsets */
1178#define MP_GPIO_OE_LO 0x008
1179#define MP_GPIO_OUT_LO 0x00c
1180#define MP_GPIO_IN_LO 0x010
708afdf3
JK
1181#define MP_GPIO_IER_LO 0x014
1182#define MP_GPIO_IMR_LO 0x018
718ec0be 1183#define MP_GPIO_ISR_LO 0x020
1184#define MP_GPIO_OE_HI 0x508
1185#define MP_GPIO_OUT_HI 0x50c
1186#define MP_GPIO_IN_HI 0x510
708afdf3
JK
1187#define MP_GPIO_IER_HI 0x514
1188#define MP_GPIO_IMR_HI 0x518
718ec0be 1189#define MP_GPIO_ISR_HI 0x520
24859b68
AZ
1190
1191/* GPIO bits & masks */
24859b68 1192#define MP_GPIO_LCD_BRIGHTNESS 0x00070000
24859b68 1193#define MP_GPIO_I2C_DATA_BIT 29
24859b68
AZ
1194#define MP_GPIO_I2C_CLOCK_BIT 30
1195
1196/* LCD brightness bits in GPIO_OE_HI */
1197#define MP_OE_LCD_BRIGHTNESS 0x0007
1198
7012d4b4 1199#define TYPE_MUSICPAL_GPIO "musicpal_gpio"
8063396b 1200OBJECT_DECLARE_SIMPLE_TYPE(musicpal_gpio_state, MUSICPAL_GPIO)
7012d4b4 1201
db1015e9 1202struct musicpal_gpio_state {
7012d4b4
AF
1203 /*< private >*/
1204 SysBusDevice parent_obj;
1205 /*< public >*/
1206
19b4a424 1207 MemoryRegion iomem;
343ec8e4
BC
1208 uint32_t lcd_brightness;
1209 uint32_t out_state;
1210 uint32_t in_state;
708afdf3
JK
1211 uint32_t ier;
1212 uint32_t imr;
343ec8e4 1213 uint32_t isr;
343ec8e4 1214 qemu_irq irq;
708afdf3 1215 qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */
db1015e9 1216};
343ec8e4
BC
1217
1218static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) {
1219 int i;
1220 uint32_t brightness;
1221
1222 /* compute brightness ratio */
1223 switch (s->lcd_brightness) {
1224 case 0x00000007:
1225 brightness = 0;
1226 break;
1227
1228 case 0x00020000:
1229 brightness = 1;
1230 break;
1231
1232 case 0x00020001:
1233 brightness = 2;
1234 break;
1235
1236 case 0x00040000:
1237 brightness = 3;
1238 break;
1239
1240 case 0x00010006:
1241 brightness = 4;
1242 break;
1243
1244 case 0x00020005:
1245 brightness = 5;
1246 break;
1247
1248 case 0x00040003:
1249 brightness = 6;
1250 break;
1251
1252 case 0x00030004:
1253 default:
1254 brightness = 7;
1255 }
1256
1257 /* set lcd brightness GPIOs */
49fedd0d 1258 for (i = 0; i <= 2; i++) {
343ec8e4 1259 qemu_set_irq(s->out[i], (brightness >> i) & 1);
49fedd0d 1260 }
343ec8e4
BC
1261}
1262
708afdf3 1263static void musicpal_gpio_pin_event(void *opaque, int pin, int level)
343ec8e4 1264{
243cd13c 1265 musicpal_gpio_state *s = opaque;
708afdf3
JK
1266 uint32_t mask = 1 << pin;
1267 uint32_t delta = level << pin;
1268 uint32_t old = s->in_state & mask;
343ec8e4 1269
708afdf3
JK
1270 s->in_state &= ~mask;
1271 s->in_state |= delta;
343ec8e4 1272
708afdf3
JK
1273 if ((old ^ delta) &&
1274 ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) {
1275 s->isr = mask;
1276 qemu_irq_raise(s->irq);
343ec8e4 1277 }
343ec8e4
BC
1278}
1279
a8170e5e 1280static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset,
19b4a424 1281 unsigned size)
24859b68 1282{
243cd13c 1283 musicpal_gpio_state *s = opaque;
343ec8e4 1284
24859b68 1285 switch (offset) {
24859b68 1286 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1287 return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS;
24859b68
AZ
1288
1289 case MP_GPIO_OUT_LO:
343ec8e4 1290 return s->out_state & 0xFFFF;
24859b68 1291 case MP_GPIO_OUT_HI:
343ec8e4 1292 return s->out_state >> 16;
24859b68
AZ
1293
1294 case MP_GPIO_IN_LO:
343ec8e4 1295 return s->in_state & 0xFFFF;
24859b68 1296 case MP_GPIO_IN_HI:
343ec8e4 1297 return s->in_state >> 16;
24859b68 1298
708afdf3
JK
1299 case MP_GPIO_IER_LO:
1300 return s->ier & 0xFFFF;
1301 case MP_GPIO_IER_HI:
1302 return s->ier >> 16;
1303
1304 case MP_GPIO_IMR_LO:
1305 return s->imr & 0xFFFF;
1306 case MP_GPIO_IMR_HI:
1307 return s->imr >> 16;
1308
24859b68 1309 case MP_GPIO_ISR_LO:
343ec8e4 1310 return s->isr & 0xFFFF;
24859b68 1311 case MP_GPIO_ISR_HI:
343ec8e4 1312 return s->isr >> 16;
24859b68 1313
24859b68
AZ
1314 default:
1315 return 0;
1316 }
1317}
1318
a8170e5e 1319static void musicpal_gpio_write(void *opaque, hwaddr offset,
19b4a424 1320 uint64_t value, unsigned size)
24859b68 1321{
243cd13c 1322 musicpal_gpio_state *s = opaque;
24859b68
AZ
1323 switch (offset) {
1324 case MP_GPIO_OE_HI: /* used for LCD brightness control */
343ec8e4 1325 s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) |
24859b68 1326 (value & MP_OE_LCD_BRIGHTNESS);
343ec8e4 1327 musicpal_gpio_brightness_update(s);
24859b68
AZ
1328 break;
1329
1330 case MP_GPIO_OUT_LO:
343ec8e4 1331 s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF);
24859b68
AZ
1332 break;
1333 case MP_GPIO_OUT_HI:
343ec8e4
BC
1334 s->out_state = (s->out_state & 0xFFFF) | (value << 16);
1335 s->lcd_brightness = (s->lcd_brightness & 0xFFFF) |
1336 (s->out_state & MP_GPIO_LCD_BRIGHTNESS);
1337 musicpal_gpio_brightness_update(s);
d074769c
AZ
1338 qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1);
1339 qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1);
24859b68
AZ
1340 break;
1341
708afdf3
JK
1342 case MP_GPIO_IER_LO:
1343 s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF);
1344 break;
1345 case MP_GPIO_IER_HI:
1346 s->ier = (s->ier & 0xFFFF) | (value << 16);
1347 break;
1348
1349 case MP_GPIO_IMR_LO:
1350 s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF);
1351 break;
1352 case MP_GPIO_IMR_HI:
1353 s->imr = (s->imr & 0xFFFF) | (value << 16);
1354 break;
24859b68
AZ
1355 }
1356}
1357
19b4a424
AK
1358static const MemoryRegionOps musicpal_gpio_ops = {
1359 .read = musicpal_gpio_read,
1360 .write = musicpal_gpio_write,
1361 .endianness = DEVICE_NATIVE_ENDIAN,
718ec0be 1362};
1363
d5b61ddd 1364static void musicpal_gpio_reset(DeviceState *d)
718ec0be 1365{
7012d4b4 1366 musicpal_gpio_state *s = MUSICPAL_GPIO(d);
30624c92
JK
1367
1368 s->lcd_brightness = 0;
1369 s->out_state = 0;
343ec8e4 1370 s->in_state = 0xffffffff;
708afdf3
JK
1371 s->ier = 0;
1372 s->imr = 0;
343ec8e4
BC
1373 s->isr = 0;
1374}
1375
ece71994 1376static void musicpal_gpio_init(Object *obj)
343ec8e4 1377{
ece71994 1378 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
7012d4b4
AF
1379 DeviceState *dev = DEVICE(sbd);
1380 musicpal_gpio_state *s = MUSICPAL_GPIO(dev);
718ec0be 1381
7012d4b4 1382 sysbus_init_irq(sbd, &s->irq);
343ec8e4 1383
ece71994 1384 memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s,
19b4a424 1385 "musicpal-gpio", MP_GPIO_SIZE);
7012d4b4 1386 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4 1387
7012d4b4 1388 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
708afdf3 1389
7012d4b4 1390 qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32);
718ec0be 1391}
1392
d5b61ddd
JK
1393static const VMStateDescription musicpal_gpio_vmsd = {
1394 .name = "musicpal_gpio",
1395 .version_id = 1,
1396 .minimum_version_id = 1,
d5b61ddd
JK
1397 .fields = (VMStateField[]) {
1398 VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state),
1399 VMSTATE_UINT32(out_state, musicpal_gpio_state),
1400 VMSTATE_UINT32(in_state, musicpal_gpio_state),
1401 VMSTATE_UINT32(ier, musicpal_gpio_state),
1402 VMSTATE_UINT32(imr, musicpal_gpio_state),
1403 VMSTATE_UINT32(isr, musicpal_gpio_state),
1404 VMSTATE_END_OF_LIST()
1405 }
1406};
1407
999e12bb
AL
1408static void musicpal_gpio_class_init(ObjectClass *klass, void *data)
1409{
39bffca2 1410 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1411
39bffca2
AL
1412 dc->reset = musicpal_gpio_reset;
1413 dc->vmsd = &musicpal_gpio_vmsd;
999e12bb
AL
1414}
1415
8c43a6f0 1416static const TypeInfo musicpal_gpio_info = {
7012d4b4 1417 .name = TYPE_MUSICPAL_GPIO,
39bffca2
AL
1418 .parent = TYPE_SYS_BUS_DEVICE,
1419 .instance_size = sizeof(musicpal_gpio_state),
ece71994 1420 .instance_init = musicpal_gpio_init,
39bffca2 1421 .class_init = musicpal_gpio_class_init,
30624c92
JK
1422};
1423
24859b68 1424/* Keyboard codes & masks */
7c6ce4ba 1425#define KEY_RELEASED 0x80
24859b68
AZ
1426#define KEY_CODE 0x7f
1427
1428#define KEYCODE_TAB 0x0f
1429#define KEYCODE_ENTER 0x1c
1430#define KEYCODE_F 0x21
1431#define KEYCODE_M 0x32
1432
1433#define KEYCODE_EXTENDED 0xe0
1434#define KEYCODE_UP 0x48
1435#define KEYCODE_DOWN 0x50
1436#define KEYCODE_LEFT 0x4b
1437#define KEYCODE_RIGHT 0x4d
1438
708afdf3 1439#define MP_KEY_WHEEL_VOL (1 << 0)
343ec8e4
BC
1440#define MP_KEY_WHEEL_VOL_INV (1 << 1)
1441#define MP_KEY_WHEEL_NAV (1 << 2)
1442#define MP_KEY_WHEEL_NAV_INV (1 << 3)
1443#define MP_KEY_BTN_FAVORITS (1 << 4)
1444#define MP_KEY_BTN_MENU (1 << 5)
1445#define MP_KEY_BTN_VOLUME (1 << 6)
1446#define MP_KEY_BTN_NAVIGATION (1 << 7)
1447
3bdf5327 1448#define TYPE_MUSICPAL_KEY "musicpal_key"
8063396b 1449OBJECT_DECLARE_SIMPLE_TYPE(musicpal_key_state, MUSICPAL_KEY)
3bdf5327 1450
db1015e9 1451struct musicpal_key_state {
3bdf5327
AF
1452 /*< private >*/
1453 SysBusDevice parent_obj;
1454 /*< public >*/
1455
4f5c9479 1456 MemoryRegion iomem;
343ec8e4 1457 uint32_t kbd_extended;
708afdf3
JK
1458 uint32_t pressed_keys;
1459 qemu_irq out[8];
db1015e9 1460};
343ec8e4 1461
24859b68
AZ
1462static void musicpal_key_event(void *opaque, int keycode)
1463{
243cd13c 1464 musicpal_key_state *s = opaque;
24859b68 1465 uint32_t event = 0;
343ec8e4 1466 int i;
24859b68
AZ
1467
1468 if (keycode == KEYCODE_EXTENDED) {
343ec8e4 1469 s->kbd_extended = 1;
24859b68
AZ
1470 return;
1471 }
1472
49fedd0d 1473 if (s->kbd_extended) {
24859b68
AZ
1474 switch (keycode & KEY_CODE) {
1475 case KEYCODE_UP:
343ec8e4 1476 event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV;
24859b68
AZ
1477 break;
1478
1479 case KEYCODE_DOWN:
343ec8e4 1480 event = MP_KEY_WHEEL_NAV;
24859b68
AZ
1481 break;
1482
1483 case KEYCODE_LEFT:
343ec8e4 1484 event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV;
24859b68
AZ
1485 break;
1486
1487 case KEYCODE_RIGHT:
343ec8e4 1488 event = MP_KEY_WHEEL_VOL;
24859b68
AZ
1489 break;
1490 }
49fedd0d 1491 } else {
24859b68
AZ
1492 switch (keycode & KEY_CODE) {
1493 case KEYCODE_F:
343ec8e4 1494 event = MP_KEY_BTN_FAVORITS;
24859b68
AZ
1495 break;
1496
1497 case KEYCODE_TAB:
343ec8e4 1498 event = MP_KEY_BTN_VOLUME;
24859b68
AZ
1499 break;
1500
1501 case KEYCODE_ENTER:
343ec8e4 1502 event = MP_KEY_BTN_NAVIGATION;
24859b68
AZ
1503 break;
1504
1505 case KEYCODE_M:
343ec8e4 1506 event = MP_KEY_BTN_MENU;
24859b68
AZ
1507 break;
1508 }
7c6ce4ba 1509 /* Do not repeat already pressed buttons */
708afdf3 1510 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
7c6ce4ba 1511 event = 0;
708afdf3 1512 }
7c6ce4ba 1513 }
24859b68 1514
7c6ce4ba 1515 if (event) {
708afdf3
JK
1516 /* Raise GPIO pin first if repeating a key */
1517 if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) {
1518 for (i = 0; i <= 7; i++) {
1519 if (event & (1 << i)) {
1520 qemu_set_irq(s->out[i], 1);
1521 }
1522 }
1523 }
1524 for (i = 0; i <= 7; i++) {
1525 if (event & (1 << i)) {
1526 qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED));
1527 }
1528 }
7c6ce4ba 1529 if (keycode & KEY_RELEASED) {
708afdf3 1530 s->pressed_keys &= ~event;
7c6ce4ba 1531 } else {
708afdf3 1532 s->pressed_keys |= event;
7c6ce4ba 1533 }
24859b68
AZ
1534 }
1535
343ec8e4
BC
1536 s->kbd_extended = 0;
1537}
1538
ece71994 1539static void musicpal_key_init(Object *obj)
343ec8e4 1540{
ece71994 1541 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3bdf5327
AF
1542 DeviceState *dev = DEVICE(sbd);
1543 musicpal_key_state *s = MUSICPAL_KEY(dev);
343ec8e4 1544
ece71994 1545 memory_region_init(&s->iomem, obj, "dummy", 0);
3bdf5327 1546 sysbus_init_mmio(sbd, &s->iomem);
343ec8e4
BC
1547
1548 s->kbd_extended = 0;
708afdf3 1549 s->pressed_keys = 0;
343ec8e4 1550
3bdf5327 1551 qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out));
343ec8e4
BC
1552
1553 qemu_add_kbd_event_handler(musicpal_key_event, s);
24859b68
AZ
1554}
1555
d5b61ddd
JK
1556static const VMStateDescription musicpal_key_vmsd = {
1557 .name = "musicpal_key",
1558 .version_id = 1,
1559 .minimum_version_id = 1,
d5b61ddd
JK
1560 .fields = (VMStateField[]) {
1561 VMSTATE_UINT32(kbd_extended, musicpal_key_state),
1562 VMSTATE_UINT32(pressed_keys, musicpal_key_state),
1563 VMSTATE_END_OF_LIST()
1564 }
1565};
1566
999e12bb
AL
1567static void musicpal_key_class_init(ObjectClass *klass, void *data)
1568{
39bffca2 1569 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1570
39bffca2 1571 dc->vmsd = &musicpal_key_vmsd;
999e12bb
AL
1572}
1573
8c43a6f0 1574static const TypeInfo musicpal_key_info = {
3bdf5327 1575 .name = TYPE_MUSICPAL_KEY,
39bffca2
AL
1576 .parent = TYPE_SYS_BUS_DEVICE,
1577 .instance_size = sizeof(musicpal_key_state),
ece71994 1578 .instance_init = musicpal_key_init,
39bffca2 1579 .class_init = musicpal_key_class_init,
d5b61ddd
JK
1580};
1581
24859b68
AZ
1582static struct arm_boot_info musicpal_binfo = {
1583 .loader_start = 0x0,
1584 .board_id = 0x20e,
1585};
1586
3ef96221 1587static void musicpal_init(MachineState *machine)
24859b68 1588{
f25608e9 1589 ARMCPU *cpu;
b47b50fa
PB
1590 qemu_irq pic[32];
1591 DeviceState *dev;
498661dd 1592 DeviceState *uart_orgate;
d074769c 1593 DeviceState *i2c_dev;
343ec8e4
BC
1594 DeviceState *lcd_dev;
1595 DeviceState *key_dev;
1373b15b 1596 I2CSlave *wm8750_dev;
d074769c 1597 SysBusDevice *s;
a5c82852 1598 I2CBus *i2c;
b47b50fa 1599 int i;
24859b68 1600 unsigned long flash_size;
751c6a17 1601 DriveInfo *dinfo;
3ed61312 1602 MachineClass *mc = MACHINE_GET_CLASS(machine);
19b4a424 1603 MemoryRegion *address_space_mem = get_system_memory();
19b4a424 1604 MemoryRegion *sram = g_new(MemoryRegion, 1);
24859b68 1605
3ed61312
IM
1606 /* For now we use a fixed - the original - RAM size */
1607 if (machine->ram_size != mc->default_ram_size) {
1608 char *sz = size_to_str(mc->default_ram_size);
1609 error_report("Invalid RAM size, should be %s", sz);
1610 g_free(sz);
1611 exit(EXIT_FAILURE);
1612 }
1613
ba1ba5cc 1614 cpu = ARM_CPU(cpu_create(machine->cpu_type));
24859b68 1615
3ed61312 1616 memory_region_add_subregion(address_space_mem, 0, machine->ram);
24859b68 1617
98a99ce0 1618 memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE,
f8ed85ac 1619 &error_fatal);
19b4a424 1620 memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram);
24859b68 1621
c7bd0fd9 1622 dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE,
fcef61ec 1623 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
b47b50fa 1624 for (i = 0; i < 32; i++) {
067a3ddc 1625 pic[i] = qdev_get_gpio_in(dev, i);
b47b50fa 1626 }
4adc8541 1627 sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ],
b47b50fa
PB
1628 pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ],
1629 pic[MP_TIMER4_IRQ], NULL);
24859b68 1630
498661dd
PMD
1631 /* Logically OR both UART IRQs together */
1632 uart_orgate = DEVICE(object_new(TYPE_OR_IRQ));
1633 object_property_set_int(OBJECT(uart_orgate), "num-lines", 2, &error_fatal);
1634 qdev_realize_and_unref(uart_orgate, NULL, &error_fatal);
1635 qdev_connect_gpio_out(DEVICE(uart_orgate), 0, pic[MP_UART_SHARED_IRQ]);
1636
1637 serial_mm_init(address_space_mem, MP_UART1_BASE, 2,
1638 qdev_get_gpio_in(uart_orgate, 0),
4758567b 1639 1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN);
498661dd
PMD
1640 serial_mm_init(address_space_mem, MP_UART2_BASE, 2,
1641 qdev_get_gpio_in(uart_orgate, 1),
4758567b 1642 1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN);
24859b68
AZ
1643
1644 /* Register flash */
751c6a17
GH
1645 dinfo = drive_get(IF_PFLASH, 0, 0);
1646 if (dinfo) {
4be74634 1647 BlockBackend *blk = blk_by_legacy_dinfo(dinfo);
fa1d36df 1648
4be74634 1649 flash_size = blk_getlength(blk);
24859b68
AZ
1650 if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 &&
1651 flash_size != 32*1024*1024) {
c0dbca36 1652 error_report("Invalid flash image size");
24859b68
AZ
1653 exit(1);
1654 }
1655
1656 /*
1657 * The original U-Boot accesses the flash at 0xFE000000 instead of
1658 * 0xFF800000 (if there is 8 MB flash). So remap flash access if the
1659 * image is smaller than 32 MB.
1660 */
940d5b13 1661 pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX,
cfe5f011 1662 "musicpal.flash", flash_size,
ce14710f 1663 blk, 0x10000,
5f9fc5ad
BS
1664 MP_FLASH_SIZE_MAX / flash_size,
1665 2, 0x00BF, 0x236D, 0x0000, 0x0000,
01e0451a 1666 0x5555, 0x2AAA, 0);
24859b68 1667 }
5952b01c 1668 sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL);
24859b68 1669
b47b50fa 1670 qemu_check_nic_model(&nd_table[0], "mv88w8618");
3e80f690 1671 dev = qdev_new(TYPE_MV88W8618_ETH);
4c91cd28 1672 qdev_set_nic_properties(dev, &nd_table[0]);
79ed6fd6
PMD
1673 object_property_set_link(OBJECT(dev), "dma-memory",
1674 OBJECT(get_system_memory()), &error_fatal);
3c6ef471 1675 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1356b98d
AF
1676 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE);
1677 sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]);
24859b68 1678
b47b50fa 1679 sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL);
718ec0be 1680
a86f200a 1681 sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL);
343ec8e4 1682
7012d4b4
AF
1683 dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE,
1684 pic[MP_GPIO_IRQ]);
d04fba94 1685 i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL);
a5c82852 1686 i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c");
d074769c 1687
2cca58fd 1688 lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL);
3bdf5327 1689 key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL);
343ec8e4 1690
d074769c 1691 /* I2C read data */
708afdf3
JK
1692 qdev_connect_gpio_out(i2c_dev, 0,
1693 qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT));
d074769c
AZ
1694 /* I2C data */
1695 qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0));
1696 /* I2C clock */
1697 qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1));
1698
49fedd0d 1699 for (i = 0; i < 3; i++) {
343ec8e4 1700 qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i));
49fedd0d 1701 }
708afdf3
JK
1702 for (i = 0; i < 4; i++) {
1703 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8));
1704 }
1705 for (i = 4; i < 8; i++) {
1706 qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15));
1707 }
24859b68 1708
1373b15b 1709 wm8750_dev = i2c_slave_create_simple(i2c, TYPE_WM8750, MP_WM_ADDR);
3e80f690 1710 dev = qdev_new(TYPE_MV88W8618_AUDIO);
1356b98d 1711 s = SYS_BUS_DEVICE(dev);
5325cc34
MA
1712 object_property_set_link(OBJECT(dev), "wm8750", OBJECT(wm8750_dev),
1713 NULL);
3c6ef471 1714 sysbus_realize_and_unref(s, &error_fatal);
d074769c
AZ
1715 sysbus_mmio_map(s, 0, MP_AUDIO_BASE);
1716 sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]);
d074769c 1717
24859b68 1718 musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE;
2744ece8 1719 arm_load_kernel(cpu, machine, &musicpal_binfo);
24859b68
AZ
1720}
1721
e264d29d 1722static void musicpal_machine_init(MachineClass *mc)
f80f9ec9 1723{
e264d29d
EH
1724 mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)";
1725 mc->init = musicpal_init;
4672cbd7 1726 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 1727 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
3ed61312
IM
1728 mc->default_ram_size = MP_RAM_DEFAULT_SIZE;
1729 mc->default_ram_id = "musicpal.ram";
f80f9ec9
AL
1730}
1731
e264d29d 1732DEFINE_MACHINE("musicpal", musicpal_machine_init)
f80f9ec9 1733
999e12bb
AL
1734static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data)
1735{
7f7420a0 1736 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1737
7f7420a0 1738 dc->realize = mv88w8618_wlan_realize;
999e12bb
AL
1739}
1740
8c43a6f0 1741static const TypeInfo mv88w8618_wlan_info = {
39bffca2
AL
1742 .name = "mv88w8618_wlan",
1743 .parent = TYPE_SYS_BUS_DEVICE,
1744 .instance_size = sizeof(SysBusDevice),
1745 .class_init = mv88w8618_wlan_class_init,
999e12bb
AL
1746};
1747
83f7d43a 1748static void musicpal_register_types(void)
b47b50fa 1749{
39bffca2
AL
1750 type_register_static(&mv88w8618_pic_info);
1751 type_register_static(&mv88w8618_pit_info);
1752 type_register_static(&mv88w8618_flashcfg_info);
1753 type_register_static(&mv88w8618_eth_info);
1754 type_register_static(&mv88w8618_wlan_info);
1755 type_register_static(&musicpal_lcd_info);
1756 type_register_static(&musicpal_gpio_info);
1757 type_register_static(&musicpal_key_info);
a86f200a 1758 type_register_static(&musicpal_misc_info);
b47b50fa
PB
1759}
1760
83f7d43a 1761type_init(musicpal_register_types)
This page took 1.25884 seconds and 4 git commands to generate.