]> Git Repo - qemu.git/blame - tcg/tcg.h
spapr: Don't request to unplug the same core twice
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
33c11879 28#include "cpu.h"
14776ab5 29#include "exec/memop.h"
00f6da6a 30#include "exec/tb-context.h"
0ec9eabc 31#include "qemu/bitops.h"
15fa08f8 32#include "qemu/queue.h"
20937143 33#include "tcg-mo.h"
78cd7b83 34#include "tcg-target.h"
e6cd4bb5 35#include "qemu/int128.h"
78cd7b83 36
00f6da6a
PB
37/* XXX: make safe guess about sizes */
38#define MAX_OP_PER_INSTR 266
39
40#if HOST_LONG_BITS == 32
41#define MAX_OPC_PARAM_PER_ARG 2
42#else
43#define MAX_OPC_PARAM_PER_ARG 1
44#endif
1df3caa9 45#define MAX_OPC_PARAM_IARGS 6
00f6da6a
PB
46#define MAX_OPC_PARAM_OARGS 1
47#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
48
49/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
50 * and up to 4 + N parameters on 64-bit archs
51 * (N = number of input arguments + output arguments). */
52#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
00f6da6a 53
6e0b0730
PC
54#define CPU_TEMP_BUF_NLONGS 128
55
78cd7b83
RH
56/* Default target word size to pointer size. */
57#ifndef TCG_TARGET_REG_BITS
58# if UINTPTR_MAX == UINT32_MAX
59# define TCG_TARGET_REG_BITS 32
60# elif UINTPTR_MAX == UINT64_MAX
61# define TCG_TARGET_REG_BITS 64
62# else
63# error Unknown pointer size for tcg target
64# endif
817b838e
SW
65#endif
66
c896fe29
FB
67#if TCG_TARGET_REG_BITS == 32
68typedef int32_t tcg_target_long;
69typedef uint32_t tcg_target_ulong;
70#define TCG_PRIlx PRIx32
71#define TCG_PRIld PRId32
72#elif TCG_TARGET_REG_BITS == 64
73typedef int64_t tcg_target_long;
74typedef uint64_t tcg_target_ulong;
75#define TCG_PRIlx PRIx64
76#define TCG_PRIld PRId64
77#else
78#error unsupported
79#endif
80
8d4e9146
FK
81/* Oversized TCG guests make things like MTTCG hard
82 * as we can't use atomics for cputlb updates.
83 */
84#if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
85#define TCG_OVERSIZED_GUEST 1
86#else
87#define TCG_OVERSIZED_GUEST 0
88#endif
89
c896fe29
FB
90#if TCG_TARGET_NB_REGS <= 32
91typedef uint32_t TCGRegSet;
92#elif TCG_TARGET_NB_REGS <= 64
93typedef uint64_t TCGRegSet;
94#else
95#error unsupported
96#endif
97
25c4d9cc 98#if TCG_TARGET_REG_BITS == 32
e6a72734 99/* Turn some undef macros into false macros. */
609ad705
RH
100#define TCG_TARGET_HAS_extrl_i64_i32 0
101#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 102#define TCG_TARGET_HAS_div_i64 0
ca675f46 103#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
104#define TCG_TARGET_HAS_div2_i64 0
105#define TCG_TARGET_HAS_rot_i64 0
106#define TCG_TARGET_HAS_ext8s_i64 0
107#define TCG_TARGET_HAS_ext16s_i64 0
108#define TCG_TARGET_HAS_ext32s_i64 0
109#define TCG_TARGET_HAS_ext8u_i64 0
110#define TCG_TARGET_HAS_ext16u_i64 0
111#define TCG_TARGET_HAS_ext32u_i64 0
112#define TCG_TARGET_HAS_bswap16_i64 0
113#define TCG_TARGET_HAS_bswap32_i64 0
114#define TCG_TARGET_HAS_bswap64_i64 0
115#define TCG_TARGET_HAS_neg_i64 0
116#define TCG_TARGET_HAS_not_i64 0
117#define TCG_TARGET_HAS_andc_i64 0
118#define TCG_TARGET_HAS_orc_i64 0
119#define TCG_TARGET_HAS_eqv_i64 0
120#define TCG_TARGET_HAS_nand_i64 0
121#define TCG_TARGET_HAS_nor_i64 0
0e28d006
RH
122#define TCG_TARGET_HAS_clz_i64 0
123#define TCG_TARGET_HAS_ctz_i64 0
a768e4e9 124#define TCG_TARGET_HAS_ctpop_i64 0
25c4d9cc 125#define TCG_TARGET_HAS_deposit_i64 0
7ec8bab3
RH
126#define TCG_TARGET_HAS_extract_i64 0
127#define TCG_TARGET_HAS_sextract_i64 0
fce1296f 128#define TCG_TARGET_HAS_extract2_i64 0
ffc5ea09 129#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
130#define TCG_TARGET_HAS_add2_i64 0
131#define TCG_TARGET_HAS_sub2_i64 0
132#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 133#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
134#define TCG_TARGET_HAS_muluh_i64 0
135#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
136/* Turn some undef macros into true macros. */
137#define TCG_TARGET_HAS_add2_i32 1
138#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
139#endif
140
a4773324
JK
141#ifndef TCG_TARGET_deposit_i32_valid
142#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
143#endif
144#ifndef TCG_TARGET_deposit_i64_valid
145#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
146#endif
7ec8bab3
RH
147#ifndef TCG_TARGET_extract_i32_valid
148#define TCG_TARGET_extract_i32_valid(ofs, len) 1
149#endif
150#ifndef TCG_TARGET_extract_i64_valid
151#define TCG_TARGET_extract_i64_valid(ofs, len) 1
152#endif
a4773324 153
25c4d9cc
RH
154/* Only one of DIV or DIV2 should be defined. */
155#if defined(TCG_TARGET_HAS_div_i32)
156#define TCG_TARGET_HAS_div2_i32 0
157#elif defined(TCG_TARGET_HAS_div2_i32)
158#define TCG_TARGET_HAS_div_i32 0
ca675f46 159#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
160#endif
161#if defined(TCG_TARGET_HAS_div_i64)
162#define TCG_TARGET_HAS_div2_i64 0
163#elif defined(TCG_TARGET_HAS_div2_i64)
164#define TCG_TARGET_HAS_div_i64 0
ca675f46 165#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
166#endif
167
df9ebea5
RH
168/* For 32-bit targets, some sort of unsigned widening multiply is required. */
169#if TCG_TARGET_REG_BITS == 32 \
170 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
171 || defined(TCG_TARGET_HAS_muluh_i32))
172# error "Missing unsigned widening multiply"
173#endif
174
d2fd745f
RH
175#if !defined(TCG_TARGET_HAS_v64) \
176 && !defined(TCG_TARGET_HAS_v128) \
177 && !defined(TCG_TARGET_HAS_v256)
178#define TCG_TARGET_MAYBE_vec 0
bcefc902 179#define TCG_TARGET_HAS_abs_vec 0
d2fd745f
RH
180#define TCG_TARGET_HAS_neg_vec 0
181#define TCG_TARGET_HAS_not_vec 0
182#define TCG_TARGET_HAS_andc_vec 0
183#define TCG_TARGET_HAS_orc_vec 0
d0ec9796
RH
184#define TCG_TARGET_HAS_shi_vec 0
185#define TCG_TARGET_HAS_shs_vec 0
186#define TCG_TARGET_HAS_shv_vec 0
3774030a 187#define TCG_TARGET_HAS_mul_vec 0
8afaf050 188#define TCG_TARGET_HAS_sat_vec 0
dd0a0fcd 189#define TCG_TARGET_HAS_minmax_vec 0
38dc1294 190#define TCG_TARGET_HAS_bitsel_vec 0
f75da298 191#define TCG_TARGET_HAS_cmpsel_vec 0
d2fd745f
RH
192#else
193#define TCG_TARGET_MAYBE_vec 1
194#endif
195#ifndef TCG_TARGET_HAS_v64
196#define TCG_TARGET_HAS_v64 0
197#endif
198#ifndef TCG_TARGET_HAS_v128
199#define TCG_TARGET_HAS_v128 0
200#endif
201#ifndef TCG_TARGET_HAS_v256
202#define TCG_TARGET_HAS_v256 0
203#endif
204
9aef40ed
RH
205#ifndef TARGET_INSN_START_EXTRA_WORDS
206# define TARGET_INSN_START_WORDS 1
207#else
208# define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
209#endif
210
a9751609 211typedef enum TCGOpcode {
c61aaf7a 212#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
213#include "tcg-opc.h"
214#undef DEF
215 NB_OPS,
a9751609 216} TCGOpcode;
c896fe29 217
80a8b9a9
RH
218#define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r))
219#define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
220#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
c896fe29 221
1813e175 222#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
223# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
224#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
225typedef uint8_t tcg_insn_unit;
226#elif TCG_TARGET_INSN_UNIT_SIZE == 2
227typedef uint16_t tcg_insn_unit;
228#elif TCG_TARGET_INSN_UNIT_SIZE == 4
229typedef uint32_t tcg_insn_unit;
230#elif TCG_TARGET_INSN_UNIT_SIZE == 8
231typedef uint64_t tcg_insn_unit;
232#else
233/* The port better have done this. */
234#endif
235
236
8bff06a0 237#if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
1f00b27f 238# define tcg_debug_assert(X) do { assert(X); } while (0)
6fa2cef2 239#else
1f00b27f
SS
240# define tcg_debug_assert(X) \
241 do { if (!(X)) { __builtin_unreachable(); } } while (0)
1f00b27f
SS
242#endif
243
7ecd02a0
RH
244typedef struct TCGRelocation TCGRelocation;
245struct TCGRelocation {
246 QSIMPLEQ_ENTRY(TCGRelocation) next;
1813e175 247 tcg_insn_unit *ptr;
2ba7fae2 248 intptr_t addend;
7ecd02a0
RH
249 int type;
250};
c896fe29 251
bef16ab4
RH
252typedef struct TCGLabel TCGLabel;
253struct TCGLabel {
254 unsigned present : 1;
51e3972c 255 unsigned has_value : 1;
bef16ab4 256 unsigned id : 14;
d88a117e 257 unsigned refs : 16;
c896fe29 258 union {
2ba7fae2 259 uintptr_t value;
1813e175 260 tcg_insn_unit *value_ptr;
c896fe29 261 } u;
7ecd02a0 262 QSIMPLEQ_HEAD(, TCGRelocation) relocs;
bef16ab4 263 QSIMPLEQ_ENTRY(TCGLabel) next;
bef16ab4 264};
c896fe29
FB
265
266typedef struct TCGPool {
267 struct TCGPool *next;
c44f945a
BS
268 int size;
269 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
270} TCGPool;
271
272#define TCG_POOL_CHUNK_SIZE 32768
273
c4071c90 274#define TCG_MAX_TEMPS 512
190ce7fb 275#define TCG_MAX_INSNS 512
c896fe29 276
b03cce8e
FB
277/* when the size of the arguments of a called function is smaller than
278 this value, they are statically allocated in the TB stack frame */
279#define TCG_STATIC_CALL_ARGS_SIZE 128
280
c02244a5
RH
281typedef enum TCGType {
282 TCG_TYPE_I32,
283 TCG_TYPE_I64,
d2fd745f
RH
284
285 TCG_TYPE_V64,
286 TCG_TYPE_V128,
287 TCG_TYPE_V256,
288
c02244a5 289 TCG_TYPE_COUNT, /* number of different types */
c896fe29 290
3b6dac34 291 /* An alias for the size of the host register. */
c896fe29 292#if TCG_TARGET_REG_BITS == 32
3b6dac34 293 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 294#else
3b6dac34 295 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 296#endif
3b6dac34 297
d289837e
RH
298 /* An alias for the size of the native pointer. */
299#if UINTPTR_MAX == UINT32_MAX
300 TCG_TYPE_PTR = TCG_TYPE_I32,
301#else
302 TCG_TYPE_PTR = TCG_TYPE_I64,
303#endif
3b6dac34
RH
304
305 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
306#if TARGET_LONG_BITS == 64
307 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 308#else
c02244a5 309 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 310#endif
c02244a5 311} TCGType;
c896fe29 312
1f00b27f
SS
313/**
314 * get_alignment_bits
14776ab5 315 * @memop: MemOp value
1f00b27f
SS
316 *
317 * Extract the alignment size from the memop.
1f00b27f 318 */
14776ab5 319static inline unsigned get_alignment_bits(MemOp memop)
1f00b27f 320{
85aa8081 321 unsigned a = memop & MO_AMASK;
1f00b27f
SS
322
323 if (a == MO_UNALN) {
85aa8081
RH
324 /* No alignment required. */
325 a = 0;
1f00b27f 326 } else if (a == MO_ALIGN) {
85aa8081
RH
327 /* A natural alignment requirement. */
328 a = memop & MO_SIZE;
1f00b27f 329 } else {
85aa8081
RH
330 /* A specific alignment requirement. */
331 a = a >> MO_ASHIFT;
1f00b27f
SS
332 }
333#if defined(CONFIG_SOFTMMU)
334 /* The requested alignment cannot overlap the TLB flags. */
85aa8081 335 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
1f00b27f 336#endif
85aa8081 337 return a;
1f00b27f
SS
338}
339
c896fe29
FB
340typedef tcg_target_ulong TCGArg;
341
a40d4701
PM
342/* Define type and accessor macros for TCG variables.
343
344 TCG variables are the inputs and outputs of TCG ops, as described
345 in tcg/README. Target CPU front-end code uses these types to deal
346 with TCG variables as it emits TCG code via the tcg_gen_* functions.
347 They come in several flavours:
348 * TCGv_i32 : 32 bit integer type
349 * TCGv_i64 : 64 bit integer type
350 * TCGv_ptr : a host pointer type
d2fd745f
RH
351 * TCGv_vec : a host vector type; the exact size is not exposed
352 to the CPU front-end code.
a40d4701
PM
353 * TCGv : an integer type the same size as target_ulong
354 (an alias for either TCGv_i32 or TCGv_i64)
355 The compiler's type checking will complain if you mix them
356 up and pass the wrong sized TCGv to a function.
357
358 Users of tcg_gen_* don't need to know about any of the internal
359 details of these, and should treat them as opaque types.
360 You won't be able to look inside them in a debugger either.
361
362 Internal implementation details follow:
363
364 Note that there is no definition of the structs TCGv_i32_d etc anywhere.
365 This is deliberate, because the values we store in variables of type
366 TCGv_i32 are not really pointers-to-structures. They're just small
367 integers, but keeping them in pointer types like this means that the
368 compiler will complain if you accidentally pass a TCGv_i32 to a
369 function which takes a TCGv_i64, and so on. Only the internals of
dc41aa7d 370 TCG need to care about the actual contents of the types. */
ac56dd48 371
b6c73a6d
RH
372typedef struct TCGv_i32_d *TCGv_i32;
373typedef struct TCGv_i64_d *TCGv_i64;
374typedef struct TCGv_ptr_d *TCGv_ptr;
d2fd745f 375typedef struct TCGv_vec_d *TCGv_vec;
1bcea73e 376typedef TCGv_ptr TCGv_env;
5d4e1a10
LV
377#if TARGET_LONG_BITS == 32
378#define TCGv TCGv_i32
379#elif TARGET_LONG_BITS == 64
380#define TCGv TCGv_i64
381#else
382#error Unhandled TARGET_LONG_BITS value
383#endif
ac56dd48 384
c896fe29 385/* call flags */
78505279
AJ
386/* Helper does not read globals (either directly or through an exception). It
387 implies TCG_CALL_NO_WRITE_GLOBALS. */
3b50352b 388#define TCG_CALL_NO_READ_GLOBALS 0x0001
78505279 389/* Helper does not write globals */
3b50352b 390#define TCG_CALL_NO_WRITE_GLOBALS 0x0002
78505279 391/* Helper can be safely suppressed if the return value is not used. */
3b50352b 392#define TCG_CALL_NO_SIDE_EFFECTS 0x0004
15d74092
RH
393/* Helper is QEMU_NORETURN. */
394#define TCG_CALL_NO_RETURN 0x0008
78505279
AJ
395
396/* convenience version of most used call flags */
397#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
398#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
399#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
400#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
401#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
402
e89b28a6
RH
403/* Used to align parameters. See the comment before tcgv_i32_temp. */
404#define TCG_CALL_DUMMY_ARG ((TCGArg)0)
39cf05d3 405
a93cf9df
SW
406/* Conditions. Note that these are laid out for easy manipulation by
407 the functions below:
0aed257f
RH
408 bit 0 is used for inverting;
409 bit 1 is signed,
410 bit 2 is unsigned,
411 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 412typedef enum {
0aed257f
RH
413 /* non-signed */
414 TCG_COND_NEVER = 0 | 0 | 0 | 0,
415 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
416 TCG_COND_EQ = 8 | 0 | 0 | 0,
417 TCG_COND_NE = 8 | 0 | 0 | 1,
418 /* signed */
419 TCG_COND_LT = 0 | 0 | 2 | 0,
420 TCG_COND_GE = 0 | 0 | 2 | 1,
421 TCG_COND_LE = 8 | 0 | 2 | 0,
422 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 423 /* unsigned */
0aed257f
RH
424 TCG_COND_LTU = 0 | 4 | 0 | 0,
425 TCG_COND_GEU = 0 | 4 | 0 | 1,
426 TCG_COND_LEU = 8 | 4 | 0 | 0,
427 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
428} TCGCond;
429
1c086220 430/* Invert the sense of the comparison. */
401d466d
RH
431static inline TCGCond tcg_invert_cond(TCGCond c)
432{
433 return (TCGCond)(c ^ 1);
434}
435
1c086220
RH
436/* Swap the operands in a comparison. */
437static inline TCGCond tcg_swap_cond(TCGCond c)
438{
0aed257f 439 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
440}
441
d1e321b8 442/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
443static inline TCGCond tcg_unsigned_cond(TCGCond c)
444{
0aed257f 445 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
446}
447
923ed175
RH
448/* Create a "signed" version of an "unsigned" comparison. */
449static inline TCGCond tcg_signed_cond(TCGCond c)
450{
451 return c & 4 ? (TCGCond)(c ^ 6) : c;
452}
453
d1e321b8 454/* Must a comparison be considered unsigned? */
bcc66562
RH
455static inline bool is_unsigned_cond(TCGCond c)
456{
0aed257f 457 return (c & 4) != 0;
bcc66562
RH
458}
459
d1e321b8
RH
460/* Create a "high" version of a double-word comparison.
461 This removes equality from a LTE or GTE comparison. */
462static inline TCGCond tcg_high_cond(TCGCond c)
463{
464 switch (c) {
465 case TCG_COND_GE:
466 case TCG_COND_LE:
467 case TCG_COND_GEU:
468 case TCG_COND_LEU:
469 return (TCGCond)(c ^ 8);
470 default:
471 return c;
472 }
473}
474
00c8fa9f
EC
475typedef enum TCGTempVal {
476 TEMP_VAL_DEAD,
477 TEMP_VAL_REG,
478 TEMP_VAL_MEM,
479 TEMP_VAL_CONST,
480} TCGTempVal;
c896fe29 481
c896fe29 482typedef struct TCGTemp {
b6638662 483 TCGReg reg:8;
00c8fa9f
EC
484 TCGTempVal val_type:8;
485 TCGType base_type:8;
486 TCGType type:8;
c896fe29 487 unsigned int fixed_reg:1;
b3915dbb
RH
488 unsigned int indirect_reg:1;
489 unsigned int indirect_base:1;
c896fe29
FB
490 unsigned int mem_coherent:1;
491 unsigned int mem_allocated:1;
fa477d25
RH
492 /* If true, the temp is saved across both basic blocks and
493 translation blocks. */
494 unsigned int temp_global:1;
495 /* If true, the temp is saved across basic blocks but dead
496 at the end of translation blocks. If false, the temp is
497 dead at the end of basic blocks. */
498 unsigned int temp_local:1;
499 unsigned int temp_allocated:1;
00c8fa9f
EC
500
501 tcg_target_long val;
b3a62939 502 struct TCGTemp *mem_base;
00c8fa9f 503 intptr_t mem_offset;
c896fe29 504 const char *name;
b83eabea
RH
505
506 /* Pass-specific information that can be stored for a temporary.
507 One word worth of integer data, and one pointer to data
508 allocated separately. */
509 uintptr_t state;
510 void *state_ptr;
c896fe29
FB
511} TCGTemp;
512
c896fe29
FB
513typedef struct TCGContext TCGContext;
514
0ec9eabc
RH
515typedef struct TCGTempSet {
516 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
517} TCGTempSet;
518
a1b3c48d
RH
519/* While we limit helpers to 6 arguments, for 32-bit hosts, with padding,
520 this imples a max of 6*2 (64-bit in) + 2 (64-bit out) = 14 operands.
521 There are never more than 2 outputs, which means that we can store all
522 dead + sync data within 16 bits. */
523#define DEAD_ARG 4
524#define SYNC_ARG 1
525typedef uint16_t TCGLifeData;
526
75e8b9b7
RH
527/* The layout here is designed to avoid a bitfield crossing of
528 a 32-bit boundary, which would cause GCC to add extra padding. */
c45cb8bb 529typedef struct TCGOp {
bee158cb
RH
530 TCGOpcode opc : 8; /* 8 */
531
cd9090aa
RH
532 /* Parameters for this opcode. See below. */
533 unsigned param1 : 4; /* 12 */
534 unsigned param2 : 4; /* 16 */
c45cb8bb 535
bee158cb 536 /* Lifetime data of the operands. */
15fa08f8
RH
537 unsigned life : 16; /* 32 */
538
539 /* Next and previous opcodes. */
540 QTAILQ_ENTRY(TCGOp) link;
75e8b9b7
RH
541
542 /* Arguments for the opcode. */
543 TCGArg args[MAX_OPC_PARAM];
69e3706d
RH
544
545 /* Register preferences for the output(s). */
546 TCGRegSet output_pref[2];
c45cb8bb
RH
547} TCGOp;
548
cd9090aa
RH
549#define TCGOP_CALLI(X) (X)->param1
550#define TCGOP_CALLO(X) (X)->param2
551
d2fd745f
RH
552#define TCGOP_VECL(X) (X)->param1
553#define TCGOP_VECE(X) (X)->param2
554
dcb8e758
RH
555/* Make sure operands fit in the bitfields above. */
556QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
c45cb8bb 557
c3fac113 558typedef struct TCGProfile {
72fd2efb 559 int64_t cpu_exec_time;
c3fac113
EC
560 int64_t tb_count1;
561 int64_t tb_count;
562 int64_t op_count; /* total insn count */
563 int op_count_max; /* max insn per TB */
c3fac113 564 int temp_count_max;
dd1d7da2 565 int64_t temp_count;
c3fac113
EC
566 int64_t del_op_count;
567 int64_t code_in_len;
568 int64_t code_out_len;
569 int64_t search_out_len;
570 int64_t interm_time;
571 int64_t code_time;
572 int64_t la_time;
573 int64_t opt_time;
574 int64_t restore_count;
575 int64_t restore_time;
576 int64_t table_op_count[NB_OPS];
577} TCGProfile;
578
c896fe29
FB
579struct TCGContext {
580 uint8_t *pool_cur, *pool_end;
4055299e 581 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29 582 int nb_labels;
c896fe29
FB
583 int nb_globals;
584 int nb_temps;
5a18407f 585 int nb_indirects;
abebf925 586 int nb_ops;
c896fe29
FB
587
588 /* goto_tb support */
1813e175 589 tcg_insn_unit *code_buf;
f309101c 590 uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
a8583393
RH
591 uintptr_t *tb_jmp_insn_offset; /* tb->jmp_target_arg if direct_jump */
592 uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_arg if !direct_jump */
c896fe29 593
c896fe29 594 TCGRegSet reserved_regs;
e82d5a24 595 uint32_t tb_cflags; /* cflags of the current TB */
e2c6d1b4
RH
596 intptr_t current_frame_offset;
597 intptr_t frame_start;
598 intptr_t frame_end;
b3a62939 599 TCGTemp *frame_temp;
c896fe29 600
1813e175 601 tcg_insn_unit *code_ptr;
c896fe29 602
a23a9ec6 603#ifdef CONFIG_PROFILER
c3fac113 604 TCGProfile prof;
a23a9ec6 605#endif
27bfd83c
PM
606
607#ifdef CONFIG_DEBUG_TCG
608 int temps_in_use;
0a209d4b 609 int goto_tb_issue_mask;
53229a77 610 const TCGOpcode *vecop_list;
27bfd83c 611#endif
b76f0d8c 612
1813e175
RH
613 /* Code generation. Note that we specifically do not use tcg_insn_unit
614 here, because there's too much arithmetic throughout that relies
615 on addition and subtraction working on bytes. Rely on the GCC
616 extension that allows arithmetic on void*. */
1813e175 617 void *code_gen_prologue;
cedbcb01 618 void *code_gen_epilogue;
1813e175 619 void *code_gen_buffer;
0b0d3320 620 size_t code_gen_buffer_size;
1813e175 621 void *code_gen_ptr;
57a26946 622 void *data_gen_ptr;
0b0d3320 623
b125f9dc
RH
624 /* Threshold to flush the translated code buffer. */
625 void *code_gen_highwater;
626
128ed227
EC
627 size_t tb_phys_invalidate_count;
628
7c255043
LV
629 /* Track which vCPU triggers events */
630 CPUState *cpu; /* *_trans */
7c255043 631
659ef5cb
RH
632 /* These structures are private to tcg-target.inc.c. */
633#ifdef TCG_TARGET_NEED_LDST_LABELS
b58deb34 634 QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels;
659ef5cb 635#endif
57a26946
RH
636#ifdef TCG_TARGET_NEED_POOL_LABELS
637 struct TCGLabelPoolData *pool_labels;
638#endif
c45cb8bb 639
26689780
EC
640 TCGLabel *exitreq_label;
641
c45cb8bb
RH
642 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
643 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
644
eae3eb3e 645 QTAILQ_HEAD(, TCGOp) ops, free_ops;
7ecd02a0 646 QSIMPLEQ_HEAD(, TCGLabel) labels;
15fa08f8 647
f8b2f202
RH
648 /* Tells which temporary holds a given register.
649 It does not take into account fixed registers */
650 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
c45cb8bb 651
fca8a500
RH
652 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
653 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
c896fe29
FB
654};
655
b1311c4a 656extern TCGContext tcg_init_ctx;
3468b59e 657extern __thread TCGContext *tcg_ctx;
1c2adb95 658extern TCGv_env cpu_env;
c896fe29 659
1807f4c4
RH
660static inline size_t temp_idx(TCGTemp *ts)
661{
b1311c4a
EC
662 ptrdiff_t n = ts - tcg_ctx->temps;
663 tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps);
1807f4c4
RH
664 return n;
665}
666
667static inline TCGArg temp_arg(TCGTemp *ts)
668{
e89b28a6 669 return (uintptr_t)ts;
1807f4c4
RH
670}
671
43439139
RH
672static inline TCGTemp *arg_temp(TCGArg a)
673{
e89b28a6 674 return (TCGTemp *)(uintptr_t)a;
43439139
RH
675}
676
e89b28a6
RH
677/* Using the offset of a temporary, relative to TCGContext, rather than
678 its index means that we don't use 0. That leaves offset 0 free for
679 a NULL representation without having to leave index 0 unused. */
680static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v)
6349039d 681{
e89b28a6 682 uintptr_t o = (uintptr_t)v;
b1311c4a 683 TCGTemp *t = (void *)tcg_ctx + o;
e89b28a6
RH
684 tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o);
685 return t;
ae8b75dc
RH
686}
687
e89b28a6 688static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v)
ae8b75dc 689{
e89b28a6 690 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
691}
692
e89b28a6 693static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v)
ae8b75dc 694{
e89b28a6 695 return tcgv_i32_temp((TCGv_i32)v);
ae8b75dc
RH
696}
697
d2fd745f
RH
698static inline TCGTemp *tcgv_vec_temp(TCGv_vec v)
699{
700 return tcgv_i32_temp((TCGv_i32)v);
701}
702
e89b28a6 703static inline TCGArg tcgv_i32_arg(TCGv_i32 v)
ae8b75dc 704{
e89b28a6 705 return temp_arg(tcgv_i32_temp(v));
ae8b75dc
RH
706}
707
e89b28a6 708static inline TCGArg tcgv_i64_arg(TCGv_i64 v)
ae8b75dc 709{
e89b28a6 710 return temp_arg(tcgv_i64_temp(v));
ae8b75dc
RH
711}
712
e89b28a6 713static inline TCGArg tcgv_ptr_arg(TCGv_ptr v)
ae8b75dc 714{
e89b28a6 715 return temp_arg(tcgv_ptr_temp(v));
ae8b75dc
RH
716}
717
d2fd745f
RH
718static inline TCGArg tcgv_vec_arg(TCGv_vec v)
719{
720 return temp_arg(tcgv_vec_temp(v));
721}
722
085272b3
RH
723static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t)
724{
e89b28a6 725 (void)temp_idx(t); /* trigger embedded assert */
b1311c4a 726 return (TCGv_i32)((void *)t - (void *)tcg_ctx);
085272b3
RH
727}
728
729static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t)
730{
e89b28a6 731 return (TCGv_i64)temp_tcgv_i32(t);
085272b3
RH
732}
733
734static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t)
735{
e89b28a6 736 return (TCGv_ptr)temp_tcgv_i32(t);
085272b3
RH
737}
738
d2fd745f
RH
739static inline TCGv_vec temp_tcgv_vec(TCGTemp *t)
740{
741 return (TCGv_vec)temp_tcgv_i32(t);
742}
743
dc41aa7d
RH
744#if TCG_TARGET_REG_BITS == 32
745static inline TCGv_i32 TCGV_LOW(TCGv_i64 t)
746{
747 return temp_tcgv_i32(tcgv_i64_temp(t));
748}
749
750static inline TCGv_i32 TCGV_HIGH(TCGv_i64 t)
751{
752 return temp_tcgv_i32(tcgv_i64_temp(t) + 1);
753}
754#endif
755
15fa08f8 756static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
1d41478f 757{
15fa08f8 758 op->args[arg] = v;
1d41478f
EI
759}
760
9743cd57
RH
761static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
762{
763#if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
764 tcg_set_insn_param(op, arg, v);
765#else
766 tcg_set_insn_param(op, arg * 2, v);
767 tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
768#endif
769}
770
15fa08f8
RH
771/* The last op that was emitted. */
772static inline TCGOp *tcg_last_op(void)
fe700adb 773{
eae3eb3e 774 return QTAILQ_LAST(&tcg_ctx->ops);
fe700adb
RH
775}
776
777/* Test for whether to terminate the TB for using too many opcodes. */
778static inline bool tcg_op_buf_full(void)
779{
abebf925
RH
780 /* This is not a hard limit, it merely stops translation when
781 * we have produced "enough" opcodes. We want to limit TB size
782 * such that a RISC host can reasonably use a 16-bit signed
9f754620
RH
783 * branch within the TB. We also need to be mindful of the
784 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
785 * and TCGContext.gen_insn_end_off[].
abebf925 786 */
9f754620 787 return tcg_ctx->nb_ops >= 4000;
fe700adb
RH
788}
789
c896fe29
FB
790/* pool based memory allocation */
791
0ac20318 792/* user-mode: mmap_lock must be held for tcg_malloc_internal. */
c896fe29
FB
793void *tcg_malloc_internal(TCGContext *s, int size);
794void tcg_pool_reset(TCGContext *s);
6e3b2bfd 795TranslationBlock *tcg_tb_alloc(TCGContext *s);
c896fe29 796
e8feb96f
EC
797void tcg_region_init(void);
798void tcg_region_reset_all(void);
799
800size_t tcg_code_size(void);
801size_t tcg_code_capacity(void);
802
be2cdc5e
EC
803void tcg_tb_insert(TranslationBlock *tb);
804void tcg_tb_remove(TranslationBlock *tb);
128ed227 805size_t tcg_tb_phys_invalidate_count(void);
be2cdc5e
EC
806TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr);
807void tcg_tb_foreach(GTraverseFunc func, gpointer user_data);
808size_t tcg_nb_tbs(void);
809
0ac20318 810/* user-mode: Called with mmap_lock held. */
c896fe29
FB
811static inline void *tcg_malloc(int size)
812{
b1311c4a 813 TCGContext *s = tcg_ctx;
c896fe29 814 uint8_t *ptr, *ptr_end;
13aaef67
RH
815
816 /* ??? This is a weak placeholder for minimum malloc alignment. */
817 size = QEMU_ALIGN_UP(size, 8);
818
c896fe29
FB
819 ptr = s->pool_cur;
820 ptr_end = ptr + size;
821 if (unlikely(ptr_end > s->pool_end)) {
b1311c4a 822 return tcg_malloc_internal(tcg_ctx, size);
c896fe29
FB
823 } else {
824 s->pool_cur = ptr_end;
825 return ptr;
826 }
827}
828
829void tcg_context_init(TCGContext *s);
3468b59e 830void tcg_register_thread(void);
9002ec79 831void tcg_prologue_init(TCGContext *s);
c896fe29
FB
832void tcg_func_start(TCGContext *s);
833
5bd2ec3d 834int tcg_gen_code(TCGContext *s, TranslationBlock *tb);
c896fe29 835
b6638662 836void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
a7812ae4 837
085272b3
RH
838TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr,
839 intptr_t, const char *);
5bfa8034
RH
840TCGTemp *tcg_temp_new_internal(TCGType, bool);
841void tcg_temp_free_internal(TCGTemp *);
d2fd745f
RH
842TCGv_vec tcg_temp_new_vec(TCGType type);
843TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match);
e1ccc054 844
5bfa8034
RH
845static inline void tcg_temp_free_i32(TCGv_i32 arg)
846{
847 tcg_temp_free_internal(tcgv_i32_temp(arg));
848}
849
850static inline void tcg_temp_free_i64(TCGv_i64 arg)
851{
852 tcg_temp_free_internal(tcgv_i64_temp(arg));
853}
854
855static inline void tcg_temp_free_ptr(TCGv_ptr arg)
856{
857 tcg_temp_free_internal(tcgv_ptr_temp(arg));
858}
859
860static inline void tcg_temp_free_vec(TCGv_vec arg)
861{
862 tcg_temp_free_internal(tcgv_vec_temp(arg));
863}
e1ccc054 864
e1ccc054
RH
865static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
866 const char *name)
867{
085272b3
RH
868 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
869 return temp_tcgv_i32(t);
e1ccc054
RH
870}
871
a7812ae4
PB
872static inline TCGv_i32 tcg_temp_new_i32(void)
873{
5bfa8034
RH
874 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false);
875 return temp_tcgv_i32(t);
a7812ae4 876}
e1ccc054 877
a7812ae4
PB
878static inline TCGv_i32 tcg_temp_local_new_i32(void)
879{
5bfa8034
RH
880 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true);
881 return temp_tcgv_i32(t);
a7812ae4 882}
a7812ae4 883
e1ccc054
RH
884static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
885 const char *name)
886{
085272b3
RH
887 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
888 return temp_tcgv_i64(t);
e1ccc054
RH
889}
890
a7812ae4 891static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 892{
5bfa8034
RH
893 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false);
894 return temp_tcgv_i64(t);
641d5fbe 895}
e1ccc054 896
a7812ae4 897static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 898{
5bfa8034
RH
899 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true);
900 return temp_tcgv_i64(t);
901}
902
903static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset,
904 const char *name)
905{
906 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name);
907 return temp_tcgv_ptr(t);
908}
909
910static inline TCGv_ptr tcg_temp_new_ptr(void)
911{
912 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false);
913 return temp_tcgv_ptr(t);
914}
915
916static inline TCGv_ptr tcg_temp_local_new_ptr(void)
917{
918 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true);
919 return temp_tcgv_ptr(t);
641d5fbe 920}
a7812ae4 921
27bfd83c
PM
922#if defined(CONFIG_DEBUG_TCG)
923/* If you call tcg_clear_temp_count() at the start of a section of
924 * code which is not supposed to leak any TCG temporaries, then
925 * calling tcg_check_temp_count() at the end of the section will
926 * return 1 if the section did in fact leak a temporary.
927 */
928void tcg_clear_temp_count(void);
929int tcg_check_temp_count(void);
930#else
931#define tcg_clear_temp_count() do { } while (0)
932#define tcg_check_temp_count() 0
933#endif
934
72fd2efb 935int64_t tcg_cpu_exec_time(void);
3de2faa9 936void tcg_dump_info(void);
d4c51a0a 937void tcg_dump_op_count(void);
c896fe29
FB
938
939#define TCG_CT_ALIAS 0x80
940#define TCG_CT_IALIAS 0x40
82790a87 941#define TCG_CT_NEWREG 0x20 /* output requires a new register */
c896fe29
FB
942#define TCG_CT_REG 0x01
943#define TCG_CT_CONST 0x02 /* any constant of register size */
944
945typedef struct TCGArgConstraint {
5ff9d6a4
FB
946 uint16_t ct;
947 uint8_t alias_index;
c896fe29
FB
948 union {
949 TCGRegSet regs;
950 } u;
951} TCGArgConstraint;
952
953#define TCG_MAX_OP_ARGS 16
954
8399ad59
RH
955/* Bits for TCGOpDef->flags, 8 bits available. */
956enum {
ae36a246
RH
957 /* Instruction exits the translation block. */
958 TCG_OPF_BB_EXIT = 0x01,
8399ad59 959 /* Instruction defines the end of a basic block. */
ae36a246 960 TCG_OPF_BB_END = 0x02,
8399ad59 961 /* Instruction clobbers call registers and potentially update globals. */
ae36a246 962 TCG_OPF_CALL_CLOBBER = 0x04,
3d5c5f87
AJ
963 /* Instruction has side effects: it cannot be removed if its outputs
964 are not used, and might trigger exceptions. */
ae36a246 965 TCG_OPF_SIDE_EFFECTS = 0x08,
8399ad59 966 /* Instruction operands are 64-bits (otherwise 32-bits). */
ae36a246 967 TCG_OPF_64BIT = 0x10,
c1a61f6c
RH
968 /* Instruction is optional and not implemented by the host, or insn
969 is generic and should not be implemened by the host. */
ae36a246 970 TCG_OPF_NOT_PRESENT = 0x20,
d2fd745f 971 /* Instruction operands are vectors. */
ae36a246 972 TCG_OPF_VECTOR = 0x40,
8399ad59 973};
c896fe29
FB
974
975typedef struct TCGOpDef {
976 const char *name;
977 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
978 uint8_t flags;
c896fe29
FB
979 TCGArgConstraint *args_ct;
980 int *sorted_args;
c68aaa18
SW
981#if defined(CONFIG_DEBUG_TCG)
982 int used;
983#endif
c896fe29 984} TCGOpDef;
8399ad59
RH
985
986extern TCGOpDef tcg_op_defs[];
2a24374a
SW
987extern const size_t tcg_op_defs_max;
988
c896fe29 989typedef struct TCGTargetOpDef {
a9751609 990 TCGOpcode op;
c896fe29
FB
991 const char *args_ct_str[TCG_MAX_OP_ARGS];
992} TCGTargetOpDef;
993
c896fe29
FB
994#define tcg_abort() \
995do {\
996 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
997 abort();\
998} while (0)
999
be0f34b5
RH
1000bool tcg_op_supported(TCGOpcode op);
1001
ae8b75dc 1002void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args);
a7812ae4 1003
15fa08f8 1004TCGOp *tcg_emit_op(TCGOpcode opc);
0c627cdc 1005void tcg_op_remove(TCGContext *s, TCGOp *op);
ac1043f6
EC
1006TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op, TCGOpcode opc);
1007TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op, TCGOpcode opc);
5a18407f 1008
c45cb8bb 1009void tcg_optimize(TCGContext *s);
a7812ae4 1010
a7812ae4
PB
1011TCGv_i32 tcg_const_i32(int32_t val);
1012TCGv_i64 tcg_const_i64(int64_t val);
1013TCGv_i32 tcg_const_local_i32(int32_t val);
1014TCGv_i64 tcg_const_local_i64(int64_t val);
d2fd745f
RH
1015TCGv_vec tcg_const_zeros_vec(TCGType);
1016TCGv_vec tcg_const_ones_vec(TCGType);
1017TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec);
1018TCGv_vec tcg_const_ones_vec_matching(TCGv_vec);
a7812ae4 1019
5bfa8034
RH
1020#if UINTPTR_MAX == UINT32_MAX
1021# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i32((intptr_t)(x)))
1022# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x)))
1023#else
1024# define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i64((intptr_t)(x)))
1025# define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x)))
1026#endif
1027
42a268c2
RH
1028TCGLabel *gen_new_label(void);
1029
1030/**
1031 * label_arg
1032 * @l: label
1033 *
1034 * Encode a label for storage in the TCG opcode stream.
1035 */
1036
1037static inline TCGArg label_arg(TCGLabel *l)
1038{
51e3972c 1039 return (uintptr_t)l;
42a268c2
RH
1040}
1041
1042/**
1043 * arg_label
1044 * @i: value
1045 *
1046 * The opposite of label_arg. Retrieve a label from the
1047 * encoding of the TCG opcode stream.
1048 */
1049
51e3972c 1050static inline TCGLabel *arg_label(TCGArg i)
42a268c2 1051{
51e3972c 1052 return (TCGLabel *)(uintptr_t)i;
42a268c2
RH
1053}
1054
52a1f64e
RH
1055/**
1056 * tcg_ptr_byte_diff
1057 * @a, @b: addresses to be differenced
1058 *
1059 * There are many places within the TCG backends where we need a byte
1060 * difference between two pointers. While this can be accomplished
1061 * with local casting, it's easy to get wrong -- especially if one is
1062 * concerned with the signedness of the result.
1063 *
1064 * This version relies on GCC's void pointer arithmetic to get the
1065 * correct result.
1066 */
1067
1068static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
1069{
1070 return a - b;
1071}
1072
1073/**
1074 * tcg_pcrel_diff
1075 * @s: the tcg context
1076 * @target: address of the target
1077 *
1078 * Produce a pc-relative difference, from the current code_ptr
1079 * to the destination address.
1080 */
1081
1082static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
1083{
1084 return tcg_ptr_byte_diff(target, s->code_ptr);
1085}
1086
1087/**
1088 * tcg_current_code_size
1089 * @s: the tcg context
1090 *
1091 * Compute the current code size within the translation block.
1092 * This is used to fill in qemu's data structures for goto_tb.
1093 */
1094
1095static inline size_t tcg_current_code_size(TCGContext *s)
1096{
1097 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
1098}
1099
14776ab5 1100/* Combine the MemOp and mmu_idx parameters into a single value. */
59227d5d
RH
1101typedef uint32_t TCGMemOpIdx;
1102
1103/**
1104 * make_memop_idx
1105 * @op: memory operation
1106 * @idx: mmu index
1107 *
1108 * Encode these values into a single parameter.
1109 */
14776ab5 1110static inline TCGMemOpIdx make_memop_idx(MemOp op, unsigned idx)
59227d5d
RH
1111{
1112 tcg_debug_assert(idx <= 15);
1113 return (op << 4) | idx;
1114}
1115
1116/**
1117 * get_memop
1118 * @oi: combined op/idx parameter
1119 *
1120 * Extract the memory operation from the combined value.
1121 */
14776ab5 1122static inline MemOp get_memop(TCGMemOpIdx oi)
59227d5d
RH
1123{
1124 return oi >> 4;
1125}
1126
1127/**
1128 * get_mmuidx
1129 * @oi: combined op/idx parameter
1130 *
1131 * Extract the mmu index from the combined value.
1132 */
1133static inline unsigned get_mmuidx(TCGMemOpIdx oi)
1134{
1135 return oi & 15;
1136}
1137
0980011b
PM
1138/**
1139 * tcg_qemu_tb_exec:
819af24b 1140 * @env: pointer to CPUArchState for the CPU
0980011b
PM
1141 * @tb_ptr: address of generated code for the TB to execute
1142 *
1143 * Start executing code from a given translation block.
1144 * Where translation blocks have been linked, execution
1145 * may proceed from the given TB into successive ones.
1146 * Control eventually returns only when some action is needed
1147 * from the top-level loop: either control must pass to a TB
1148 * which has not yet been directly linked, or an asynchronous
1149 * event such as an interrupt needs handling.
1150 *
819af24b
SF
1151 * Return: The return value is the value passed to the corresponding
1152 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1153 * The value is either zero or a 4-byte aligned pointer to that TB combined
1154 * with additional information in its two least significant bits. The
1155 * additional information is encoded as follows:
0980011b
PM
1156 * 0, 1: the link between this TB and the next is via the specified
1157 * TB index (0 or 1). That is, we left the TB via (the equivalent
1158 * of) "goto_tb <index>". The main loop uses this to determine
1159 * how to link the TB just executed to the next.
1160 * 2: we are using instruction counting code generation, and we
1161 * did not start executing this TB because the instruction counter
819af24b 1162 * would hit zero midway through it. In this case the pointer
0980011b
PM
1163 * returned is the TB we were about to execute, and the caller must
1164 * arrange to execute the remaining count of instructions.
378df4b2
PM
1165 * 3: we stopped because the CPU's exit_request flag was set
1166 * (usually meaning that there is an interrupt that needs to be
819af24b
SF
1167 * handled). The pointer returned is the TB we were about to execute
1168 * when we noticed the pending exit request.
0980011b
PM
1169 *
1170 * If the bottom two bits indicate an exit-via-index then the CPU
1171 * state is correctly synchronised and ready for execution of the next
1172 * TB (and in particular the guest PC is the address to execute next).
1173 * Otherwise, we gave up on execution of this TB before it started, and
fee068e4 1174 * the caller must fix up the CPU state by calling the CPU's
819af24b 1175 * synchronize_from_tb() method with the TB pointer we return (falling
fee068e4
PC
1176 * back to calling the CPU's set_pc method with tb->pb if no
1177 * synchronize_from_tb() method exists).
0980011b
PM
1178 *
1179 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1180 * to this default (which just calls the prologue.code emitted by
1181 * tcg_target_qemu_prologue()).
1182 */
07ea28b4
RH
1183#define TB_EXIT_MASK 3
1184#define TB_EXIT_IDX0 0
1185#define TB_EXIT_IDX1 1
1186#define TB_EXIT_IDXMAX 1
378df4b2 1187#define TB_EXIT_REQUESTED 3
0980011b 1188
5a58e884
PB
1189#ifdef HAVE_TCG_QEMU_TB_EXEC
1190uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
1191#else
ce285b17 1192# define tcg_qemu_tb_exec(env, tb_ptr) \
b1311c4a 1193 ((uintptr_t (*)(void *, void *))tcg_ctx->code_gen_prologue)(env, tb_ptr)
932a6909 1194#endif
813da627
RH
1195
1196void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 1197
db432672
RH
1198#if TCG_TARGET_MAYBE_vec
1199/* Return zero if the tuple (opc, type, vece) is unsupportable;
1200 return > 0 if it is directly supportable;
1201 return < 0 if we must call tcg_expand_vec_op. */
1202int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned);
1203#else
1204static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve)
1205{
1206 return 0;
1207}
1208#endif
1209
1210/* Expand the tuple (opc, type, vece) on the given arguments. */
1211void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...);
1212
1213/* Replicate a constant C accoring to the log2 of the element size. */
1214uint64_t dup_const(unsigned vece, uint64_t c);
1215
1216#define dup_const(VECE, C) \
1217 (__builtin_constant_p(VECE) \
1218 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \
1219 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \
1220 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \
1221 : dup_const(VECE, C)) \
1222 : dup_const(VECE, C))
1223
1224
e58eb534
RH
1225/*
1226 * Memory helpers that will be used by TCG generated code.
1227 */
1228#ifdef CONFIG_SOFTMMU
c8f94df5
RH
1229/* Value zero-extended to tcg register size. */
1230tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1231 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1232tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1233 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1234tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1235 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1236uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1237 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1238tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1239 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1240tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1241 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1242uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1243 TCGMemOpIdx oi, uintptr_t retaddr);
e58eb534 1244
c8f94df5
RH
1245/* Value sign-extended to tcg register size. */
1246tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1247 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1248tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1249 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1250tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1251 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1252tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1253 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1254tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 1255 TCGMemOpIdx oi, uintptr_t retaddr);
c8f94df5 1256
e58eb534 1257void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
3972ef6f 1258 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1259void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1260 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1261void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1262 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1263void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1264 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1265void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 1266 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1267void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 1268 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1269void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 1270 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 1271
282dffc8
PD
1272uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
1273 TCGMemOpIdx oi, uintptr_t retaddr);
1274uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
1275 TCGMemOpIdx oi, uintptr_t retaddr);
1276uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
1277 TCGMemOpIdx oi, uintptr_t retaddr);
1278uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
1279 TCGMemOpIdx oi, uintptr_t retaddr);
1280uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
1281 TCGMemOpIdx oi, uintptr_t retaddr);
1282uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1283 TCGMemOpIdx oi, uintptr_t retaddr);
1284uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1285 TCGMemOpIdx oi, uintptr_t retaddr);
1286
867b3201
RH
1287/* Temporary aliases until backends are converted. */
1288#ifdef TARGET_WORDS_BIGENDIAN
1289# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1290# define helper_ret_lduw_mmu helper_be_lduw_mmu
1291# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1292# define helper_ret_ldul_mmu helper_be_ldul_mmu
282dffc8 1293# define helper_ret_ldl_mmu helper_be_ldul_mmu
867b3201
RH
1294# define helper_ret_ldq_mmu helper_be_ldq_mmu
1295# define helper_ret_stw_mmu helper_be_stw_mmu
1296# define helper_ret_stl_mmu helper_be_stl_mmu
1297# define helper_ret_stq_mmu helper_be_stq_mmu
282dffc8
PD
1298# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1299# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1300# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
867b3201
RH
1301#else
1302# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1303# define helper_ret_lduw_mmu helper_le_lduw_mmu
1304# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1305# define helper_ret_ldul_mmu helper_le_ldul_mmu
282dffc8 1306# define helper_ret_ldl_mmu helper_le_ldul_mmu
867b3201
RH
1307# define helper_ret_ldq_mmu helper_le_ldq_mmu
1308# define helper_ret_stw_mmu helper_le_stw_mmu
1309# define helper_ret_stl_mmu helper_le_stl_mmu
1310# define helper_ret_stq_mmu helper_le_stq_mmu
282dffc8
PD
1311# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1312# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1313# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
867b3201 1314#endif
e58eb534 1315
c482cb11
RH
1316uint32_t helper_atomic_cmpxchgb_mmu(CPUArchState *env, target_ulong addr,
1317 uint32_t cmpv, uint32_t newv,
1318 TCGMemOpIdx oi, uintptr_t retaddr);
1319uint32_t helper_atomic_cmpxchgw_le_mmu(CPUArchState *env, target_ulong addr,
1320 uint32_t cmpv, uint32_t newv,
1321 TCGMemOpIdx oi, uintptr_t retaddr);
1322uint32_t helper_atomic_cmpxchgl_le_mmu(CPUArchState *env, target_ulong addr,
1323 uint32_t cmpv, uint32_t newv,
1324 TCGMemOpIdx oi, uintptr_t retaddr);
1325uint64_t helper_atomic_cmpxchgq_le_mmu(CPUArchState *env, target_ulong addr,
1326 uint64_t cmpv, uint64_t newv,
1327 TCGMemOpIdx oi, uintptr_t retaddr);
1328uint32_t helper_atomic_cmpxchgw_be_mmu(CPUArchState *env, target_ulong addr,
1329 uint32_t cmpv, uint32_t newv,
1330 TCGMemOpIdx oi, uintptr_t retaddr);
1331uint32_t helper_atomic_cmpxchgl_be_mmu(CPUArchState *env, target_ulong addr,
1332 uint32_t cmpv, uint32_t newv,
1333 TCGMemOpIdx oi, uintptr_t retaddr);
1334uint64_t helper_atomic_cmpxchgq_be_mmu(CPUArchState *env, target_ulong addr,
1335 uint64_t cmpv, uint64_t newv,
1336 TCGMemOpIdx oi, uintptr_t retaddr);
1337
1338#define GEN_ATOMIC_HELPER(NAME, TYPE, SUFFIX) \
1339TYPE helper_atomic_ ## NAME ## SUFFIX ## _mmu \
1340 (CPUArchState *env, target_ulong addr, TYPE val, \
1341 TCGMemOpIdx oi, uintptr_t retaddr);
1342
df79b996 1343#ifdef CONFIG_ATOMIC64
c482cb11 1344#define GEN_ATOMIC_HELPER_ALL(NAME) \
df79b996 1345 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
c482cb11 1346 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
c482cb11 1347 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
df79b996 1348 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
c482cb11 1349 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be) \
df79b996 1350 GEN_ATOMIC_HELPER(NAME, uint64_t, q_le) \
c482cb11 1351 GEN_ATOMIC_HELPER(NAME, uint64_t, q_be)
df79b996
RH
1352#else
1353#define GEN_ATOMIC_HELPER_ALL(NAME) \
1354 GEN_ATOMIC_HELPER(NAME, uint32_t, b) \
1355 GEN_ATOMIC_HELPER(NAME, uint32_t, w_le) \
1356 GEN_ATOMIC_HELPER(NAME, uint32_t, w_be) \
1357 GEN_ATOMIC_HELPER(NAME, uint32_t, l_le) \
1358 GEN_ATOMIC_HELPER(NAME, uint32_t, l_be)
1359#endif
c482cb11
RH
1360
1361GEN_ATOMIC_HELPER_ALL(fetch_add)
1362GEN_ATOMIC_HELPER_ALL(fetch_sub)
1363GEN_ATOMIC_HELPER_ALL(fetch_and)
1364GEN_ATOMIC_HELPER_ALL(fetch_or)
1365GEN_ATOMIC_HELPER_ALL(fetch_xor)
5507c2bf
RH
1366GEN_ATOMIC_HELPER_ALL(fetch_smin)
1367GEN_ATOMIC_HELPER_ALL(fetch_umin)
1368GEN_ATOMIC_HELPER_ALL(fetch_smax)
1369GEN_ATOMIC_HELPER_ALL(fetch_umax)
c482cb11
RH
1370
1371GEN_ATOMIC_HELPER_ALL(add_fetch)
1372GEN_ATOMIC_HELPER_ALL(sub_fetch)
1373GEN_ATOMIC_HELPER_ALL(and_fetch)
1374GEN_ATOMIC_HELPER_ALL(or_fetch)
1375GEN_ATOMIC_HELPER_ALL(xor_fetch)
5507c2bf
RH
1376GEN_ATOMIC_HELPER_ALL(smin_fetch)
1377GEN_ATOMIC_HELPER_ALL(umin_fetch)
1378GEN_ATOMIC_HELPER_ALL(smax_fetch)
1379GEN_ATOMIC_HELPER_ALL(umax_fetch)
c482cb11
RH
1380
1381GEN_ATOMIC_HELPER_ALL(xchg)
1382
1383#undef GEN_ATOMIC_HELPER_ALL
1384#undef GEN_ATOMIC_HELPER
e58eb534
RH
1385#endif /* CONFIG_SOFTMMU */
1386
e6cd4bb5
RH
1387/*
1388 * These aren't really a "proper" helpers because TCG cannot manage Int128.
1389 * However, use the same format as the others, for use by the backends.
1390 *
1391 * The cmpxchg functions are only defined if HAVE_CMPXCHG128;
1392 * the ld/st functions are only defined if HAVE_ATOMIC128,
1393 * as defined by <qemu/atomic128.h>.
1394 */
7ebee43e
RH
1395Int128 helper_atomic_cmpxchgo_le_mmu(CPUArchState *env, target_ulong addr,
1396 Int128 cmpv, Int128 newv,
1397 TCGMemOpIdx oi, uintptr_t retaddr);
1398Int128 helper_atomic_cmpxchgo_be_mmu(CPUArchState *env, target_ulong addr,
1399 Int128 cmpv, Int128 newv,
1400 TCGMemOpIdx oi, uintptr_t retaddr);
1401
1402Int128 helper_atomic_ldo_le_mmu(CPUArchState *env, target_ulong addr,
1403 TCGMemOpIdx oi, uintptr_t retaddr);
1404Int128 helper_atomic_ldo_be_mmu(CPUArchState *env, target_ulong addr,
1405 TCGMemOpIdx oi, uintptr_t retaddr);
1406void helper_atomic_sto_le_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1407 TCGMemOpIdx oi, uintptr_t retaddr);
1408void helper_atomic_sto_be_mmu(CPUArchState *env, target_ulong addr, Int128 val,
1409 TCGMemOpIdx oi, uintptr_t retaddr);
1410
53229a77
RH
1411#ifdef CONFIG_DEBUG_TCG
1412void tcg_assert_listed_vecop(TCGOpcode);
1413#else
1414static inline void tcg_assert_listed_vecop(TCGOpcode op) { }
1415#endif
1416
1417static inline const TCGOpcode *tcg_swap_vecop_list(const TCGOpcode *n)
1418{
1419#ifdef CONFIG_DEBUG_TCG
1420 const TCGOpcode *o = tcg_ctx->vecop_list;
1421 tcg_ctx->vecop_list = n;
1422 return o;
1423#else
1424 return NULL;
1425#endif
1426}
1427
1428bool tcg_can_emit_vecop_list(const TCGOpcode *, TCGType, unsigned);
1429
e58eb534 1430#endif /* TCG_H */
This page took 1.141217 seconds and 4 git commands to generate.