]>
Commit | Line | Data |
---|---|---|
a541f297 | 1 | /* |
819385c5 | 2 | * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms |
5fafdf24 | 3 | * |
3ccacc4a | 4 | * Copyright (c) 2003-2005, 2007 Jocelyn Mayer |
5fafdf24 | 5 | * |
a541f297 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "nvram.h" | |
87ecb68b PB |
26 | #include "qemu-timer.h" |
27 | #include "sysemu.h" | |
d27cf0ae | 28 | #include "sysbus.h" |
f80237d4 | 29 | #include "isa.h" |
a541f297 | 30 | |
13ab5daa | 31 | //#define DEBUG_NVRAM |
a541f297 | 32 | |
13ab5daa | 33 | #if defined(DEBUG_NVRAM) |
001faf32 | 34 | #define NVRAM_PRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0) |
a541f297 | 35 | #else |
001faf32 | 36 | #define NVRAM_PRINTF(fmt, ...) do { } while (0) |
a541f297 FB |
37 | #endif |
38 | ||
819385c5 | 39 | /* |
4aed2c33 | 40 | * The M48T02, M48T08 and M48T59 chips are very similar. The newer '59 has |
819385c5 FB |
41 | * alarm and a watchdog timer and related control registers. In the |
42 | * PPC platform there is also a nvram lock function. | |
43 | */ | |
930f3fe1 BS |
44 | |
45 | /* | |
46 | * Chipset docs: | |
47 | * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf | |
48 | * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf | |
49 | * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf | |
50 | */ | |
51 | ||
c227f099 | 52 | struct m48t59_t { |
819385c5 | 53 | /* Model parameters */ |
ee6847d1 | 54 | uint32_t type; // 2 = m48t02, 8 = m48t08, 59 = m48t59 |
a541f297 | 55 | /* Hardware parameters */ |
d537cf6c | 56 | qemu_irq IRQ; |
a541f297 | 57 | uint32_t io_base; |
ee6847d1 | 58 | uint32_t size; |
a541f297 FB |
59 | /* RTC management */ |
60 | time_t time_offset; | |
61 | time_t stop_time; | |
62 | /* Alarm & watchdog */ | |
f6503059 | 63 | struct tm alarm; |
a541f297 FB |
64 | struct QEMUTimer *alrm_timer; |
65 | struct QEMUTimer *wd_timer; | |
66 | /* NVRAM storage */ | |
13ab5daa | 67 | uint8_t lock; |
a541f297 FB |
68 | uint16_t addr; |
69 | uint8_t *buffer; | |
c5df018e | 70 | }; |
a541f297 | 71 | |
f80237d4 BS |
72 | typedef struct M48t59ISAState { |
73 | ISADevice busdev; | |
c227f099 | 74 | m48t59_t state; |
f80237d4 BS |
75 | } M48t59ISAState; |
76 | ||
77 | typedef struct M48t59SysBusState { | |
78 | SysBusDevice busdev; | |
c227f099 | 79 | m48t59_t state; |
f80237d4 BS |
80 | } M48t59SysBusState; |
81 | ||
a541f297 FB |
82 | /* Fake timer functions */ |
83 | /* Generic helpers for BCD */ | |
84 | static inline uint8_t toBCD (uint8_t value) | |
85 | { | |
86 | return (((value / 10) % 10) << 4) | (value % 10); | |
87 | } | |
88 | ||
89 | static inline uint8_t fromBCD (uint8_t BCD) | |
90 | { | |
91 | return ((BCD >> 4) * 10) + (BCD & 0x0F); | |
92 | } | |
93 | ||
a541f297 FB |
94 | /* Alarm management */ |
95 | static void alarm_cb (void *opaque) | |
96 | { | |
f6503059 | 97 | struct tm tm; |
a541f297 | 98 | uint64_t next_time; |
c227f099 | 99 | m48t59_t *NVRAM = opaque; |
a541f297 | 100 | |
d537cf6c | 101 | qemu_set_irq(NVRAM->IRQ, 1); |
5fafdf24 | 102 | if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 && |
a541f297 FB |
103 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && |
104 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
105 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
106 | /* Repeat once a month */ |
107 | qemu_get_timedate(&tm, NVRAM->time_offset); | |
108 | tm.tm_mon++; | |
109 | if (tm.tm_mon == 13) { | |
110 | tm.tm_mon = 1; | |
111 | tm.tm_year++; | |
112 | } | |
113 | next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset; | |
a541f297 FB |
114 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
115 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | |
116 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
117 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
118 | /* Repeat once a day */ |
119 | next_time = 24 * 60 * 60; | |
a541f297 FB |
120 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
121 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
122 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
123 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
124 | /* Repeat once an hour */ |
125 | next_time = 60 * 60; | |
a541f297 FB |
126 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
127 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
128 | (NVRAM->buffer[0x1FF3] & 0x80) != 0 && | |
129 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
130 | /* Repeat once a minute */ |
131 | next_time = 60; | |
a541f297 | 132 | } else { |
f6503059 AZ |
133 | /* Repeat once a second */ |
134 | next_time = 1; | |
a541f297 | 135 | } |
f6503059 AZ |
136 | qemu_mod_timer(NVRAM->alrm_timer, qemu_get_clock(vm_clock) + |
137 | next_time * 1000); | |
d537cf6c | 138 | qemu_set_irq(NVRAM->IRQ, 0); |
a541f297 FB |
139 | } |
140 | ||
c227f099 | 141 | static void set_alarm (m48t59_t *NVRAM) |
f6503059 AZ |
142 | { |
143 | int diff; | |
144 | if (NVRAM->alrm_timer != NULL) { | |
145 | qemu_del_timer(NVRAM->alrm_timer); | |
146 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; | |
147 | if (diff > 0) | |
148 | qemu_mod_timer(NVRAM->alrm_timer, diff * 1000); | |
149 | } | |
150 | } | |
a541f297 | 151 | |
f6503059 | 152 | /* RTC management helpers */ |
c227f099 | 153 | static inline void get_time (m48t59_t *NVRAM, struct tm *tm) |
a541f297 | 154 | { |
f6503059 | 155 | qemu_get_timedate(tm, NVRAM->time_offset); |
a541f297 FB |
156 | } |
157 | ||
c227f099 | 158 | static void set_time (m48t59_t *NVRAM, struct tm *tm) |
a541f297 | 159 | { |
f6503059 AZ |
160 | NVRAM->time_offset = qemu_timedate_diff(tm); |
161 | set_alarm(NVRAM); | |
a541f297 FB |
162 | } |
163 | ||
164 | /* Watchdog management */ | |
165 | static void watchdog_cb (void *opaque) | |
166 | { | |
c227f099 | 167 | m48t59_t *NVRAM = opaque; |
a541f297 FB |
168 | |
169 | NVRAM->buffer[0x1FF0] |= 0x80; | |
170 | if (NVRAM->buffer[0x1FF7] & 0x80) { | |
171 | NVRAM->buffer[0x1FF7] = 0x00; | |
172 | NVRAM->buffer[0x1FFC] &= ~0x40; | |
13ab5daa | 173 | /* May it be a hw CPU Reset instead ? */ |
d7d02e3c | 174 | qemu_system_reset_request(); |
a541f297 | 175 | } else { |
d537cf6c PB |
176 | qemu_set_irq(NVRAM->IRQ, 1); |
177 | qemu_set_irq(NVRAM->IRQ, 0); | |
a541f297 FB |
178 | } |
179 | } | |
180 | ||
c227f099 | 181 | static void set_up_watchdog (m48t59_t *NVRAM, uint8_t value) |
a541f297 FB |
182 | { |
183 | uint64_t interval; /* in 1/16 seconds */ | |
184 | ||
868d585a | 185 | NVRAM->buffer[0x1FF0] &= ~0x80; |
a541f297 FB |
186 | if (NVRAM->wd_timer != NULL) { |
187 | qemu_del_timer(NVRAM->wd_timer); | |
868d585a JM |
188 | if (value != 0) { |
189 | interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F); | |
190 | qemu_mod_timer(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) + | |
191 | ((interval * 1000) >> 4)); | |
192 | } | |
a541f297 FB |
193 | } |
194 | } | |
195 | ||
196 | /* Direct access to NVRAM */ | |
897b4c6c | 197 | void m48t59_write (void *opaque, uint32_t addr, uint32_t val) |
a541f297 | 198 | { |
c227f099 | 199 | m48t59_t *NVRAM = opaque; |
a541f297 FB |
200 | struct tm tm; |
201 | int tmp; | |
202 | ||
819385c5 FB |
203 | if (addr > 0x1FF8 && addr < 0x2000) |
204 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); | |
4aed2c33 BS |
205 | |
206 | /* check for NVRAM access */ | |
207 | if ((NVRAM->type == 2 && addr < 0x7f8) || | |
208 | (NVRAM->type == 8 && addr < 0x1ff8) || | |
209 | (NVRAM->type == 59 && addr < 0x1ff0)) | |
819385c5 | 210 | goto do_write; |
4aed2c33 BS |
211 | |
212 | /* TOD access */ | |
819385c5 | 213 | switch (addr) { |
a541f297 FB |
214 | case 0x1FF0: |
215 | /* flags register : read-only */ | |
216 | break; | |
217 | case 0x1FF1: | |
218 | /* unused */ | |
219 | break; | |
220 | case 0x1FF2: | |
221 | /* alarm seconds */ | |
819385c5 FB |
222 | tmp = fromBCD(val & 0x7F); |
223 | if (tmp >= 0 && tmp <= 59) { | |
f6503059 | 224 | NVRAM->alarm.tm_sec = tmp; |
819385c5 | 225 | NVRAM->buffer[0x1FF2] = val; |
f6503059 | 226 | set_alarm(NVRAM); |
819385c5 | 227 | } |
a541f297 FB |
228 | break; |
229 | case 0x1FF3: | |
230 | /* alarm minutes */ | |
819385c5 FB |
231 | tmp = fromBCD(val & 0x7F); |
232 | if (tmp >= 0 && tmp <= 59) { | |
f6503059 | 233 | NVRAM->alarm.tm_min = tmp; |
819385c5 | 234 | NVRAM->buffer[0x1FF3] = val; |
f6503059 | 235 | set_alarm(NVRAM); |
819385c5 | 236 | } |
a541f297 FB |
237 | break; |
238 | case 0x1FF4: | |
239 | /* alarm hours */ | |
819385c5 FB |
240 | tmp = fromBCD(val & 0x3F); |
241 | if (tmp >= 0 && tmp <= 23) { | |
f6503059 | 242 | NVRAM->alarm.tm_hour = tmp; |
819385c5 | 243 | NVRAM->buffer[0x1FF4] = val; |
f6503059 | 244 | set_alarm(NVRAM); |
819385c5 | 245 | } |
a541f297 FB |
246 | break; |
247 | case 0x1FF5: | |
248 | /* alarm date */ | |
819385c5 FB |
249 | tmp = fromBCD(val & 0x1F); |
250 | if (tmp != 0) { | |
f6503059 | 251 | NVRAM->alarm.tm_mday = tmp; |
819385c5 | 252 | NVRAM->buffer[0x1FF5] = val; |
f6503059 | 253 | set_alarm(NVRAM); |
819385c5 | 254 | } |
a541f297 FB |
255 | break; |
256 | case 0x1FF6: | |
257 | /* interrupts */ | |
819385c5 | 258 | NVRAM->buffer[0x1FF6] = val; |
a541f297 FB |
259 | break; |
260 | case 0x1FF7: | |
261 | /* watchdog */ | |
819385c5 FB |
262 | NVRAM->buffer[0x1FF7] = val; |
263 | set_up_watchdog(NVRAM, val); | |
a541f297 FB |
264 | break; |
265 | case 0x1FF8: | |
4aed2c33 | 266 | case 0x07F8: |
a541f297 | 267 | /* control */ |
4aed2c33 | 268 | NVRAM->buffer[addr] = (val & ~0xA0) | 0x90; |
a541f297 FB |
269 | break; |
270 | case 0x1FF9: | |
4aed2c33 | 271 | case 0x07F9: |
a541f297 FB |
272 | /* seconds (BCD) */ |
273 | tmp = fromBCD(val & 0x7F); | |
274 | if (tmp >= 0 && tmp <= 59) { | |
275 | get_time(NVRAM, &tm); | |
276 | tm.tm_sec = tmp; | |
277 | set_time(NVRAM, &tm); | |
278 | } | |
f6503059 | 279 | if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) { |
a541f297 FB |
280 | if (val & 0x80) { |
281 | NVRAM->stop_time = time(NULL); | |
282 | } else { | |
283 | NVRAM->time_offset += NVRAM->stop_time - time(NULL); | |
284 | NVRAM->stop_time = 0; | |
285 | } | |
286 | } | |
f6503059 | 287 | NVRAM->buffer[addr] = val & 0x80; |
a541f297 FB |
288 | break; |
289 | case 0x1FFA: | |
4aed2c33 | 290 | case 0x07FA: |
a541f297 FB |
291 | /* minutes (BCD) */ |
292 | tmp = fromBCD(val & 0x7F); | |
293 | if (tmp >= 0 && tmp <= 59) { | |
294 | get_time(NVRAM, &tm); | |
295 | tm.tm_min = tmp; | |
296 | set_time(NVRAM, &tm); | |
297 | } | |
298 | break; | |
299 | case 0x1FFB: | |
4aed2c33 | 300 | case 0x07FB: |
a541f297 FB |
301 | /* hours (BCD) */ |
302 | tmp = fromBCD(val & 0x3F); | |
303 | if (tmp >= 0 && tmp <= 23) { | |
304 | get_time(NVRAM, &tm); | |
305 | tm.tm_hour = tmp; | |
306 | set_time(NVRAM, &tm); | |
307 | } | |
308 | break; | |
309 | case 0x1FFC: | |
4aed2c33 | 310 | case 0x07FC: |
a541f297 FB |
311 | /* day of the week / century */ |
312 | tmp = fromBCD(val & 0x07); | |
313 | get_time(NVRAM, &tm); | |
314 | tm.tm_wday = tmp; | |
315 | set_time(NVRAM, &tm); | |
4aed2c33 | 316 | NVRAM->buffer[addr] = val & 0x40; |
a541f297 FB |
317 | break; |
318 | case 0x1FFD: | |
4aed2c33 | 319 | case 0x07FD: |
a541f297 FB |
320 | /* date */ |
321 | tmp = fromBCD(val & 0x1F); | |
322 | if (tmp != 0) { | |
323 | get_time(NVRAM, &tm); | |
324 | tm.tm_mday = tmp; | |
325 | set_time(NVRAM, &tm); | |
326 | } | |
327 | break; | |
328 | case 0x1FFE: | |
4aed2c33 | 329 | case 0x07FE: |
a541f297 FB |
330 | /* month */ |
331 | tmp = fromBCD(val & 0x1F); | |
332 | if (tmp >= 1 && tmp <= 12) { | |
333 | get_time(NVRAM, &tm); | |
334 | tm.tm_mon = tmp - 1; | |
335 | set_time(NVRAM, &tm); | |
336 | } | |
337 | break; | |
338 | case 0x1FFF: | |
4aed2c33 | 339 | case 0x07FF: |
a541f297 FB |
340 | /* year */ |
341 | tmp = fromBCD(val); | |
342 | if (tmp >= 0 && tmp <= 99) { | |
343 | get_time(NVRAM, &tm); | |
180b700d FB |
344 | if (NVRAM->type == 8) |
345 | tm.tm_year = fromBCD(val) + 68; // Base year is 1968 | |
346 | else | |
347 | tm.tm_year = fromBCD(val); | |
a541f297 FB |
348 | set_time(NVRAM, &tm); |
349 | } | |
350 | break; | |
351 | default: | |
13ab5daa | 352 | /* Check lock registers state */ |
819385c5 | 353 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 354 | break; |
819385c5 | 355 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 356 | break; |
819385c5 FB |
357 | do_write: |
358 | if (addr < NVRAM->size) { | |
359 | NVRAM->buffer[addr] = val & 0xFF; | |
a541f297 FB |
360 | } |
361 | break; | |
362 | } | |
363 | } | |
364 | ||
897b4c6c | 365 | uint32_t m48t59_read (void *opaque, uint32_t addr) |
a541f297 | 366 | { |
c227f099 | 367 | m48t59_t *NVRAM = opaque; |
a541f297 FB |
368 | struct tm tm; |
369 | uint32_t retval = 0xFF; | |
370 | ||
4aed2c33 BS |
371 | /* check for NVRAM access */ |
372 | if ((NVRAM->type == 2 && addr < 0x078f) || | |
373 | (NVRAM->type == 8 && addr < 0x1ff8) || | |
374 | (NVRAM->type == 59 && addr < 0x1ff0)) | |
819385c5 | 375 | goto do_read; |
4aed2c33 BS |
376 | |
377 | /* TOD access */ | |
819385c5 | 378 | switch (addr) { |
a541f297 FB |
379 | case 0x1FF0: |
380 | /* flags register */ | |
381 | goto do_read; | |
382 | case 0x1FF1: | |
383 | /* unused */ | |
384 | retval = 0; | |
385 | break; | |
386 | case 0x1FF2: | |
387 | /* alarm seconds */ | |
388 | goto do_read; | |
389 | case 0x1FF3: | |
390 | /* alarm minutes */ | |
391 | goto do_read; | |
392 | case 0x1FF4: | |
393 | /* alarm hours */ | |
394 | goto do_read; | |
395 | case 0x1FF5: | |
396 | /* alarm date */ | |
397 | goto do_read; | |
398 | case 0x1FF6: | |
399 | /* interrupts */ | |
400 | goto do_read; | |
401 | case 0x1FF7: | |
402 | /* A read resets the watchdog */ | |
403 | set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]); | |
404 | goto do_read; | |
405 | case 0x1FF8: | |
4aed2c33 | 406 | case 0x07F8: |
a541f297 FB |
407 | /* control */ |
408 | goto do_read; | |
409 | case 0x1FF9: | |
4aed2c33 | 410 | case 0x07F9: |
a541f297 FB |
411 | /* seconds (BCD) */ |
412 | get_time(NVRAM, &tm); | |
4aed2c33 | 413 | retval = (NVRAM->buffer[addr] & 0x80) | toBCD(tm.tm_sec); |
a541f297 FB |
414 | break; |
415 | case 0x1FFA: | |
4aed2c33 | 416 | case 0x07FA: |
a541f297 FB |
417 | /* minutes (BCD) */ |
418 | get_time(NVRAM, &tm); | |
419 | retval = toBCD(tm.tm_min); | |
420 | break; | |
421 | case 0x1FFB: | |
4aed2c33 | 422 | case 0x07FB: |
a541f297 FB |
423 | /* hours (BCD) */ |
424 | get_time(NVRAM, &tm); | |
425 | retval = toBCD(tm.tm_hour); | |
426 | break; | |
427 | case 0x1FFC: | |
4aed2c33 | 428 | case 0x07FC: |
a541f297 FB |
429 | /* day of the week / century */ |
430 | get_time(NVRAM, &tm); | |
4aed2c33 | 431 | retval = NVRAM->buffer[addr] | tm.tm_wday; |
a541f297 FB |
432 | break; |
433 | case 0x1FFD: | |
4aed2c33 | 434 | case 0x07FD: |
a541f297 FB |
435 | /* date */ |
436 | get_time(NVRAM, &tm); | |
437 | retval = toBCD(tm.tm_mday); | |
438 | break; | |
439 | case 0x1FFE: | |
4aed2c33 | 440 | case 0x07FE: |
a541f297 FB |
441 | /* month */ |
442 | get_time(NVRAM, &tm); | |
443 | retval = toBCD(tm.tm_mon + 1); | |
444 | break; | |
445 | case 0x1FFF: | |
4aed2c33 | 446 | case 0x07FF: |
a541f297 FB |
447 | /* year */ |
448 | get_time(NVRAM, &tm); | |
5fafdf24 | 449 | if (NVRAM->type == 8) |
180b700d FB |
450 | retval = toBCD(tm.tm_year - 68); // Base year is 1968 |
451 | else | |
452 | retval = toBCD(tm.tm_year); | |
a541f297 FB |
453 | break; |
454 | default: | |
13ab5daa | 455 | /* Check lock registers state */ |
819385c5 | 456 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 457 | break; |
819385c5 | 458 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 459 | break; |
819385c5 FB |
460 | do_read: |
461 | if (addr < NVRAM->size) { | |
462 | retval = NVRAM->buffer[addr]; | |
a541f297 FB |
463 | } |
464 | break; | |
465 | } | |
819385c5 | 466 | if (addr > 0x1FF9 && addr < 0x2000) |
9ed1e667 | 467 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 FB |
468 | |
469 | return retval; | |
470 | } | |
471 | ||
897b4c6c | 472 | void m48t59_set_addr (void *opaque, uint32_t addr) |
a541f297 | 473 | { |
c227f099 | 474 | m48t59_t *NVRAM = opaque; |
897b4c6c | 475 | |
a541f297 FB |
476 | NVRAM->addr = addr; |
477 | } | |
478 | ||
897b4c6c | 479 | void m48t59_toggle_lock (void *opaque, int lock) |
13ab5daa | 480 | { |
c227f099 | 481 | m48t59_t *NVRAM = opaque; |
897b4c6c | 482 | |
13ab5daa FB |
483 | NVRAM->lock ^= 1 << lock; |
484 | } | |
485 | ||
a541f297 FB |
486 | /* IO access to NVRAM */ |
487 | static void NVRAM_writeb (void *opaque, uint32_t addr, uint32_t val) | |
488 | { | |
c227f099 | 489 | m48t59_t *NVRAM = opaque; |
a541f297 FB |
490 | |
491 | addr -= NVRAM->io_base; | |
9ed1e667 | 492 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); |
a541f297 FB |
493 | switch (addr) { |
494 | case 0: | |
495 | NVRAM->addr &= ~0x00FF; | |
496 | NVRAM->addr |= val; | |
497 | break; | |
498 | case 1: | |
499 | NVRAM->addr &= ~0xFF00; | |
500 | NVRAM->addr |= val << 8; | |
501 | break; | |
502 | case 3: | |
819385c5 | 503 | m48t59_write(NVRAM, val, NVRAM->addr); |
a541f297 FB |
504 | NVRAM->addr = 0x0000; |
505 | break; | |
506 | default: | |
507 | break; | |
508 | } | |
509 | } | |
510 | ||
511 | static uint32_t NVRAM_readb (void *opaque, uint32_t addr) | |
512 | { | |
c227f099 | 513 | m48t59_t *NVRAM = opaque; |
13ab5daa | 514 | uint32_t retval; |
a541f297 | 515 | |
13ab5daa FB |
516 | addr -= NVRAM->io_base; |
517 | switch (addr) { | |
518 | case 3: | |
819385c5 | 519 | retval = m48t59_read(NVRAM, NVRAM->addr); |
13ab5daa FB |
520 | break; |
521 | default: | |
522 | retval = -1; | |
523 | break; | |
524 | } | |
9ed1e667 | 525 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 | 526 | |
13ab5daa | 527 | return retval; |
a541f297 FB |
528 | } |
529 | ||
c227f099 | 530 | static void nvram_writeb (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 531 | { |
c227f099 | 532 | m48t59_t *NVRAM = opaque; |
3b46e624 | 533 | |
819385c5 | 534 | m48t59_write(NVRAM, addr, value & 0xff); |
e1bb04f7 FB |
535 | } |
536 | ||
c227f099 | 537 | static void nvram_writew (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 538 | { |
c227f099 | 539 | m48t59_t *NVRAM = opaque; |
3b46e624 | 540 | |
819385c5 FB |
541 | m48t59_write(NVRAM, addr, (value >> 8) & 0xff); |
542 | m48t59_write(NVRAM, addr + 1, value & 0xff); | |
e1bb04f7 FB |
543 | } |
544 | ||
c227f099 | 545 | static void nvram_writel (void *opaque, target_phys_addr_t addr, uint32_t value) |
e1bb04f7 | 546 | { |
c227f099 | 547 | m48t59_t *NVRAM = opaque; |
3b46e624 | 548 | |
819385c5 FB |
549 | m48t59_write(NVRAM, addr, (value >> 24) & 0xff); |
550 | m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff); | |
551 | m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff); | |
552 | m48t59_write(NVRAM, addr + 3, value & 0xff); | |
e1bb04f7 FB |
553 | } |
554 | ||
c227f099 | 555 | static uint32_t nvram_readb (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 556 | { |
c227f099 | 557 | m48t59_t *NVRAM = opaque; |
819385c5 | 558 | uint32_t retval; |
3b46e624 | 559 | |
819385c5 | 560 | retval = m48t59_read(NVRAM, addr); |
e1bb04f7 FB |
561 | return retval; |
562 | } | |
563 | ||
c227f099 | 564 | static uint32_t nvram_readw (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 565 | { |
c227f099 | 566 | m48t59_t *NVRAM = opaque; |
819385c5 | 567 | uint32_t retval; |
3b46e624 | 568 | |
819385c5 FB |
569 | retval = m48t59_read(NVRAM, addr) << 8; |
570 | retval |= m48t59_read(NVRAM, addr + 1); | |
e1bb04f7 FB |
571 | return retval; |
572 | } | |
573 | ||
c227f099 | 574 | static uint32_t nvram_readl (void *opaque, target_phys_addr_t addr) |
e1bb04f7 | 575 | { |
c227f099 | 576 | m48t59_t *NVRAM = opaque; |
819385c5 | 577 | uint32_t retval; |
e1bb04f7 | 578 | |
819385c5 FB |
579 | retval = m48t59_read(NVRAM, addr) << 24; |
580 | retval |= m48t59_read(NVRAM, addr + 1) << 16; | |
581 | retval |= m48t59_read(NVRAM, addr + 2) << 8; | |
582 | retval |= m48t59_read(NVRAM, addr + 3); | |
e1bb04f7 FB |
583 | return retval; |
584 | } | |
585 | ||
d60efc6b | 586 | static CPUWriteMemoryFunc * const nvram_write[] = { |
e1bb04f7 FB |
587 | &nvram_writeb, |
588 | &nvram_writew, | |
589 | &nvram_writel, | |
590 | }; | |
591 | ||
d60efc6b | 592 | static CPUReadMemoryFunc * const nvram_read[] = { |
e1bb04f7 FB |
593 | &nvram_readb, |
594 | &nvram_readw, | |
595 | &nvram_readl, | |
596 | }; | |
819385c5 | 597 | |
3ccacc4a BS |
598 | static void m48t59_save(QEMUFile *f, void *opaque) |
599 | { | |
c227f099 | 600 | m48t59_t *s = opaque; |
3ccacc4a BS |
601 | |
602 | qemu_put_8s(f, &s->lock); | |
603 | qemu_put_be16s(f, &s->addr); | |
604 | qemu_put_buffer(f, s->buffer, s->size); | |
605 | } | |
606 | ||
607 | static int m48t59_load(QEMUFile *f, void *opaque, int version_id) | |
608 | { | |
c227f099 | 609 | m48t59_t *s = opaque; |
3ccacc4a BS |
610 | |
611 | if (version_id != 1) | |
612 | return -EINVAL; | |
613 | ||
614 | qemu_get_8s(f, &s->lock); | |
615 | qemu_get_be16s(f, &s->addr); | |
616 | qemu_get_buffer(f, s->buffer, s->size); | |
617 | ||
618 | return 0; | |
619 | } | |
620 | ||
285e468d | 621 | static void m48t59_reset_common(m48t59_t *NVRAM) |
3ccacc4a | 622 | { |
6e6b7363 BS |
623 | NVRAM->addr = 0; |
624 | NVRAM->lock = 0; | |
3ccacc4a BS |
625 | if (NVRAM->alrm_timer != NULL) |
626 | qemu_del_timer(NVRAM->alrm_timer); | |
627 | ||
628 | if (NVRAM->wd_timer != NULL) | |
629 | qemu_del_timer(NVRAM->wd_timer); | |
630 | } | |
631 | ||
285e468d BS |
632 | static void m48t59_reset_isa(DeviceState *d) |
633 | { | |
634 | M48t59ISAState *isa = container_of(d, M48t59ISAState, busdev.qdev); | |
635 | m48t59_t *NVRAM = &isa->state; | |
636 | ||
637 | m48t59_reset_common(NVRAM); | |
638 | } | |
639 | ||
640 | static void m48t59_reset_sysbus(DeviceState *d) | |
641 | { | |
642 | M48t59SysBusState *sys = container_of(d, M48t59SysBusState, busdev.qdev); | |
643 | m48t59_t *NVRAM = &sys->state; | |
644 | ||
645 | m48t59_reset_common(NVRAM); | |
646 | } | |
647 | ||
a541f297 | 648 | /* Initialisation routine */ |
c227f099 | 649 | m48t59_t *m48t59_init (qemu_irq IRQ, target_phys_addr_t mem_base, |
819385c5 FB |
650 | uint32_t io_base, uint16_t size, |
651 | int type) | |
a541f297 | 652 | { |
d27cf0ae BS |
653 | DeviceState *dev; |
654 | SysBusDevice *s; | |
f80237d4 | 655 | M48t59SysBusState *d; |
d27cf0ae BS |
656 | |
657 | dev = qdev_create(NULL, "m48t59"); | |
ee6847d1 GH |
658 | qdev_prop_set_uint32(dev, "type", type); |
659 | qdev_prop_set_uint32(dev, "size", size); | |
660 | qdev_prop_set_uint32(dev, "io_base", io_base); | |
e23a1b33 | 661 | qdev_init_nofail(dev); |
d27cf0ae BS |
662 | s = sysbus_from_qdev(dev); |
663 | sysbus_connect_irq(s, 0, IRQ); | |
819385c5 FB |
664 | if (io_base != 0) { |
665 | register_ioport_read(io_base, 0x04, 1, NVRAM_readb, s); | |
666 | register_ioport_write(io_base, 0x04, 1, NVRAM_writeb, s); | |
667 | } | |
e1bb04f7 | 668 | if (mem_base != 0) { |
d27cf0ae | 669 | sysbus_mmio_map(s, 0, mem_base); |
e1bb04f7 | 670 | } |
d27cf0ae | 671 | |
f80237d4 | 672 | d = FROM_SYSBUS(M48t59SysBusState, s); |
d27cf0ae | 673 | |
f80237d4 | 674 | return &d->state; |
d27cf0ae BS |
675 | } |
676 | ||
c227f099 | 677 | m48t59_t *m48t59_init_isa(uint32_t io_base, uint16_t size, int type) |
d27cf0ae | 678 | { |
f80237d4 BS |
679 | M48t59ISAState *d; |
680 | ISADevice *dev; | |
c227f099 | 681 | m48t59_t *s; |
f80237d4 BS |
682 | |
683 | dev = isa_create("m48t59_isa"); | |
684 | qdev_prop_set_uint32(&dev->qdev, "type", type); | |
685 | qdev_prop_set_uint32(&dev->qdev, "size", size); | |
686 | qdev_prop_set_uint32(&dev->qdev, "io_base", io_base); | |
e23a1b33 | 687 | qdev_init_nofail(&dev->qdev); |
f80237d4 BS |
688 | d = DO_UPCAST(M48t59ISAState, busdev, dev); |
689 | s = &d->state; | |
d27cf0ae | 690 | |
f80237d4 BS |
691 | if (io_base != 0) { |
692 | register_ioport_read(io_base, 0x04, 1, NVRAM_readb, s); | |
693 | register_ioport_write(io_base, 0x04, 1, NVRAM_writeb, s); | |
694 | } | |
d27cf0ae | 695 | |
f80237d4 BS |
696 | return s; |
697 | } | |
d27cf0ae | 698 | |
c227f099 | 699 | static void m48t59_init_common(m48t59_t *s) |
f80237d4 BS |
700 | { |
701 | s->buffer = qemu_mallocz(s->size); | |
d27cf0ae | 702 | if (s->type == 59) { |
819385c5 FB |
703 | s->alrm_timer = qemu_new_timer(vm_clock, &alarm_cb, s); |
704 | s->wd_timer = qemu_new_timer(vm_clock, &watchdog_cb, s); | |
705 | } | |
f6503059 | 706 | qemu_get_timedate(&s->alarm, 0); |
13ab5daa | 707 | |
d27cf0ae | 708 | register_savevm("m48t59", -1, 1, m48t59_save, m48t59_load, s); |
f80237d4 BS |
709 | } |
710 | ||
711 | static int m48t59_init_isa1(ISADevice *dev) | |
712 | { | |
713 | M48t59ISAState *d = DO_UPCAST(M48t59ISAState, busdev, dev); | |
c227f099 | 714 | m48t59_t *s = &d->state; |
f80237d4 BS |
715 | |
716 | isa_init_irq(dev, &s->IRQ, 8); | |
717 | m48t59_init_common(s); | |
718 | ||
81a322d4 | 719 | return 0; |
d27cf0ae | 720 | } |
3ccacc4a | 721 | |
f80237d4 BS |
722 | static int m48t59_init1(SysBusDevice *dev) |
723 | { | |
724 | M48t59SysBusState *d = FROM_SYSBUS(M48t59SysBusState, dev); | |
c227f099 | 725 | m48t59_t *s = &d->state; |
f80237d4 BS |
726 | int mem_index; |
727 | ||
728 | sysbus_init_irq(dev, &s->IRQ); | |
729 | ||
730 | mem_index = cpu_register_io_memory(nvram_read, nvram_write, s); | |
731 | sysbus_init_mmio(dev, s->size, mem_index); | |
732 | m48t59_init_common(s); | |
733 | ||
734 | return 0; | |
735 | } | |
736 | ||
737 | static ISADeviceInfo m48t59_isa_info = { | |
738 | .init = m48t59_init_isa1, | |
739 | .qdev.name = "m48t59_isa", | |
740 | .qdev.size = sizeof(M48t59ISAState), | |
285e468d | 741 | .qdev.reset = m48t59_reset_isa, |
f80237d4 BS |
742 | .qdev.no_user = 1, |
743 | .qdev.props = (Property[]) { | |
744 | DEFINE_PROP_UINT32("size", M48t59ISAState, state.size, -1), | |
745 | DEFINE_PROP_UINT32("type", M48t59ISAState, state.type, -1), | |
746 | DEFINE_PROP_HEX32( "io_base", M48t59ISAState, state.io_base, 0), | |
747 | DEFINE_PROP_END_OF_LIST(), | |
748 | } | |
749 | }; | |
750 | ||
ee6847d1 GH |
751 | static SysBusDeviceInfo m48t59_info = { |
752 | .init = m48t59_init1, | |
753 | .qdev.name = "m48t59", | |
f80237d4 | 754 | .qdev.size = sizeof(M48t59SysBusState), |
285e468d | 755 | .qdev.reset = m48t59_reset_sysbus, |
ee6847d1 | 756 | .qdev.props = (Property[]) { |
f80237d4 BS |
757 | DEFINE_PROP_UINT32("size", M48t59SysBusState, state.size, -1), |
758 | DEFINE_PROP_UINT32("type", M48t59SysBusState, state.type, -1), | |
759 | DEFINE_PROP_HEX32( "io_base", M48t59SysBusState, state.io_base, 0), | |
01274424 | 760 | DEFINE_PROP_END_OF_LIST(), |
ee6847d1 GH |
761 | } |
762 | }; | |
763 | ||
d27cf0ae BS |
764 | static void m48t59_register_devices(void) |
765 | { | |
ee6847d1 | 766 | sysbus_register_withprop(&m48t59_info); |
f80237d4 | 767 | isa_qdev_register(&m48t59_isa_info); |
a541f297 | 768 | } |
d27cf0ae BS |
769 | |
770 | device_init(m48t59_register_devices) |