]>
Commit | Line | Data |
---|---|---|
69b91039 FB |
1 | /* |
2 | * QEMU PCI bus manager | |
3 | * | |
4 | * Copyright (c) 2004 Fabrice Bellard | |
5fafdf24 | 5 | * |
69b91039 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pci.h" | |
783753fd | 26 | #include "pci_bridge.h" |
cfb0a50a | 27 | #include "pci_internals.h" |
376253ec | 28 | #include "monitor.h" |
87ecb68b | 29 | #include "net.h" |
880345c4 | 30 | #include "sysemu.h" |
c2039bd0 | 31 | #include "loader.h" |
163c8a59 | 32 | #include "qemu-objects.h" |
bf1b0071 | 33 | #include "range.h" |
69b91039 FB |
34 | |
35 | //#define DEBUG_PCI | |
d8d2e079 | 36 | #ifdef DEBUG_PCI |
2e49d64a | 37 | # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__) |
d8d2e079 IY |
38 | #else |
39 | # define PCI_DPRINTF(format, ...) do { } while (0) | |
40 | #endif | |
69b91039 | 41 | |
10c4c98a | 42 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent); |
4f43c1ff | 43 | static char *pcibus_get_dev_path(DeviceState *dev); |
5e0259e7 | 44 | static char *pcibus_get_fw_dev_path(DeviceState *dev); |
9bb33586 | 45 | static int pcibus_reset(BusState *qbus); |
10c4c98a | 46 | |
cfb0a50a | 47 | struct BusInfo pci_bus_info = { |
10c4c98a GH |
48 | .name = "PCI", |
49 | .size = sizeof(PCIBus), | |
50 | .print_dev = pcibus_dev_print, | |
4f43c1ff | 51 | .get_dev_path = pcibus_get_dev_path, |
5e0259e7 | 52 | .get_fw_dev_path = pcibus_get_fw_dev_path, |
9bb33586 | 53 | .reset = pcibus_reset, |
ee6847d1 | 54 | .props = (Property[]) { |
54586bd1 | 55 | DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1), |
8c52c8f3 | 56 | DEFINE_PROP_STRING("romfile", PCIDevice, romfile), |
88169ddf | 57 | DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1), |
49823868 IY |
58 | DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present, |
59 | QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false), | |
b1aeb926 IY |
60 | DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present, |
61 | QEMU_PCI_CAP_SERR_BITNR, true), | |
54586bd1 | 62 | DEFINE_PROP_END_OF_LIST() |
ee6847d1 | 63 | } |
30468f78 | 64 | }; |
69b91039 | 65 | |
1941d19c | 66 | static void pci_update_mappings(PCIDevice *d); |
d537cf6c | 67 | static void pci_set_irq(void *opaque, int irq_num, int level); |
ab85ceb1 | 68 | static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom); |
230741dc | 69 | static void pci_del_option_rom(PCIDevice *pdev); |
1941d19c | 70 | |
d350d97d AL |
71 | static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET; |
72 | static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU; | |
e822a52a IY |
73 | |
74 | struct PCIHostBus { | |
75 | int domain; | |
76 | struct PCIBus *bus; | |
77 | QLIST_ENTRY(PCIHostBus) next; | |
78 | }; | |
79 | static QLIST_HEAD(, PCIHostBus) host_buses; | |
30468f78 | 80 | |
2d1e9f96 JQ |
81 | static const VMStateDescription vmstate_pcibus = { |
82 | .name = "PCIBUS", | |
83 | .version_id = 1, | |
84 | .minimum_version_id = 1, | |
85 | .minimum_version_id_old = 1, | |
86 | .fields = (VMStateField []) { | |
87 | VMSTATE_INT32_EQUAL(nirq, PCIBus), | |
c7bde572 | 88 | VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t), |
2d1e9f96 | 89 | VMSTATE_END_OF_LIST() |
52fc1d83 | 90 | } |
2d1e9f96 | 91 | }; |
52fc1d83 | 92 | |
b3b11697 | 93 | static int pci_bar(PCIDevice *d, int reg) |
5330de09 | 94 | { |
b3b11697 IY |
95 | uint8_t type; |
96 | ||
97 | if (reg != PCI_ROM_SLOT) | |
98 | return PCI_BASE_ADDRESS_0 + reg * 4; | |
99 | ||
100 | type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; | |
101 | return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS; | |
5330de09 MT |
102 | } |
103 | ||
d036bb21 MT |
104 | static inline int pci_irq_state(PCIDevice *d, int irq_num) |
105 | { | |
106 | return (d->irq_state >> irq_num) & 0x1; | |
107 | } | |
108 | ||
109 | static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level) | |
110 | { | |
111 | d->irq_state &= ~(0x1 << irq_num); | |
112 | d->irq_state |= level << irq_num; | |
113 | } | |
114 | ||
115 | static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change) | |
116 | { | |
117 | PCIBus *bus; | |
118 | for (;;) { | |
119 | bus = pci_dev->bus; | |
120 | irq_num = bus->map_irq(pci_dev, irq_num); | |
121 | if (bus->set_irq) | |
122 | break; | |
123 | pci_dev = bus->parent_dev; | |
124 | } | |
125 | bus->irq_count[irq_num] += change; | |
126 | bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0); | |
127 | } | |
128 | ||
9ddf8437 IY |
129 | int pci_bus_get_irq_level(PCIBus *bus, int irq_num) |
130 | { | |
131 | assert(irq_num >= 0); | |
132 | assert(irq_num < bus->nirq); | |
133 | return !!bus->irq_count[irq_num]; | |
134 | } | |
135 | ||
f9bf77dd MT |
136 | /* Update interrupt status bit in config space on interrupt |
137 | * state change. */ | |
138 | static void pci_update_irq_status(PCIDevice *dev) | |
139 | { | |
140 | if (dev->irq_state) { | |
141 | dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT; | |
142 | } else { | |
143 | dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; | |
144 | } | |
145 | } | |
146 | ||
4c92325b IY |
147 | void pci_device_deassert_intx(PCIDevice *dev) |
148 | { | |
149 | int i; | |
150 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
151 | qemu_set_irq(dev->irq[i], 0); | |
152 | } | |
153 | } | |
154 | ||
0ead87c8 IY |
155 | /* |
156 | * This function is called on #RST and FLR. | |
157 | * FLR if PCI_EXP_DEVCTL_BCR_FLR is set | |
158 | */ | |
159 | void pci_device_reset(PCIDevice *dev) | |
5330de09 | 160 | { |
c0b1905b | 161 | int r; |
9bb33586 IY |
162 | /* TODO: call the below unconditionally once all pci devices |
163 | * are qdevified */ | |
164 | if (dev->qdev.info) { | |
165 | qdev_reset_all(&dev->qdev); | |
166 | } | |
c0b1905b | 167 | |
d036bb21 | 168 | dev->irq_state = 0; |
f9bf77dd | 169 | pci_update_irq_status(dev); |
4c92325b | 170 | pci_device_deassert_intx(dev); |
ebabb67a | 171 | /* Clear all writable bits */ |
99443c21 | 172 | pci_word_test_and_clear_mask(dev->config + PCI_COMMAND, |
f9aebe2e MT |
173 | pci_get_word(dev->wmask + PCI_COMMAND) | |
174 | pci_get_word(dev->w1cmask + PCI_COMMAND)); | |
89d437df IY |
175 | pci_word_test_and_clear_mask(dev->config + PCI_STATUS, |
176 | pci_get_word(dev->wmask + PCI_STATUS) | | |
177 | pci_get_word(dev->w1cmask + PCI_STATUS)); | |
c0b1905b MT |
178 | dev->config[PCI_CACHE_LINE_SIZE] = 0x0; |
179 | dev->config[PCI_INTERRUPT_LINE] = 0x0; | |
180 | for (r = 0; r < PCI_NUM_REGIONS; ++r) { | |
71ebd6dc IY |
181 | PCIIORegion *region = &dev->io_regions[r]; |
182 | if (!region->size) { | |
c0b1905b MT |
183 | continue; |
184 | } | |
71ebd6dc IY |
185 | |
186 | if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) && | |
187 | region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
188 | pci_set_quad(dev->config + pci_bar(dev, r), region->type); | |
189 | } else { | |
190 | pci_set_long(dev->config + pci_bar(dev, r), region->type); | |
191 | } | |
c0b1905b MT |
192 | } |
193 | pci_update_mappings(dev); | |
5330de09 MT |
194 | } |
195 | ||
9bb33586 IY |
196 | /* |
197 | * Trigger pci bus reset under a given bus. | |
198 | * To be called on RST# assert. | |
199 | */ | |
200 | void pci_bus_reset(PCIBus *bus) | |
6eaa6847 | 201 | { |
6eaa6847 GN |
202 | int i; |
203 | ||
204 | for (i = 0; i < bus->nirq; i++) { | |
205 | bus->irq_count[i] = 0; | |
206 | } | |
5330de09 MT |
207 | for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) { |
208 | if (bus->devices[i]) { | |
209 | pci_device_reset(bus->devices[i]); | |
210 | } | |
6eaa6847 GN |
211 | } |
212 | } | |
213 | ||
9bb33586 IY |
214 | static int pcibus_reset(BusState *qbus) |
215 | { | |
216 | pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus)); | |
217 | ||
218 | /* topology traverse is done by pci_bus_reset(). | |
219 | Tell qbus/qdev walker not to traverse the tree */ | |
220 | return 1; | |
221 | } | |
222 | ||
e822a52a IY |
223 | static void pci_host_bus_register(int domain, PCIBus *bus) |
224 | { | |
225 | struct PCIHostBus *host; | |
226 | host = qemu_mallocz(sizeof(*host)); | |
227 | host->domain = domain; | |
228 | host->bus = bus; | |
229 | QLIST_INSERT_HEAD(&host_buses, host, next); | |
230 | } | |
231 | ||
c469e1dd | 232 | PCIBus *pci_find_root_bus(int domain) |
e822a52a IY |
233 | { |
234 | struct PCIHostBus *host; | |
235 | ||
236 | QLIST_FOREACH(host, &host_buses, next) { | |
237 | if (host->domain == domain) { | |
238 | return host->bus; | |
239 | } | |
240 | } | |
241 | ||
242 | return NULL; | |
243 | } | |
244 | ||
e075e788 IY |
245 | int pci_find_domain(const PCIBus *bus) |
246 | { | |
247 | PCIDevice *d; | |
248 | struct PCIHostBus *host; | |
249 | ||
250 | /* obtain root bus */ | |
251 | while ((d = bus->parent_dev) != NULL) { | |
252 | bus = d->bus; | |
253 | } | |
254 | ||
255 | QLIST_FOREACH(host, &host_buses, next) { | |
256 | if (host->bus == bus) { | |
257 | return host->domain; | |
258 | } | |
259 | } | |
260 | ||
261 | abort(); /* should not be reached */ | |
262 | return -1; | |
263 | } | |
264 | ||
21eea4b3 | 265 | void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent, |
1e39101c AK |
266 | const char *name, |
267 | MemoryRegion *address_space, | |
268 | uint8_t devfn_min) | |
30468f78 | 269 | { |
21eea4b3 | 270 | qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name); |
6fa84913 | 271 | assert(PCI_FUNC(devfn_min) == 0); |
502a5395 | 272 | bus->devfn_min = devfn_min; |
1e39101c | 273 | bus->address_space = address_space; |
e822a52a IY |
274 | |
275 | /* host bridge */ | |
276 | QLIST_INIT(&bus->child); | |
277 | pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */ | |
278 | ||
0be71e32 | 279 | vmstate_register(NULL, -1, &vmstate_pcibus, bus); |
21eea4b3 GH |
280 | } |
281 | ||
1e39101c AK |
282 | PCIBus *pci_bus_new(DeviceState *parent, const char *name, |
283 | MemoryRegion *address_space, uint8_t devfn_min) | |
21eea4b3 GH |
284 | { |
285 | PCIBus *bus; | |
286 | ||
287 | bus = qemu_mallocz(sizeof(*bus)); | |
288 | bus->qbus.qdev_allocated = 1; | |
1e39101c | 289 | pci_bus_new_inplace(bus, parent, name, address_space, devfn_min); |
21eea4b3 GH |
290 | return bus; |
291 | } | |
292 | ||
293 | void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
294 | void *irq_opaque, int nirq) | |
295 | { | |
296 | bus->set_irq = set_irq; | |
297 | bus->map_irq = map_irq; | |
298 | bus->irq_opaque = irq_opaque; | |
299 | bus->nirq = nirq; | |
300 | bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0])); | |
301 | } | |
302 | ||
87c30546 | 303 | void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev) |
ee995ffb GH |
304 | { |
305 | bus->qbus.allow_hotplug = 1; | |
306 | bus->hotplug = hotplug; | |
87c30546 | 307 | bus->hotplug_qdev = qdev; |
ee995ffb GH |
308 | } |
309 | ||
2e01c8cf BS |
310 | void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base) |
311 | { | |
312 | bus->mem_base = base; | |
313 | } | |
314 | ||
21eea4b3 GH |
315 | PCIBus *pci_register_bus(DeviceState *parent, const char *name, |
316 | pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
1e39101c AK |
317 | void *irq_opaque, |
318 | MemoryRegion *address_space, | |
319 | uint8_t devfn_min, int nirq) | |
21eea4b3 GH |
320 | { |
321 | PCIBus *bus; | |
322 | ||
1e39101c | 323 | bus = pci_bus_new(parent, name, address_space, devfn_min); |
21eea4b3 | 324 | pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq); |
30468f78 FB |
325 | return bus; |
326 | } | |
69b91039 | 327 | |
502a5395 PB |
328 | int pci_bus_num(PCIBus *s) |
329 | { | |
e94ff650 IY |
330 | if (!s->parent_dev) |
331 | return 0; /* pci host bridge */ | |
332 | return s->parent_dev->config[PCI_SECONDARY_BUS]; | |
502a5395 PB |
333 | } |
334 | ||
73534f2f | 335 | static int get_pci_config_device(QEMUFile *f, void *pv, size_t size) |
30ca2aab | 336 | { |
73534f2f | 337 | PCIDevice *s = container_of(pv, PCIDevice, config); |
a9f49946 | 338 | uint8_t *config; |
52fc1d83 AZ |
339 | int i; |
340 | ||
a9f49946 IY |
341 | assert(size == pci_config_size(s)); |
342 | config = qemu_malloc(size); | |
343 | ||
344 | qemu_get_buffer(f, config, size); | |
345 | for (i = 0; i < size; ++i) { | |
f9aebe2e MT |
346 | if ((config[i] ^ s->config[i]) & |
347 | s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) { | |
a9f49946 | 348 | qemu_free(config); |
bd4b65ee | 349 | return -EINVAL; |
a9f49946 IY |
350 | } |
351 | } | |
352 | memcpy(s->config, config, size); | |
bd4b65ee | 353 | |
1941d19c | 354 | pci_update_mappings(s); |
52fc1d83 | 355 | |
a9f49946 | 356 | qemu_free(config); |
30ca2aab FB |
357 | return 0; |
358 | } | |
359 | ||
73534f2f | 360 | /* just put buffer */ |
84e2e3eb | 361 | static void put_pci_config_device(QEMUFile *f, void *pv, size_t size) |
73534f2f | 362 | { |
dbe73d7f | 363 | const uint8_t **v = pv; |
a9f49946 | 364 | assert(size == pci_config_size(container_of(pv, PCIDevice, config))); |
dbe73d7f | 365 | qemu_put_buffer(f, *v, size); |
73534f2f JQ |
366 | } |
367 | ||
368 | static VMStateInfo vmstate_info_pci_config = { | |
369 | .name = "pci config", | |
370 | .get = get_pci_config_device, | |
371 | .put = put_pci_config_device, | |
372 | }; | |
373 | ||
d036bb21 MT |
374 | static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size) |
375 | { | |
c3f8f611 | 376 | PCIDevice *s = container_of(pv, PCIDevice, irq_state); |
d036bb21 MT |
377 | uint32_t irq_state[PCI_NUM_PINS]; |
378 | int i; | |
379 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
380 | irq_state[i] = qemu_get_be32(f); | |
381 | if (irq_state[i] != 0x1 && irq_state[i] != 0) { | |
382 | fprintf(stderr, "irq state %d: must be 0 or 1.\n", | |
383 | irq_state[i]); | |
384 | return -EINVAL; | |
385 | } | |
386 | } | |
387 | ||
388 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
389 | pci_set_irq_state(s, i, irq_state[i]); | |
390 | } | |
391 | ||
392 | return 0; | |
393 | } | |
394 | ||
395 | static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size) | |
396 | { | |
397 | int i; | |
c3f8f611 | 398 | PCIDevice *s = container_of(pv, PCIDevice, irq_state); |
d036bb21 MT |
399 | |
400 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
401 | qemu_put_be32(f, pci_irq_state(s, i)); | |
402 | } | |
403 | } | |
404 | ||
405 | static VMStateInfo vmstate_info_pci_irq_state = { | |
406 | .name = "pci irq state", | |
407 | .get = get_pci_irq_state, | |
408 | .put = put_pci_irq_state, | |
409 | }; | |
410 | ||
73534f2f JQ |
411 | const VMStateDescription vmstate_pci_device = { |
412 | .name = "PCIDevice", | |
413 | .version_id = 2, | |
414 | .minimum_version_id = 1, | |
415 | .minimum_version_id_old = 1, | |
416 | .fields = (VMStateField []) { | |
417 | VMSTATE_INT32_LE(version_id, PCIDevice), | |
a9f49946 IY |
418 | VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, |
419 | vmstate_info_pci_config, | |
420 | PCI_CONFIG_SPACE_SIZE), | |
d036bb21 MT |
421 | VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, |
422 | vmstate_info_pci_irq_state, | |
423 | PCI_NUM_PINS * sizeof(int32_t)), | |
a9f49946 IY |
424 | VMSTATE_END_OF_LIST() |
425 | } | |
426 | }; | |
427 | ||
428 | const VMStateDescription vmstate_pcie_device = { | |
429 | .name = "PCIDevice", | |
430 | .version_id = 2, | |
431 | .minimum_version_id = 1, | |
432 | .minimum_version_id_old = 1, | |
433 | .fields = (VMStateField []) { | |
434 | VMSTATE_INT32_LE(version_id, PCIDevice), | |
435 | VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, | |
436 | vmstate_info_pci_config, | |
437 | PCIE_CONFIG_SPACE_SIZE), | |
d036bb21 MT |
438 | VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, |
439 | vmstate_info_pci_irq_state, | |
440 | PCI_NUM_PINS * sizeof(int32_t)), | |
73534f2f JQ |
441 | VMSTATE_END_OF_LIST() |
442 | } | |
443 | }; | |
444 | ||
a9f49946 IY |
445 | static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s) |
446 | { | |
447 | return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device; | |
448 | } | |
449 | ||
73534f2f JQ |
450 | void pci_device_save(PCIDevice *s, QEMUFile *f) |
451 | { | |
f9bf77dd MT |
452 | /* Clear interrupt status bit: it is implicit |
453 | * in irq_state which we are saving. | |
454 | * This makes us compatible with old devices | |
455 | * which never set or clear this bit. */ | |
456 | s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; | |
a9f49946 | 457 | vmstate_save_state(f, pci_get_vmstate(s), s); |
f9bf77dd MT |
458 | /* Restore the interrupt status bit. */ |
459 | pci_update_irq_status(s); | |
73534f2f JQ |
460 | } |
461 | ||
462 | int pci_device_load(PCIDevice *s, QEMUFile *f) | |
463 | { | |
f9bf77dd MT |
464 | int ret; |
465 | ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id); | |
466 | /* Restore the interrupt status bit. */ | |
467 | pci_update_irq_status(s); | |
468 | return ret; | |
73534f2f JQ |
469 | } |
470 | ||
5e434f4e | 471 | static void pci_set_default_subsystem_id(PCIDevice *pci_dev) |
d350d97d | 472 | { |
5e434f4e IY |
473 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, |
474 | pci_default_sub_vendor_id); | |
475 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, | |
476 | pci_default_sub_device_id); | |
d350d97d AL |
477 | } |
478 | ||
880345c4 | 479 | /* |
43c945f1 IY |
480 | * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL |
481 | * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error | |
880345c4 | 482 | */ |
43c945f1 IY |
483 | int pci_parse_devaddr(const char *addr, int *domp, int *busp, |
484 | unsigned int *slotp, unsigned int *funcp) | |
880345c4 AL |
485 | { |
486 | const char *p; | |
487 | char *e; | |
488 | unsigned long val; | |
489 | unsigned long dom = 0, bus = 0; | |
43c945f1 IY |
490 | unsigned int slot = 0; |
491 | unsigned int func = 0; | |
880345c4 AL |
492 | |
493 | p = addr; | |
494 | val = strtoul(p, &e, 16); | |
495 | if (e == p) | |
496 | return -1; | |
497 | if (*e == ':') { | |
498 | bus = val; | |
499 | p = e + 1; | |
500 | val = strtoul(p, &e, 16); | |
501 | if (e == p) | |
502 | return -1; | |
503 | if (*e == ':') { | |
504 | dom = bus; | |
505 | bus = val; | |
506 | p = e + 1; | |
507 | val = strtoul(p, &e, 16); | |
508 | if (e == p) | |
509 | return -1; | |
510 | } | |
511 | } | |
512 | ||
880345c4 AL |
513 | slot = val; |
514 | ||
43c945f1 IY |
515 | if (funcp != NULL) { |
516 | if (*e != '.') | |
517 | return -1; | |
518 | ||
519 | p = e + 1; | |
520 | val = strtoul(p, &e, 16); | |
521 | if (e == p) | |
522 | return -1; | |
523 | ||
524 | func = val; | |
525 | } | |
526 | ||
527 | /* if funcp == NULL func is 0 */ | |
528 | if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7) | |
529 | return -1; | |
530 | ||
880345c4 AL |
531 | if (*e) |
532 | return -1; | |
533 | ||
534 | /* Note: QEMU doesn't implement domains other than 0 */ | |
c469e1dd | 535 | if (!pci_find_bus(pci_find_root_bus(dom), bus)) |
880345c4 AL |
536 | return -1; |
537 | ||
538 | *domp = dom; | |
539 | *busp = bus; | |
540 | *slotp = slot; | |
43c945f1 IY |
541 | if (funcp != NULL) |
542 | *funcp = func; | |
880345c4 AL |
543 | return 0; |
544 | } | |
545 | ||
e9283f8b JK |
546 | int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp, |
547 | unsigned *slotp) | |
880345c4 | 548 | { |
e9283f8b JK |
549 | /* strip legacy tag */ |
550 | if (!strncmp(addr, "pci_addr=", 9)) { | |
551 | addr += 9; | |
552 | } | |
43c945f1 | 553 | if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) { |
e9283f8b | 554 | monitor_printf(mon, "Invalid pci address\n"); |
880345c4 | 555 | return -1; |
e9283f8b JK |
556 | } |
557 | return 0; | |
880345c4 AL |
558 | } |
559 | ||
49bd1458 | 560 | PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr) |
5607c388 MA |
561 | { |
562 | int dom, bus; | |
563 | unsigned slot; | |
564 | ||
565 | if (!devaddr) { | |
566 | *devfnp = -1; | |
c469e1dd | 567 | return pci_find_bus(pci_find_root_bus(0), 0); |
5607c388 MA |
568 | } |
569 | ||
43c945f1 | 570 | if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) { |
5607c388 MA |
571 | return NULL; |
572 | } | |
573 | ||
6ff534b6 | 574 | *devfnp = PCI_DEVFN(slot, 0); |
e075e788 | 575 | return pci_find_bus(pci_find_root_bus(dom), bus); |
5607c388 MA |
576 | } |
577 | ||
bd4b65ee MT |
578 | static void pci_init_cmask(PCIDevice *dev) |
579 | { | |
580 | pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff); | |
581 | pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff); | |
582 | dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST; | |
583 | dev->cmask[PCI_REVISION_ID] = 0xff; | |
584 | dev->cmask[PCI_CLASS_PROG] = 0xff; | |
585 | pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff); | |
586 | dev->cmask[PCI_HEADER_TYPE] = 0xff; | |
587 | dev->cmask[PCI_CAPABILITY_LIST] = 0xff; | |
588 | } | |
589 | ||
b7ee1603 MT |
590 | static void pci_init_wmask(PCIDevice *dev) |
591 | { | |
a9f49946 IY |
592 | int config_size = pci_config_size(dev); |
593 | ||
b7ee1603 MT |
594 | dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff; |
595 | dev->wmask[PCI_INTERRUPT_LINE] = 0xff; | |
67a51b48 | 596 | pci_set_word(dev->wmask + PCI_COMMAND, |
a7b15a5c MT |
597 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | |
598 | PCI_COMMAND_INTX_DISABLE); | |
b1aeb926 IY |
599 | if (dev->cap_present & QEMU_PCI_CAP_SERR) { |
600 | pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR); | |
601 | } | |
3e21ffc9 IY |
602 | |
603 | memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff, | |
604 | config_size - PCI_CONFIG_HEADER_SIZE); | |
b7ee1603 MT |
605 | } |
606 | ||
89d437df IY |
607 | static void pci_init_w1cmask(PCIDevice *dev) |
608 | { | |
609 | /* | |
f6bdfcc9 | 610 | * Note: It's okay to set w1cmask even for readonly bits as |
89d437df IY |
611 | * long as their value is hardwired to 0. |
612 | */ | |
613 | pci_set_word(dev->w1cmask + PCI_STATUS, | |
614 | PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT | | |
615 | PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT | | |
616 | PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY); | |
617 | } | |
618 | ||
fb231628 IY |
619 | static void pci_init_wmask_bridge(PCIDevice *d) |
620 | { | |
621 | /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and | |
622 | PCI_SEC_LETENCY_TIMER */ | |
623 | memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4); | |
624 | ||
625 | /* base and limit */ | |
626 | d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff; | |
627 | d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff; | |
628 | pci_set_word(d->wmask + PCI_MEMORY_BASE, | |
629 | PCI_MEMORY_RANGE_MASK & 0xffff); | |
630 | pci_set_word(d->wmask + PCI_MEMORY_LIMIT, | |
631 | PCI_MEMORY_RANGE_MASK & 0xffff); | |
632 | pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE, | |
633 | PCI_PREF_RANGE_MASK & 0xffff); | |
634 | pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT, | |
635 | PCI_PREF_RANGE_MASK & 0xffff); | |
636 | ||
637 | /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */ | |
638 | memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8); | |
639 | ||
f6bdfcc9 MT |
640 | /* TODO: add this define to pci_regs.h in linux and then in qemu. */ |
641 | #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */ | |
642 | #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */ | |
643 | #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */ | |
644 | #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */ | |
645 | #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */ | |
646 | pci_set_word(d->wmask + PCI_BRIDGE_CONTROL, | |
647 | PCI_BRIDGE_CTL_PARITY | | |
648 | PCI_BRIDGE_CTL_SERR | | |
649 | PCI_BRIDGE_CTL_ISA | | |
650 | PCI_BRIDGE_CTL_VGA | | |
651 | PCI_BRIDGE_CTL_VGA_16BIT | | |
652 | PCI_BRIDGE_CTL_MASTER_ABORT | | |
653 | PCI_BRIDGE_CTL_BUS_RESET | | |
654 | PCI_BRIDGE_CTL_FAST_BACK | | |
655 | PCI_BRIDGE_CTL_DISCARD | | |
656 | PCI_BRIDGE_CTL_SEC_DISCARD | | |
f6bdfcc9 MT |
657 | PCI_BRIDGE_CTL_DISCARD_SERR); |
658 | /* Below does not do anything as we never set this bit, put here for | |
659 | * completeness. */ | |
660 | pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL, | |
661 | PCI_BRIDGE_CTL_DISCARD_STATUS); | |
fb231628 IY |
662 | } |
663 | ||
6eab3de1 IY |
664 | static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev) |
665 | { | |
666 | uint8_t slot = PCI_SLOT(dev->devfn); | |
667 | uint8_t func; | |
668 | ||
669 | if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { | |
670 | dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION; | |
671 | } | |
672 | ||
673 | /* | |
b0cd712c | 674 | * multifunction bit is interpreted in two ways as follows. |
6eab3de1 IY |
675 | * - all functions must set the bit to 1. |
676 | * Example: Intel X53 | |
677 | * - function 0 must set the bit, but the rest function (> 0) | |
678 | * is allowed to leave the bit to 0. | |
679 | * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10, | |
680 | * | |
681 | * So OS (at least Linux) checks the bit of only function 0, | |
682 | * and doesn't see the bit of function > 0. | |
683 | * | |
684 | * The below check allows both interpretation. | |
685 | */ | |
686 | if (PCI_FUNC(dev->devfn)) { | |
687 | PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)]; | |
688 | if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) { | |
689 | /* function 0 should set multifunction bit */ | |
690 | error_report("PCI: single function device can't be populated " | |
691 | "in function %x.%x", slot, PCI_FUNC(dev->devfn)); | |
692 | return -1; | |
693 | } | |
694 | return 0; | |
695 | } | |
696 | ||
697 | if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { | |
698 | return 0; | |
699 | } | |
700 | /* function 0 indicates single function, so function > 0 must be NULL */ | |
701 | for (func = 1; func < PCI_FUNC_MAX; ++func) { | |
702 | if (bus->devices[PCI_DEVFN(slot, func)]) { | |
703 | error_report("PCI: %x.0 indicates single function, " | |
704 | "but %x.%x is already populated.", | |
705 | slot, slot, func); | |
706 | return -1; | |
707 | } | |
708 | } | |
709 | return 0; | |
710 | } | |
711 | ||
a9f49946 IY |
712 | static void pci_config_alloc(PCIDevice *pci_dev) |
713 | { | |
714 | int config_size = pci_config_size(pci_dev); | |
715 | ||
716 | pci_dev->config = qemu_mallocz(config_size); | |
717 | pci_dev->cmask = qemu_mallocz(config_size); | |
718 | pci_dev->wmask = qemu_mallocz(config_size); | |
92ba5f51 | 719 | pci_dev->w1cmask = qemu_mallocz(config_size); |
a9f49946 IY |
720 | pci_dev->used = qemu_mallocz(config_size); |
721 | } | |
722 | ||
723 | static void pci_config_free(PCIDevice *pci_dev) | |
724 | { | |
725 | qemu_free(pci_dev->config); | |
726 | qemu_free(pci_dev->cmask); | |
727 | qemu_free(pci_dev->wmask); | |
92ba5f51 | 728 | qemu_free(pci_dev->w1cmask); |
a9f49946 IY |
729 | qemu_free(pci_dev->used); |
730 | } | |
731 | ||
69b91039 | 732 | /* -1 for devfn means auto assign */ |
6b1b92d3 PB |
733 | static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus, |
734 | const char *name, int devfn, | |
113f89df | 735 | const PCIDeviceInfo *info) |
69b91039 | 736 | { |
113f89df IY |
737 | PCIConfigReadFunc *config_read = info->config_read; |
738 | PCIConfigWriteFunc *config_write = info->config_write; | |
739 | ||
69b91039 | 740 | if (devfn < 0) { |
b47b0706 | 741 | for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices); |
6fa84913 | 742 | devfn += PCI_FUNC_MAX) { |
30468f78 | 743 | if (!bus->devices[devfn]) |
69b91039 FB |
744 | goto found; |
745 | } | |
3709c1b7 | 746 | error_report("PCI: no slot/function available for %s, all in use", name); |
09e3acc6 | 747 | return NULL; |
69b91039 | 748 | found: ; |
07b7d053 | 749 | } else if (bus->devices[devfn]) { |
3709c1b7 DB |
750 | error_report("PCI: slot %d function %d not available for %s, in use by %s", |
751 | PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name); | |
09e3acc6 | 752 | return NULL; |
69b91039 | 753 | } |
30468f78 | 754 | pci_dev->bus = bus; |
69b91039 FB |
755 | pci_dev->devfn = devfn; |
756 | pstrcpy(pci_dev->name, sizeof(pci_dev->name), name); | |
d036bb21 | 757 | pci_dev->irq_state = 0; |
a9f49946 | 758 | pci_config_alloc(pci_dev); |
fb231628 | 759 | |
113f89df IY |
760 | pci_config_set_vendor_id(pci_dev->config, info->vendor_id); |
761 | pci_config_set_device_id(pci_dev->config, info->device_id); | |
762 | pci_config_set_revision(pci_dev->config, info->revision); | |
763 | pci_config_set_class(pci_dev->config, info->class_id); | |
764 | ||
765 | if (!info->is_bridge) { | |
766 | if (info->subsystem_vendor_id || info->subsystem_id) { | |
767 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, | |
768 | info->subsystem_vendor_id); | |
769 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, | |
770 | info->subsystem_id); | |
771 | } else { | |
772 | pci_set_default_subsystem_id(pci_dev); | |
773 | } | |
774 | } else { | |
775 | /* subsystem_vendor_id/subsystem_id are only for header type 0 */ | |
776 | assert(!info->subsystem_vendor_id); | |
777 | assert(!info->subsystem_id); | |
fb231628 | 778 | } |
bd4b65ee | 779 | pci_init_cmask(pci_dev); |
b7ee1603 | 780 | pci_init_wmask(pci_dev); |
89d437df | 781 | pci_init_w1cmask(pci_dev); |
113f89df | 782 | if (info->is_bridge) { |
fb231628 IY |
783 | pci_init_wmask_bridge(pci_dev); |
784 | } | |
6eab3de1 IY |
785 | if (pci_init_multifunction(bus, pci_dev)) { |
786 | pci_config_free(pci_dev); | |
787 | return NULL; | |
788 | } | |
0ac32c83 FB |
789 | |
790 | if (!config_read) | |
791 | config_read = pci_default_read_config; | |
792 | if (!config_write) | |
793 | config_write = pci_default_write_config; | |
69b91039 FB |
794 | pci_dev->config_read = config_read; |
795 | pci_dev->config_write = config_write; | |
30468f78 | 796 | bus->devices[devfn] = pci_dev; |
e369cad7 | 797 | pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS); |
f16c4abf | 798 | pci_dev->version_id = 2; /* Current pci device vmstate version */ |
69b91039 FB |
799 | return pci_dev; |
800 | } | |
801 | ||
925fe64a AW |
802 | static void do_pci_unregister_device(PCIDevice *pci_dev) |
803 | { | |
804 | qemu_free_irqs(pci_dev->irq); | |
805 | pci_dev->bus->devices[pci_dev->devfn] = NULL; | |
806 | pci_config_free(pci_dev); | |
807 | } | |
808 | ||
113f89df | 809 | /* TODO: obsolete. eliminate this once all pci devices are qdevifed. */ |
6b1b92d3 PB |
810 | PCIDevice *pci_register_device(PCIBus *bus, const char *name, |
811 | int instance_size, int devfn, | |
812 | PCIConfigReadFunc *config_read, | |
813 | PCIConfigWriteFunc *config_write) | |
814 | { | |
815 | PCIDevice *pci_dev; | |
113f89df IY |
816 | PCIDeviceInfo info = { |
817 | .config_read = config_read, | |
818 | .config_write = config_write, | |
819 | }; | |
6b1b92d3 PB |
820 | |
821 | pci_dev = qemu_mallocz(instance_size); | |
113f89df | 822 | pci_dev = do_pci_register_device(pci_dev, bus, name, devfn, &info); |
09e3acc6 GH |
823 | if (pci_dev == NULL) { |
824 | hw_error("PCI: can't register device\n"); | |
825 | } | |
6b1b92d3 PB |
826 | return pci_dev; |
827 | } | |
2e01c8cf BS |
828 | |
829 | static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus, | |
830 | target_phys_addr_t addr) | |
5851e08c | 831 | { |
2e01c8cf | 832 | return addr + bus->mem_base; |
5851e08c AL |
833 | } |
834 | ||
835 | static void pci_unregister_io_regions(PCIDevice *pci_dev) | |
836 | { | |
837 | PCIIORegion *r; | |
838 | int i; | |
839 | ||
840 | for(i = 0; i < PCI_NUM_REGIONS; i++) { | |
841 | r = &pci_dev->io_regions[i]; | |
182f9c8a | 842 | if (!r->size || r->addr == PCI_BAR_UNMAPPED) |
5851e08c | 843 | continue; |
0392a017 | 844 | if (r->type == PCI_BASE_ADDRESS_SPACE_IO) { |
a0c7a97e | 845 | isa_unassign_ioport(r->addr, r->filtered_size); |
5851e08c | 846 | } else { |
79ff8cb0 AK |
847 | if (r->memory) { |
848 | memory_region_del_subregion(pci_dev->bus->address_space, | |
849 | r->memory); | |
850 | } else { | |
851 | cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus, | |
852 | r->addr), | |
853 | r->filtered_size, | |
854 | IO_MEM_UNASSIGNED); | |
855 | } | |
5851e08c AL |
856 | } |
857 | } | |
858 | } | |
859 | ||
a36a344d | 860 | static int pci_unregister_device(DeviceState *dev) |
5851e08c | 861 | { |
a36a344d | 862 | PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev); |
e3936fa5 | 863 | PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info); |
5851e08c AL |
864 | int ret = 0; |
865 | ||
e3936fa5 GH |
866 | if (info->exit) |
867 | ret = info->exit(pci_dev); | |
5851e08c AL |
868 | if (ret) |
869 | return ret; | |
870 | ||
871 | pci_unregister_io_regions(pci_dev); | |
230741dc | 872 | pci_del_option_rom(pci_dev); |
be7052c2 | 873 | qemu_free(pci_dev->romfile); |
925fe64a | 874 | do_pci_unregister_device(pci_dev); |
5851e08c AL |
875 | return 0; |
876 | } | |
877 | ||
28c2c264 | 878 | void pci_register_bar(PCIDevice *pci_dev, int region_num, |
0bb750ef | 879 | pcibus_t size, uint8_t type, |
69b91039 FB |
880 | PCIMapIORegionFunc *map_func) |
881 | { | |
882 | PCIIORegion *r; | |
d7ce493a | 883 | uint32_t addr; |
5a9ff381 | 884 | uint64_t wmask; |
a4c20c6a | 885 | |
2bbb9c2f IY |
886 | assert(region_num >= 0); |
887 | assert(region_num < PCI_NUM_REGIONS); | |
a4c20c6a AL |
888 | if (size & (size-1)) { |
889 | fprintf(stderr, "ERROR: PCI region size must be pow2 " | |
89e8b13c | 890 | "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size); |
a4c20c6a AL |
891 | exit(1); |
892 | } | |
893 | ||
69b91039 | 894 | r = &pci_dev->io_regions[region_num]; |
182f9c8a | 895 | r->addr = PCI_BAR_UNMAPPED; |
69b91039 | 896 | r->size = size; |
a0c7a97e | 897 | r->filtered_size = size; |
69b91039 FB |
898 | r->type = type; |
899 | r->map_func = map_func; | |
17cbcb0b | 900 | r->ram_addr = IO_MEM_UNASSIGNED; |
79ff8cb0 | 901 | r->memory = NULL; |
b7ee1603 MT |
902 | |
903 | wmask = ~(size - 1); | |
b3b11697 | 904 | addr = pci_bar(pci_dev, region_num); |
d7ce493a | 905 | if (region_num == PCI_ROM_SLOT) { |
ebabb67a | 906 | /* ROM enable bit is writable */ |
5330de09 | 907 | wmask |= PCI_ROM_ADDRESS_ENABLE; |
d7ce493a | 908 | } |
b0ff8eb2 | 909 | pci_set_long(pci_dev->config + addr, type); |
14421258 IY |
910 | if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) && |
911 | r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
912 | pci_set_quad(pci_dev->wmask + addr, wmask); | |
913 | pci_set_quad(pci_dev->cmask + addr, ~0ULL); | |
914 | } else { | |
915 | pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff); | |
916 | pci_set_long(pci_dev->cmask + addr, 0xffffffff); | |
917 | } | |
69b91039 FB |
918 | } |
919 | ||
17cbcb0b AK |
920 | static void pci_simple_bar_mapfunc(PCIDevice *pci_dev, int region_num, |
921 | pcibus_t addr, pcibus_t size, int type) | |
922 | { | |
923 | cpu_register_physical_memory(addr, size, | |
924 | pci_dev->io_regions[region_num].ram_addr); | |
925 | } | |
926 | ||
79ff8cb0 AK |
927 | static void pci_simple_bar_mapfunc_region(PCIDevice *pci_dev, int region_num, |
928 | pcibus_t addr, pcibus_t size, | |
929 | int type) | |
930 | { | |
931 | memory_region_add_subregion_overlap(pci_dev->bus->address_space, | |
932 | addr, | |
933 | pci_dev->io_regions[region_num].memory, | |
934 | 1); | |
935 | } | |
936 | ||
17cbcb0b AK |
937 | void pci_register_bar_simple(PCIDevice *pci_dev, int region_num, |
938 | pcibus_t size, uint8_t attr, ram_addr_t ram_addr) | |
939 | { | |
940 | pci_register_bar(pci_dev, region_num, size, | |
941 | PCI_BASE_ADDRESS_SPACE_MEMORY | attr, | |
942 | pci_simple_bar_mapfunc); | |
943 | pci_dev->io_regions[region_num].ram_addr = ram_addr; | |
944 | } | |
945 | ||
79ff8cb0 AK |
946 | void pci_register_bar_region(PCIDevice *pci_dev, int region_num, |
947 | uint8_t attr, MemoryRegion *memory) | |
948 | { | |
949 | pci_register_bar(pci_dev, region_num, memory_region_size(memory), | |
950 | PCI_BASE_ADDRESS_SPACE_MEMORY | attr, | |
951 | pci_simple_bar_mapfunc_region); | |
952 | pci_dev->io_regions[region_num].memory = memory; | |
953 | } | |
954 | ||
a0c7a97e IY |
955 | static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size, |
956 | uint8_t type) | |
957 | { | |
958 | pcibus_t base = *addr; | |
959 | pcibus_t limit = *addr + *size - 1; | |
960 | PCIDevice *br; | |
961 | ||
962 | for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) { | |
963 | uint16_t cmd = pci_get_word(d->config + PCI_COMMAND); | |
964 | ||
965 | if (type & PCI_BASE_ADDRESS_SPACE_IO) { | |
966 | if (!(cmd & PCI_COMMAND_IO)) { | |
967 | goto no_map; | |
968 | } | |
969 | } else { | |
970 | if (!(cmd & PCI_COMMAND_MEMORY)) { | |
971 | goto no_map; | |
972 | } | |
973 | } | |
974 | ||
975 | base = MAX(base, pci_bridge_get_base(br, type)); | |
976 | limit = MIN(limit, pci_bridge_get_limit(br, type)); | |
977 | } | |
978 | ||
979 | if (base > limit) { | |
88a95564 | 980 | goto no_map; |
a0c7a97e | 981 | } |
88a95564 MT |
982 | *addr = base; |
983 | *size = limit - base + 1; | |
984 | return; | |
985 | no_map: | |
986 | *addr = PCI_BAR_UNMAPPED; | |
987 | *size = 0; | |
a0c7a97e IY |
988 | } |
989 | ||
876a350d MT |
990 | static pcibus_t pci_bar_address(PCIDevice *d, |
991 | int reg, uint8_t type, pcibus_t size) | |
992 | { | |
993 | pcibus_t new_addr, last_addr; | |
994 | int bar = pci_bar(d, reg); | |
995 | uint16_t cmd = pci_get_word(d->config + PCI_COMMAND); | |
996 | ||
997 | if (type & PCI_BASE_ADDRESS_SPACE_IO) { | |
998 | if (!(cmd & PCI_COMMAND_IO)) { | |
999 | return PCI_BAR_UNMAPPED; | |
1000 | } | |
1001 | new_addr = pci_get_long(d->config + bar) & ~(size - 1); | |
1002 | last_addr = new_addr + size - 1; | |
1003 | /* NOTE: we have only 64K ioports on PC */ | |
1004 | if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) { | |
1005 | return PCI_BAR_UNMAPPED; | |
1006 | } | |
1007 | return new_addr; | |
1008 | } | |
1009 | ||
1010 | if (!(cmd & PCI_COMMAND_MEMORY)) { | |
1011 | return PCI_BAR_UNMAPPED; | |
1012 | } | |
1013 | if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
1014 | new_addr = pci_get_quad(d->config + bar); | |
1015 | } else { | |
1016 | new_addr = pci_get_long(d->config + bar); | |
1017 | } | |
1018 | /* the ROM slot has a specific enable bit */ | |
1019 | if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) { | |
1020 | return PCI_BAR_UNMAPPED; | |
1021 | } | |
1022 | new_addr &= ~(size - 1); | |
1023 | last_addr = new_addr + size - 1; | |
1024 | /* NOTE: we do not support wrapping */ | |
1025 | /* XXX: as we cannot support really dynamic | |
1026 | mappings, we handle specific values as invalid | |
1027 | mappings. */ | |
1028 | if (last_addr <= new_addr || new_addr == 0 || | |
1029 | last_addr == PCI_BAR_UNMAPPED) { | |
1030 | return PCI_BAR_UNMAPPED; | |
1031 | } | |
1032 | ||
1033 | /* Now pcibus_t is 64bit. | |
1034 | * Check if 32 bit BAR wraps around explicitly. | |
1035 | * Without this, PC ide doesn't work well. | |
1036 | * TODO: remove this work around. | |
1037 | */ | |
1038 | if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) { | |
1039 | return PCI_BAR_UNMAPPED; | |
1040 | } | |
1041 | ||
1042 | /* | |
1043 | * OS is allowed to set BAR beyond its addressable | |
1044 | * bits. For example, 32 bit OS can set 64bit bar | |
1045 | * to >4G. Check it. TODO: we might need to support | |
1046 | * it in the future for e.g. PAE. | |
1047 | */ | |
1048 | if (last_addr >= TARGET_PHYS_ADDR_MAX) { | |
1049 | return PCI_BAR_UNMAPPED; | |
1050 | } | |
1051 | ||
1052 | return new_addr; | |
1053 | } | |
1054 | ||
0ac32c83 FB |
1055 | static void pci_update_mappings(PCIDevice *d) |
1056 | { | |
1057 | PCIIORegion *r; | |
876a350d | 1058 | int i; |
c71b5b4a | 1059 | pcibus_t new_addr, filtered_size; |
3b46e624 | 1060 | |
8a8696a3 | 1061 | for(i = 0; i < PCI_NUM_REGIONS; i++) { |
0ac32c83 | 1062 | r = &d->io_regions[i]; |
a9688570 IY |
1063 | |
1064 | /* this region isn't registered */ | |
ec503442 | 1065 | if (!r->size) |
a9688570 IY |
1066 | continue; |
1067 | ||
876a350d | 1068 | new_addr = pci_bar_address(d, i, r->type, r->size); |
a9688570 | 1069 | |
a0c7a97e IY |
1070 | /* bridge filtering */ |
1071 | filtered_size = r->size; | |
1072 | if (new_addr != PCI_BAR_UNMAPPED) { | |
1073 | pci_bridge_filter(d, &new_addr, &filtered_size, r->type); | |
1074 | } | |
1075 | ||
a9688570 | 1076 | /* This bar isn't changed */ |
a0c7a97e | 1077 | if (new_addr == r->addr && filtered_size == r->filtered_size) |
a9688570 IY |
1078 | continue; |
1079 | ||
1080 | /* now do the real mapping */ | |
1081 | if (r->addr != PCI_BAR_UNMAPPED) { | |
1082 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { | |
1083 | int class; | |
1084 | /* NOTE: specific hack for IDE in PC case: | |
1085 | only one byte must be mapped. */ | |
1086 | class = pci_get_word(d->config + PCI_CLASS_DEVICE); | |
1087 | if (class == 0x0101 && r->size == 4) { | |
1088 | isa_unassign_ioport(r->addr + 2, 1); | |
1089 | } else { | |
a0c7a97e | 1090 | isa_unassign_ioport(r->addr, r->filtered_size); |
0ac32c83 | 1091 | } |
a9688570 | 1092 | } else { |
79ff8cb0 AK |
1093 | if (r->memory) { |
1094 | memory_region_del_subregion(d->bus->address_space, | |
1095 | r->memory); | |
1096 | } else { | |
1097 | cpu_register_physical_memory(pci_to_cpu_addr(d->bus, | |
1098 | r->addr), | |
1099 | r->filtered_size, | |
1100 | IO_MEM_UNASSIGNED); | |
1101 | qemu_unregister_coalesced_mmio(r->addr, r->filtered_size); | |
1102 | } | |
0ac32c83 FB |
1103 | } |
1104 | } | |
a9688570 | 1105 | r->addr = new_addr; |
a0c7a97e | 1106 | r->filtered_size = filtered_size; |
a9688570 | 1107 | if (r->addr != PCI_BAR_UNMAPPED) { |
a0c7a97e IY |
1108 | /* |
1109 | * TODO: currently almost all the map funcions assumes | |
1110 | * filtered_size == size and addr & ~(size - 1) == addr. | |
1111 | * However with bridge filtering, they aren't always true. | |
1112 | * Teach them such cases, such that filtered_size < size and | |
1113 | * addr & (size - 1) != 0. | |
1114 | */ | |
cf616802 BS |
1115 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { |
1116 | r->map_func(d, i, r->addr, r->filtered_size, r->type); | |
1117 | } else { | |
1118 | r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr), | |
1119 | r->filtered_size, r->type); | |
1120 | } | |
a9688570 | 1121 | } |
0ac32c83 FB |
1122 | } |
1123 | } | |
1124 | ||
a7b15a5c MT |
1125 | static inline int pci_irq_disabled(PCIDevice *d) |
1126 | { | |
1127 | return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE; | |
1128 | } | |
1129 | ||
1130 | /* Called after interrupt disabled field update in config space, | |
1131 | * assert/deassert interrupts if necessary. | |
1132 | * Gets original interrupt disable bit value (before update). */ | |
1133 | static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled) | |
1134 | { | |
1135 | int i, disabled = pci_irq_disabled(d); | |
1136 | if (disabled == was_irq_disabled) | |
1137 | return; | |
1138 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
1139 | int state = pci_irq_state(d, i); | |
1140 | pci_change_irq_level(d, i, disabled ? -state : state); | |
1141 | } | |
1142 | } | |
1143 | ||
5fafdf24 | 1144 | uint32_t pci_default_read_config(PCIDevice *d, |
0ac32c83 | 1145 | uint32_t address, int len) |
69b91039 | 1146 | { |
5029fe12 IY |
1147 | uint32_t val = 0; |
1148 | assert(len == 1 || len == 2 || len == 4); | |
a9f49946 | 1149 | len = MIN(len, pci_config_size(d) - address); |
5029fe12 IY |
1150 | memcpy(&val, d->config + address, len); |
1151 | return le32_to_cpu(val); | |
0ac32c83 FB |
1152 | } |
1153 | ||
b7ee1603 | 1154 | void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l) |
0ac32c83 | 1155 | { |
a7b15a5c | 1156 | int i, was_irq_disabled = pci_irq_disabled(d); |
a9f49946 | 1157 | uint32_t config_size = pci_config_size(d); |
0ac32c83 | 1158 | |
91011d4f SW |
1159 | for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) { |
1160 | uint8_t wmask = d->wmask[addr + i]; | |
92ba5f51 IY |
1161 | uint8_t w1cmask = d->w1cmask[addr + i]; |
1162 | assert(!(wmask & w1cmask)); | |
91011d4f | 1163 | d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask); |
92ba5f51 | 1164 | d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */ |
0ac32c83 | 1165 | } |
260c0cd3 | 1166 | if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) || |
edb00035 IY |
1167 | ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) || |
1168 | ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) || | |
260c0cd3 | 1169 | range_covers_byte(addr, l, PCI_COMMAND)) |
0ac32c83 | 1170 | pci_update_mappings(d); |
a7b15a5c MT |
1171 | |
1172 | if (range_covers_byte(addr, l, PCI_COMMAND)) | |
1173 | pci_update_irq_disabled(d, was_irq_disabled); | |
69b91039 FB |
1174 | } |
1175 | ||
502a5395 PB |
1176 | /***********************************************************/ |
1177 | /* generic PCI irq support */ | |
30468f78 | 1178 | |
502a5395 | 1179 | /* 0 <= irq_num <= 3. level must be 0 or 1 */ |
d537cf6c | 1180 | static void pci_set_irq(void *opaque, int irq_num, int level) |
69b91039 | 1181 | { |
a60380a5 | 1182 | PCIDevice *pci_dev = opaque; |
80b3ada7 | 1183 | int change; |
3b46e624 | 1184 | |
d036bb21 | 1185 | change = level - pci_irq_state(pci_dev, irq_num); |
80b3ada7 PB |
1186 | if (!change) |
1187 | return; | |
d2b59317 | 1188 | |
d036bb21 | 1189 | pci_set_irq_state(pci_dev, irq_num, level); |
f9bf77dd | 1190 | pci_update_irq_status(pci_dev); |
a7b15a5c MT |
1191 | if (pci_irq_disabled(pci_dev)) |
1192 | return; | |
d036bb21 | 1193 | pci_change_irq_level(pci_dev, irq_num, change); |
69b91039 FB |
1194 | } |
1195 | ||
502a5395 PB |
1196 | /***********************************************************/ |
1197 | /* monitor info on PCI */ | |
0ac32c83 | 1198 | |
6650ee6d PB |
1199 | typedef struct { |
1200 | uint16_t class; | |
1201 | const char *desc; | |
5e0259e7 GN |
1202 | const char *fw_name; |
1203 | uint16_t fw_ign_bits; | |
6650ee6d PB |
1204 | } pci_class_desc; |
1205 | ||
09bc878a | 1206 | static const pci_class_desc pci_class_descriptions[] = |
6650ee6d | 1207 | { |
5e0259e7 GN |
1208 | { 0x0001, "VGA controller", "display"}, |
1209 | { 0x0100, "SCSI controller", "scsi"}, | |
1210 | { 0x0101, "IDE controller", "ide"}, | |
1211 | { 0x0102, "Floppy controller", "fdc"}, | |
1212 | { 0x0103, "IPI controller", "ipi"}, | |
1213 | { 0x0104, "RAID controller", "raid"}, | |
dcb5b19a TS |
1214 | { 0x0106, "SATA controller"}, |
1215 | { 0x0107, "SAS controller"}, | |
1216 | { 0x0180, "Storage controller"}, | |
5e0259e7 GN |
1217 | { 0x0200, "Ethernet controller", "ethernet"}, |
1218 | { 0x0201, "Token Ring controller", "token-ring"}, | |
1219 | { 0x0202, "FDDI controller", "fddi"}, | |
1220 | { 0x0203, "ATM controller", "atm"}, | |
dcb5b19a | 1221 | { 0x0280, "Network controller"}, |
5e0259e7 | 1222 | { 0x0300, "VGA controller", "display", 0x00ff}, |
dcb5b19a TS |
1223 | { 0x0301, "XGA controller"}, |
1224 | { 0x0302, "3D controller"}, | |
1225 | { 0x0380, "Display controller"}, | |
5e0259e7 GN |
1226 | { 0x0400, "Video controller", "video"}, |
1227 | { 0x0401, "Audio controller", "sound"}, | |
dcb5b19a | 1228 | { 0x0402, "Phone"}, |
602ef4d9 | 1229 | { 0x0403, "Audio controller", "sound"}, |
dcb5b19a | 1230 | { 0x0480, "Multimedia controller"}, |
5e0259e7 GN |
1231 | { 0x0500, "RAM controller", "memory"}, |
1232 | { 0x0501, "Flash controller", "flash"}, | |
dcb5b19a | 1233 | { 0x0580, "Memory controller"}, |
5e0259e7 GN |
1234 | { 0x0600, "Host bridge", "host"}, |
1235 | { 0x0601, "ISA bridge", "isa"}, | |
1236 | { 0x0602, "EISA bridge", "eisa"}, | |
1237 | { 0x0603, "MC bridge", "mca"}, | |
1238 | { 0x0604, "PCI bridge", "pci"}, | |
1239 | { 0x0605, "PCMCIA bridge", "pcmcia"}, | |
1240 | { 0x0606, "NUBUS bridge", "nubus"}, | |
1241 | { 0x0607, "CARDBUS bridge", "cardbus"}, | |
dcb5b19a TS |
1242 | { 0x0608, "RACEWAY bridge"}, |
1243 | { 0x0680, "Bridge"}, | |
5e0259e7 GN |
1244 | { 0x0700, "Serial port", "serial"}, |
1245 | { 0x0701, "Parallel port", "parallel"}, | |
1246 | { 0x0800, "Interrupt controller", "interrupt-controller"}, | |
1247 | { 0x0801, "DMA controller", "dma-controller"}, | |
1248 | { 0x0802, "Timer", "timer"}, | |
1249 | { 0x0803, "RTC", "rtc"}, | |
1250 | { 0x0900, "Keyboard", "keyboard"}, | |
1251 | { 0x0901, "Pen", "pen"}, | |
1252 | { 0x0902, "Mouse", "mouse"}, | |
1253 | { 0x0A00, "Dock station", "dock", 0x00ff}, | |
1254 | { 0x0B00, "i386 cpu", "cpu", 0x00ff}, | |
1255 | { 0x0c00, "Fireware contorller", "fireware"}, | |
1256 | { 0x0c01, "Access bus controller", "access-bus"}, | |
1257 | { 0x0c02, "SSA controller", "ssa"}, | |
1258 | { 0x0c03, "USB controller", "usb"}, | |
1259 | { 0x0c04, "Fibre channel controller", "fibre-channel"}, | |
6650ee6d PB |
1260 | { 0, NULL} |
1261 | }; | |
1262 | ||
163c8a59 LC |
1263 | static void pci_for_each_device_under_bus(PCIBus *bus, |
1264 | void (*fn)(PCIBus *b, PCIDevice *d)) | |
30468f78 | 1265 | { |
163c8a59 LC |
1266 | PCIDevice *d; |
1267 | int devfn; | |
30468f78 | 1268 | |
163c8a59 LC |
1269 | for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { |
1270 | d = bus->devices[devfn]; | |
1271 | if (d) { | |
1272 | fn(bus, d); | |
1273 | } | |
1274 | } | |
1275 | } | |
1276 | ||
1277 | void pci_for_each_device(PCIBus *bus, int bus_num, | |
1278 | void (*fn)(PCIBus *b, PCIDevice *d)) | |
1279 | { | |
1280 | bus = pci_find_bus(bus, bus_num); | |
1281 | ||
1282 | if (bus) { | |
1283 | pci_for_each_device_under_bus(bus, fn); | |
1284 | } | |
1285 | } | |
1286 | ||
1287 | static void pci_device_print(Monitor *mon, QDict *device) | |
1288 | { | |
1289 | QDict *qdict; | |
1290 | QListEntry *entry; | |
1291 | uint64_t addr, size; | |
1292 | ||
1293 | monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus")); | |
1294 | monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n", | |
1295 | qdict_get_int(device, "slot"), | |
1296 | qdict_get_int(device, "function")); | |
376253ec | 1297 | monitor_printf(mon, " "); |
163c8a59 LC |
1298 | |
1299 | qdict = qdict_get_qdict(device, "class_info"); | |
1300 | if (qdict_haskey(qdict, "desc")) { | |
1301 | monitor_printf(mon, "%s", qdict_get_str(qdict, "desc")); | |
6650ee6d | 1302 | } else { |
163c8a59 | 1303 | monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class")); |
72cc6cfe | 1304 | } |
30468f78 | 1305 | |
163c8a59 LC |
1306 | qdict = qdict_get_qdict(device, "id"); |
1307 | monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n", | |
1308 | qdict_get_int(qdict, "device"), | |
1309 | qdict_get_int(qdict, "vendor")); | |
1310 | ||
1311 | if (qdict_haskey(device, "irq")) { | |
1312 | monitor_printf(mon, " IRQ %" PRId64 ".\n", | |
1313 | qdict_get_int(device, "irq")); | |
30468f78 | 1314 | } |
b4dccd8d | 1315 | |
163c8a59 LC |
1316 | if (qdict_haskey(device, "pci_bridge")) { |
1317 | QDict *info; | |
1318 | ||
1319 | qdict = qdict_get_qdict(device, "pci_bridge"); | |
1320 | ||
1321 | info = qdict_get_qdict(qdict, "bus"); | |
1322 | monitor_printf(mon, " BUS %" PRId64 ".\n", | |
1323 | qdict_get_int(info, "number")); | |
1324 | monitor_printf(mon, " secondary bus %" PRId64 ".\n", | |
1325 | qdict_get_int(info, "secondary")); | |
1326 | monitor_printf(mon, " subordinate bus %" PRId64 ".\n", | |
1327 | qdict_get_int(info, "subordinate")); | |
b4dccd8d | 1328 | |
163c8a59 | 1329 | info = qdict_get_qdict(qdict, "io_range"); |
b4dccd8d | 1330 | monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n", |
163c8a59 LC |
1331 | qdict_get_int(info, "base"), |
1332 | qdict_get_int(info, "limit")); | |
b4dccd8d | 1333 | |
163c8a59 | 1334 | info = qdict_get_qdict(qdict, "memory_range"); |
b4dccd8d IY |
1335 | monitor_printf(mon, |
1336 | " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n", | |
163c8a59 LC |
1337 | qdict_get_int(info, "base"), |
1338 | qdict_get_int(info, "limit")); | |
b4dccd8d | 1339 | |
163c8a59 | 1340 | info = qdict_get_qdict(qdict, "prefetchable_range"); |
b4dccd8d | 1341 | monitor_printf(mon, " prefetchable memory range " |
163c8a59 LC |
1342 | "[0x%08"PRIx64", 0x%08"PRIx64"]\n", |
1343 | qdict_get_int(info, "base"), | |
1344 | qdict_get_int(info, "limit")); | |
80b3ada7 | 1345 | } |
14421258 | 1346 | |
163c8a59 LC |
1347 | QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) { |
1348 | qdict = qobject_to_qdict(qlist_entry_obj(entry)); | |
1349 | monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar")); | |
1350 | ||
1351 | addr = qdict_get_int(qdict, "address"); | |
1352 | size = qdict_get_int(qdict, "size"); | |
1353 | ||
1354 | if (!strcmp(qdict_get_str(qdict, "type"), "io")) { | |
1355 | monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS | |
1356 | " [0x%04"FMT_PCIBUS"].\n", | |
1357 | addr, addr + size - 1); | |
1358 | } else { | |
1359 | monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS | |
89e8b13c | 1360 | " [0x%08"FMT_PCIBUS"].\n", |
163c8a59 LC |
1361 | qdict_get_bool(qdict, "mem_type_64") ? 64 : 32, |
1362 | qdict_get_bool(qdict, "prefetch") ? | |
1363 | " prefetchable" : "", addr, addr + size - 1); | |
502a5395 | 1364 | } |
77d4bc34 | 1365 | } |
163c8a59 LC |
1366 | |
1367 | monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id")); | |
1368 | ||
d5e4acf7 LC |
1369 | if (qdict_haskey(device, "pci_bridge")) { |
1370 | qdict = qdict_get_qdict(device, "pci_bridge"); | |
1371 | if (qdict_haskey(qdict, "devices")) { | |
1372 | QListEntry *dev; | |
1373 | QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) { | |
1374 | pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev))); | |
1375 | } | |
1376 | } | |
1377 | } | |
163c8a59 LC |
1378 | } |
1379 | ||
1380 | void do_pci_info_print(Monitor *mon, const QObject *data) | |
1381 | { | |
1382 | QListEntry *bus, *dev; | |
1383 | ||
1384 | QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) { | |
1385 | QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus)); | |
1386 | QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) { | |
1387 | pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev))); | |
1388 | } | |
80b3ada7 | 1389 | } |
384d8876 FB |
1390 | } |
1391 | ||
163c8a59 LC |
1392 | static QObject *pci_get_dev_class(const PCIDevice *dev) |
1393 | { | |
1394 | int class; | |
1395 | const pci_class_desc *desc; | |
1396 | ||
1397 | class = pci_get_word(dev->config + PCI_CLASS_DEVICE); | |
1398 | desc = pci_class_descriptions; | |
1399 | while (desc->desc && class != desc->class) | |
1400 | desc++; | |
1401 | ||
1402 | if (desc->desc) { | |
1403 | return qobject_from_jsonf("{ 'desc': %s, 'class': %d }", | |
1404 | desc->desc, class); | |
1405 | } else { | |
1406 | return qobject_from_jsonf("{ 'class': %d }", class); | |
1407 | } | |
1408 | } | |
1409 | ||
1410 | static QObject *pci_get_dev_id(const PCIDevice *dev) | |
1411 | { | |
1412 | return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }", | |
1413 | pci_get_word(dev->config + PCI_VENDOR_ID), | |
1414 | pci_get_word(dev->config + PCI_DEVICE_ID)); | |
1415 | } | |
1416 | ||
1417 | static QObject *pci_get_regions_list(const PCIDevice *dev) | |
1418 | { | |
1419 | int i; | |
1420 | QList *regions_list; | |
1421 | ||
1422 | regions_list = qlist_new(); | |
1423 | ||
1424 | for (i = 0; i < PCI_NUM_REGIONS; i++) { | |
1425 | QObject *obj; | |
1426 | const PCIIORegion *r = &dev->io_regions[i]; | |
1427 | ||
1428 | if (!r->size) { | |
1429 | continue; | |
1430 | } | |
1431 | ||
1432 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { | |
1433 | obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', " | |
1434 | "'address': %" PRId64 ", " | |
1435 | "'size': %" PRId64 " }", | |
1436 | i, r->addr, r->size); | |
1437 | } else { | |
1438 | int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64; | |
1439 | ||
1440 | obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', " | |
1441 | "'mem_type_64': %i, 'prefetch': %i, " | |
1442 | "'address': %" PRId64 ", " | |
1443 | "'size': %" PRId64 " }", | |
1444 | i, mem_type_64, | |
1445 | r->type & PCI_BASE_ADDRESS_MEM_PREFETCH, | |
1446 | r->addr, r->size); | |
1447 | } | |
1448 | ||
1449 | qlist_append_obj(regions_list, obj); | |
1450 | } | |
1451 | ||
1452 | return QOBJECT(regions_list); | |
1453 | } | |
1454 | ||
d5e4acf7 LC |
1455 | static QObject *pci_get_devices_list(PCIBus *bus, int bus_num); |
1456 | ||
1457 | static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num) | |
163c8a59 | 1458 | { |
b5937f29 | 1459 | uint8_t type; |
163c8a59 LC |
1460 | QObject *obj; |
1461 | ||
1462 | obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p," | |
1463 | " 'qdev_id': %s }", | |
1464 | bus_num, | |
1465 | PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn), | |
1466 | pci_get_dev_class(dev), pci_get_dev_id(dev), | |
1467 | pci_get_regions_list(dev), | |
1468 | dev->qdev.id ? dev->qdev.id : ""); | |
1469 | ||
1470 | if (dev->config[PCI_INTERRUPT_PIN] != 0) { | |
1471 | QDict *qdict = qobject_to_qdict(obj); | |
1472 | qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE])); | |
1473 | } | |
1474 | ||
b5937f29 IY |
1475 | type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; |
1476 | if (type == PCI_HEADER_TYPE_BRIDGE) { | |
163c8a59 LC |
1477 | QDict *qdict; |
1478 | QObject *pci_bridge; | |
1479 | ||
1480 | pci_bridge = qobject_from_jsonf("{ 'bus': " | |
1481 | "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, " | |
1482 | "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, " | |
1483 | "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, " | |
1484 | "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }", | |
c021f8e6 | 1485 | dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS], |
163c8a59 LC |
1486 | dev->config[PCI_SUBORDINATE_BUS], |
1487 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO), | |
1488 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO), | |
1489 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY), | |
1490 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY), | |
1491 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1492 | PCI_BASE_ADDRESS_MEM_PREFETCH), | |
1493 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1494 | PCI_BASE_ADDRESS_MEM_PREFETCH)); | |
1495 | ||
c021f8e6 BS |
1496 | if (dev->config[PCI_SECONDARY_BUS] != 0) { |
1497 | PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]); | |
d5e4acf7 | 1498 | |
c021f8e6 BS |
1499 | if (child_bus) { |
1500 | qdict = qobject_to_qdict(pci_bridge); | |
1501 | qdict_put_obj(qdict, "devices", | |
1502 | pci_get_devices_list(child_bus, | |
1503 | dev->config[PCI_SECONDARY_BUS])); | |
1504 | } | |
1505 | } | |
163c8a59 LC |
1506 | qdict = qobject_to_qdict(obj); |
1507 | qdict_put_obj(qdict, "pci_bridge", pci_bridge); | |
1508 | } | |
1509 | ||
1510 | return obj; | |
1511 | } | |
1512 | ||
1513 | static QObject *pci_get_devices_list(PCIBus *bus, int bus_num) | |
384d8876 | 1514 | { |
502a5395 | 1515 | int devfn; |
163c8a59 LC |
1516 | PCIDevice *dev; |
1517 | QList *dev_list; | |
3b46e624 | 1518 | |
163c8a59 LC |
1519 | dev_list = qlist_new(); |
1520 | ||
1521 | for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { | |
1522 | dev = bus->devices[devfn]; | |
1523 | if (dev) { | |
d5e4acf7 | 1524 | qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num)); |
163c8a59 | 1525 | } |
1074df4f | 1526 | } |
163c8a59 LC |
1527 | |
1528 | return QOBJECT(dev_list); | |
1074df4f IY |
1529 | } |
1530 | ||
163c8a59 | 1531 | static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num) |
1074df4f | 1532 | { |
e822a52a | 1533 | bus = pci_find_bus(bus, bus_num); |
502a5395 | 1534 | if (bus) { |
163c8a59 LC |
1535 | return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }", |
1536 | bus_num, pci_get_devices_list(bus, bus_num)); | |
f2aa58c6 | 1537 | } |
163c8a59 LC |
1538 | |
1539 | return NULL; | |
f2aa58c6 FB |
1540 | } |
1541 | ||
163c8a59 | 1542 | void do_pci_info(Monitor *mon, QObject **ret_data) |
f2aa58c6 | 1543 | { |
163c8a59 | 1544 | QList *bus_list; |
e822a52a | 1545 | struct PCIHostBus *host; |
163c8a59 LC |
1546 | |
1547 | bus_list = qlist_new(); | |
1548 | ||
e822a52a | 1549 | QLIST_FOREACH(host, &host_buses, next) { |
163c8a59 LC |
1550 | QObject *obj = pci_get_bus_dict(host->bus, 0); |
1551 | if (obj) { | |
1552 | qlist_append_obj(bus_list, obj); | |
1553 | } | |
e822a52a | 1554 | } |
163c8a59 LC |
1555 | |
1556 | *ret_data = QOBJECT(bus_list); | |
77d4bc34 | 1557 | } |
a41b2ff2 | 1558 | |
cb457d76 AL |
1559 | static const char * const pci_nic_models[] = { |
1560 | "ne2k_pci", | |
1561 | "i82551", | |
1562 | "i82557b", | |
1563 | "i82559er", | |
1564 | "rtl8139", | |
1565 | "e1000", | |
1566 | "pcnet", | |
1567 | "virtio", | |
1568 | NULL | |
1569 | }; | |
1570 | ||
9d07d757 PB |
1571 | static const char * const pci_nic_names[] = { |
1572 | "ne2k_pci", | |
1573 | "i82551", | |
1574 | "i82557b", | |
1575 | "i82559er", | |
1576 | "rtl8139", | |
1577 | "e1000", | |
1578 | "pcnet", | |
53c25cea | 1579 | "virtio-net-pci", |
cb457d76 AL |
1580 | NULL |
1581 | }; | |
1582 | ||
a41b2ff2 | 1583 | /* Initialize a PCI NIC. */ |
33e66b86 | 1584 | /* FIXME callers should check for failure, but don't */ |
5607c388 MA |
1585 | PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model, |
1586 | const char *default_devaddr) | |
a41b2ff2 | 1587 | { |
5607c388 | 1588 | const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr; |
07caea31 MA |
1589 | PCIBus *bus; |
1590 | int devfn; | |
5607c388 | 1591 | PCIDevice *pci_dev; |
9d07d757 | 1592 | DeviceState *dev; |
cb457d76 AL |
1593 | int i; |
1594 | ||
07caea31 MA |
1595 | i = qemu_find_nic_model(nd, pci_nic_models, default_model); |
1596 | if (i < 0) | |
1597 | return NULL; | |
1598 | ||
1599 | bus = pci_get_bus_devfn(&devfn, devaddr); | |
1600 | if (!bus) { | |
1ecda02b MA |
1601 | error_report("Invalid PCI device address %s for device %s", |
1602 | devaddr, pci_nic_names[i]); | |
07caea31 MA |
1603 | return NULL; |
1604 | } | |
1605 | ||
499cf102 | 1606 | pci_dev = pci_create(bus, devfn, pci_nic_names[i]); |
9ee05825 | 1607 | dev = &pci_dev->qdev; |
1cc33683 | 1608 | qdev_set_nic_properties(dev, nd); |
07caea31 MA |
1609 | if (qdev_init(dev) < 0) |
1610 | return NULL; | |
9ee05825 | 1611 | return pci_dev; |
a41b2ff2 PB |
1612 | } |
1613 | ||
07caea31 MA |
1614 | PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model, |
1615 | const char *default_devaddr) | |
1616 | { | |
1617 | PCIDevice *res; | |
1618 | ||
1619 | if (qemu_show_nic_models(nd->model, pci_nic_models)) | |
1620 | exit(0); | |
1621 | ||
1622 | res = pci_nic_init(nd, default_model, default_devaddr); | |
1623 | if (!res) | |
1624 | exit(1); | |
1625 | return res; | |
1626 | } | |
1627 | ||
a0c7a97e IY |
1628 | static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d) |
1629 | { | |
1630 | pci_update_mappings(d); | |
1631 | } | |
1632 | ||
783753fd | 1633 | void pci_bridge_update_mappings(PCIBus *b) |
a0c7a97e IY |
1634 | { |
1635 | PCIBus *child; | |
1636 | ||
1637 | pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn); | |
1638 | ||
1639 | QLIST_FOREACH(child, &b->child, sibling) { | |
1640 | pci_bridge_update_mappings(child); | |
1641 | } | |
1642 | } | |
1643 | ||
929176c3 MT |
1644 | /* Whether a given bus number is in range of the secondary |
1645 | * bus of the given bridge device. */ | |
1646 | static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num) | |
1647 | { | |
1648 | return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) & | |
1649 | PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ && | |
1650 | dev->config[PCI_SECONDARY_BUS] < bus_num && | |
1651 | bus_num <= dev->config[PCI_SUBORDINATE_BUS]; | |
1652 | } | |
1653 | ||
e822a52a | 1654 | PCIBus *pci_find_bus(PCIBus *bus, int bus_num) |
3ae80618 | 1655 | { |
470e6363 | 1656 | PCIBus *sec; |
3ae80618 | 1657 | |
470e6363 | 1658 | if (!bus) { |
e822a52a | 1659 | return NULL; |
470e6363 | 1660 | } |
3ae80618 | 1661 | |
e822a52a IY |
1662 | if (pci_bus_num(bus) == bus_num) { |
1663 | return bus; | |
1664 | } | |
1665 | ||
929176c3 MT |
1666 | /* Consider all bus numbers in range for the host pci bridge. */ |
1667 | if (bus->parent_dev && | |
1668 | !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) { | |
1669 | return NULL; | |
1670 | } | |
1671 | ||
e822a52a | 1672 | /* try child bus */ |
929176c3 MT |
1673 | for (; bus; bus = sec) { |
1674 | QLIST_FOREACH(sec, &bus->child, sibling) { | |
1675 | assert(sec->parent_dev); | |
1676 | if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) { | |
1677 | return sec; | |
1678 | } | |
1679 | if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) { | |
1680 | break; | |
c021f8e6 | 1681 | } |
e822a52a IY |
1682 | } |
1683 | } | |
1684 | ||
1685 | return NULL; | |
3ae80618 AL |
1686 | } |
1687 | ||
5256d8bf | 1688 | PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn) |
3ae80618 | 1689 | { |
e822a52a | 1690 | bus = pci_find_bus(bus, bus_num); |
3ae80618 AL |
1691 | |
1692 | if (!bus) | |
1693 | return NULL; | |
1694 | ||
5256d8bf | 1695 | return bus->devices[devfn]; |
3ae80618 AL |
1696 | } |
1697 | ||
81a322d4 | 1698 | static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base) |
6b1b92d3 PB |
1699 | { |
1700 | PCIDevice *pci_dev = (PCIDevice *)qdev; | |
02e2da45 | 1701 | PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev); |
6b1b92d3 | 1702 | PCIBus *bus; |
113f89df | 1703 | int rc; |
ab85ceb1 | 1704 | bool is_default_rom; |
6b1b92d3 | 1705 | |
a9f49946 IY |
1706 | /* initialize cap_present for pci_is_express() and pci_config_size() */ |
1707 | if (info->is_express) { | |
1708 | pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS; | |
1709 | } | |
1710 | ||
02e2da45 | 1711 | bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev)); |
113f89df IY |
1712 | pci_dev = do_pci_register_device(pci_dev, bus, base->name, |
1713 | pci_dev->devfn, info); | |
09e3acc6 GH |
1714 | if (pci_dev == NULL) |
1715 | return -1; | |
180c22e1 GH |
1716 | if (qdev->hotplugged && info->no_hotplug) { |
1717 | qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name); | |
1718 | do_pci_unregister_device(pci_dev); | |
1719 | return -1; | |
1720 | } | |
c2afc922 IY |
1721 | if (info->init) { |
1722 | rc = info->init(pci_dev); | |
1723 | if (rc != 0) { | |
1724 | do_pci_unregister_device(pci_dev); | |
1725 | return rc; | |
1726 | } | |
925fe64a | 1727 | } |
8c52c8f3 GH |
1728 | |
1729 | /* rom loading */ | |
ab85ceb1 SW |
1730 | is_default_rom = false; |
1731 | if (pci_dev->romfile == NULL && info->romfile != NULL) { | |
8c52c8f3 | 1732 | pci_dev->romfile = qemu_strdup(info->romfile); |
ab85ceb1 SW |
1733 | is_default_rom = true; |
1734 | } | |
1735 | pci_add_option_rom(pci_dev, is_default_rom); | |
8c52c8f3 | 1736 | |
5beb8ad5 | 1737 | if (bus->hotplug) { |
e927d487 MT |
1738 | /* Let buses differentiate between hotplug and when device is |
1739 | * enabled during qemu machine creation. */ | |
1740 | rc = bus->hotplug(bus->hotplug_qdev, pci_dev, | |
1741 | qdev->hotplugged ? PCI_HOTPLUG_ENABLED: | |
1742 | PCI_COLDPLUG_ENABLED); | |
a213ff63 IY |
1743 | if (rc != 0) { |
1744 | int r = pci_unregister_device(&pci_dev->qdev); | |
1745 | assert(!r); | |
1746 | return rc; | |
1747 | } | |
1748 | } | |
ee995ffb GH |
1749 | return 0; |
1750 | } | |
1751 | ||
1752 | static int pci_unplug_device(DeviceState *qdev) | |
1753 | { | |
1754 | PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev); | |
180c22e1 | 1755 | PCIDeviceInfo *info = container_of(qdev->info, PCIDeviceInfo, qdev); |
ee995ffb | 1756 | |
180c22e1 GH |
1757 | if (info->no_hotplug) { |
1758 | qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name); | |
1759 | return -1; | |
1760 | } | |
e927d487 MT |
1761 | return dev->bus->hotplug(dev->bus->hotplug_qdev, dev, |
1762 | PCI_HOTPLUG_DISABLED); | |
6b1b92d3 PB |
1763 | } |
1764 | ||
0aab0d3a | 1765 | void pci_qdev_register(PCIDeviceInfo *info) |
6b1b92d3 | 1766 | { |
02e2da45 | 1767 | info->qdev.init = pci_qdev_init; |
ee995ffb | 1768 | info->qdev.unplug = pci_unplug_device; |
a36a344d | 1769 | info->qdev.exit = pci_unregister_device; |
10c4c98a | 1770 | info->qdev.bus_info = &pci_bus_info; |
074f2fff | 1771 | qdev_register(&info->qdev); |
6b1b92d3 PB |
1772 | } |
1773 | ||
0aab0d3a GH |
1774 | void pci_qdev_register_many(PCIDeviceInfo *info) |
1775 | { | |
1776 | while (info->qdev.name) { | |
1777 | pci_qdev_register(info); | |
1778 | info++; | |
1779 | } | |
1780 | } | |
1781 | ||
49823868 IY |
1782 | PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction, |
1783 | const char *name) | |
6b1b92d3 PB |
1784 | { |
1785 | DeviceState *dev; | |
1786 | ||
02e2da45 | 1787 | dev = qdev_create(&bus->qbus, name); |
a6307b08 | 1788 | qdev_prop_set_uint32(dev, "addr", devfn); |
49823868 | 1789 | qdev_prop_set_bit(dev, "multifunction", multifunction); |
71077c1c GH |
1790 | return DO_UPCAST(PCIDevice, qdev, dev); |
1791 | } | |
6b1b92d3 | 1792 | |
7cc050b1 BS |
1793 | PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn, |
1794 | bool multifunction, | |
1795 | const char *name) | |
1796 | { | |
1797 | DeviceState *dev; | |
1798 | ||
1799 | dev = qdev_try_create(&bus->qbus, name); | |
1800 | if (!dev) { | |
1801 | return NULL; | |
1802 | } | |
1803 | qdev_prop_set_uint32(dev, "addr", devfn); | |
1804 | qdev_prop_set_bit(dev, "multifunction", multifunction); | |
1805 | return DO_UPCAST(PCIDevice, qdev, dev); | |
1806 | } | |
1807 | ||
49823868 IY |
1808 | PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn, |
1809 | bool multifunction, | |
1810 | const char *name) | |
71077c1c | 1811 | { |
49823868 | 1812 | PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name); |
e23a1b33 | 1813 | qdev_init_nofail(&dev->qdev); |
71077c1c | 1814 | return dev; |
6b1b92d3 | 1815 | } |
6f4cbd39 | 1816 | |
49823868 IY |
1817 | PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name) |
1818 | { | |
1819 | return pci_create_multifunction(bus, devfn, false, name); | |
1820 | } | |
1821 | ||
1822 | PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name) | |
1823 | { | |
1824 | return pci_create_simple_multifunction(bus, devfn, false, name); | |
1825 | } | |
1826 | ||
7cc050b1 BS |
1827 | PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name) |
1828 | { | |
1829 | return pci_try_create_multifunction(bus, devfn, false, name); | |
1830 | } | |
1831 | ||
6f4cbd39 MT |
1832 | static int pci_find_space(PCIDevice *pdev, uint8_t size) |
1833 | { | |
a9f49946 | 1834 | int config_size = pci_config_size(pdev); |
6f4cbd39 MT |
1835 | int offset = PCI_CONFIG_HEADER_SIZE; |
1836 | int i; | |
a9f49946 | 1837 | for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i) |
6f4cbd39 MT |
1838 | if (pdev->used[i]) |
1839 | offset = i + 1; | |
1840 | else if (i - offset + 1 == size) | |
1841 | return offset; | |
1842 | return 0; | |
1843 | } | |
1844 | ||
1845 | static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id, | |
1846 | uint8_t *prev_p) | |
1847 | { | |
1848 | uint8_t next, prev; | |
1849 | ||
1850 | if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST)) | |
1851 | return 0; | |
1852 | ||
1853 | for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]); | |
1854 | prev = next + PCI_CAP_LIST_NEXT) | |
1855 | if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id) | |
1856 | break; | |
1857 | ||
1858 | if (prev_p) | |
1859 | *prev_p = prev; | |
1860 | return next; | |
1861 | } | |
1862 | ||
c2039bd0 AL |
1863 | static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type) |
1864 | { | |
1865 | cpu_register_physical_memory(addr, size, pdev->rom_offset); | |
1866 | } | |
1867 | ||
ab85ceb1 SW |
1868 | /* Patch the PCI vendor and device ids in a PCI rom image if necessary. |
1869 | This is needed for an option rom which is used for more than one device. */ | |
1870 | static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size) | |
1871 | { | |
1872 | uint16_t vendor_id; | |
1873 | uint16_t device_id; | |
1874 | uint16_t rom_vendor_id; | |
1875 | uint16_t rom_device_id; | |
1876 | uint16_t rom_magic; | |
1877 | uint16_t pcir_offset; | |
1878 | uint8_t checksum; | |
1879 | ||
1880 | /* Words in rom data are little endian (like in PCI configuration), | |
1881 | so they can be read / written with pci_get_word / pci_set_word. */ | |
1882 | ||
1883 | /* Only a valid rom will be patched. */ | |
1884 | rom_magic = pci_get_word(ptr); | |
1885 | if (rom_magic != 0xaa55) { | |
1886 | PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic); | |
1887 | return; | |
1888 | } | |
1889 | pcir_offset = pci_get_word(ptr + 0x18); | |
1890 | if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) { | |
1891 | PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset); | |
1892 | return; | |
1893 | } | |
1894 | ||
1895 | vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID); | |
1896 | device_id = pci_get_word(pdev->config + PCI_DEVICE_ID); | |
1897 | rom_vendor_id = pci_get_word(ptr + pcir_offset + 4); | |
1898 | rom_device_id = pci_get_word(ptr + pcir_offset + 6); | |
1899 | ||
1900 | PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile, | |
1901 | vendor_id, device_id, rom_vendor_id, rom_device_id); | |
1902 | ||
1903 | checksum = ptr[6]; | |
1904 | ||
1905 | if (vendor_id != rom_vendor_id) { | |
1906 | /* Patch vendor id and checksum (at offset 6 for etherboot roms). */ | |
1907 | checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8); | |
1908 | checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8); | |
1909 | PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); | |
1910 | ptr[6] = checksum; | |
1911 | pci_set_word(ptr + pcir_offset + 4, vendor_id); | |
1912 | } | |
1913 | ||
1914 | if (device_id != rom_device_id) { | |
1915 | /* Patch device id and checksum (at offset 6 for etherboot roms). */ | |
1916 | checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8); | |
1917 | checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8); | |
1918 | PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); | |
1919 | ptr[6] = checksum; | |
1920 | pci_set_word(ptr + pcir_offset + 6, device_id); | |
1921 | } | |
1922 | } | |
1923 | ||
c2039bd0 | 1924 | /* Add an option rom for the device */ |
ab85ceb1 | 1925 | static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom) |
c2039bd0 AL |
1926 | { |
1927 | int size; | |
1928 | char *path; | |
1929 | void *ptr; | |
1724f049 | 1930 | char name[32]; |
c2039bd0 | 1931 | |
8c52c8f3 GH |
1932 | if (!pdev->romfile) |
1933 | return 0; | |
1934 | if (strlen(pdev->romfile) == 0) | |
1935 | return 0; | |
1936 | ||
88169ddf GH |
1937 | if (!pdev->rom_bar) { |
1938 | /* | |
1939 | * Load rom via fw_cfg instead of creating a rom bar, | |
1940 | * for 0.11 compatibility. | |
1941 | */ | |
1942 | int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE); | |
1943 | if (class == 0x0300) { | |
1944 | rom_add_vga(pdev->romfile); | |
1945 | } else { | |
2e55e842 | 1946 | rom_add_option(pdev->romfile, -1); |
88169ddf GH |
1947 | } |
1948 | return 0; | |
1949 | } | |
1950 | ||
8c52c8f3 | 1951 | path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile); |
c2039bd0 | 1952 | if (path == NULL) { |
8c52c8f3 | 1953 | path = qemu_strdup(pdev->romfile); |
c2039bd0 AL |
1954 | } |
1955 | ||
1956 | size = get_image_size(path); | |
8c52c8f3 | 1957 | if (size < 0) { |
1ecda02b MA |
1958 | error_report("%s: failed to find romfile \"%s\"", |
1959 | __FUNCTION__, pdev->romfile); | |
386bbf45 | 1960 | qemu_free(path); |
8c52c8f3 GH |
1961 | return -1; |
1962 | } | |
c2039bd0 AL |
1963 | if (size & (size - 1)) { |
1964 | size = 1 << qemu_fls(size); | |
1965 | } | |
1966 | ||
1724f049 AW |
1967 | if (pdev->qdev.info->vmsd) |
1968 | snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name); | |
1969 | else | |
1970 | snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name); | |
1971 | pdev->rom_offset = qemu_ram_alloc(&pdev->qdev, name, size); | |
c2039bd0 AL |
1972 | |
1973 | ptr = qemu_get_ram_ptr(pdev->rom_offset); | |
1974 | load_image(path, ptr); | |
1975 | qemu_free(path); | |
1976 | ||
ab85ceb1 SW |
1977 | if (is_default_rom) { |
1978 | /* Only the default rom images will be patched (if needed). */ | |
1979 | pci_patch_ids(pdev, ptr, size); | |
1980 | } | |
1981 | ||
8c12f191 JB |
1982 | qemu_put_ram_ptr(ptr); |
1983 | ||
c2039bd0 AL |
1984 | pci_register_bar(pdev, PCI_ROM_SLOT, size, |
1985 | 0, pci_map_option_rom); | |
1986 | ||
1987 | return 0; | |
1988 | } | |
1989 | ||
230741dc AW |
1990 | static void pci_del_option_rom(PCIDevice *pdev) |
1991 | { | |
1992 | if (!pdev->rom_offset) | |
1993 | return; | |
1994 | ||
1995 | qemu_ram_free(pdev->rom_offset); | |
1996 | pdev->rom_offset = 0; | |
1997 | } | |
1998 | ||
ca77089d IY |
1999 | /* |
2000 | * if !offset | |
2001 | * Reserve space and add capability to the linked list in pci config space | |
2002 | * | |
2003 | * if offset = 0, | |
2004 | * Find and reserve space and add capability to the linked list | |
2005 | * in pci config space */ | |
2006 | int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, | |
2007 | uint8_t offset, uint8_t size) | |
6f4cbd39 | 2008 | { |
ca77089d IY |
2009 | uint8_t *config; |
2010 | if (!offset) { | |
2011 | offset = pci_find_space(pdev, size); | |
2012 | if (!offset) { | |
2013 | return -ENOSPC; | |
2014 | } | |
2015 | } | |
2016 | ||
2017 | config = pdev->config + offset; | |
6f4cbd39 MT |
2018 | config[PCI_CAP_LIST_ID] = cap_id; |
2019 | config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST]; | |
2020 | pdev->config[PCI_CAPABILITY_LIST] = offset; | |
2021 | pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST; | |
2022 | memset(pdev->used + offset, 0xFF, size); | |
2023 | /* Make capability read-only by default */ | |
2024 | memset(pdev->wmask + offset, 0, size); | |
bd4b65ee MT |
2025 | /* Check capability by default */ |
2026 | memset(pdev->cmask + offset, 0xFF, size); | |
6f4cbd39 MT |
2027 | return offset; |
2028 | } | |
2029 | ||
2030 | /* Unlink capability from the pci config space. */ | |
2031 | void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size) | |
2032 | { | |
2033 | uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev); | |
2034 | if (!offset) | |
2035 | return; | |
2036 | pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT]; | |
ebabb67a | 2037 | /* Make capability writable again */ |
6f4cbd39 | 2038 | memset(pdev->wmask + offset, 0xff, size); |
1a4f5971 | 2039 | memset(pdev->w1cmask + offset, 0, size); |
bd4b65ee MT |
2040 | /* Clear cmask as device-specific registers can't be checked */ |
2041 | memset(pdev->cmask + offset, 0, size); | |
6f4cbd39 MT |
2042 | memset(pdev->used + offset, 0, size); |
2043 | ||
2044 | if (!pdev->config[PCI_CAPABILITY_LIST]) | |
2045 | pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST; | |
2046 | } | |
2047 | ||
2048 | /* Reserve space for capability at a known offset (to call after load). */ | |
2049 | void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size) | |
2050 | { | |
2051 | memset(pdev->used + offset, 0xff, size); | |
2052 | } | |
2053 | ||
2054 | uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id) | |
2055 | { | |
2056 | return pci_find_capability_list(pdev, cap_id, NULL); | |
2057 | } | |
10c4c98a GH |
2058 | |
2059 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent) | |
2060 | { | |
2061 | PCIDevice *d = (PCIDevice *)dev; | |
2062 | const pci_class_desc *desc; | |
2063 | char ctxt[64]; | |
2064 | PCIIORegion *r; | |
2065 | int i, class; | |
2066 | ||
b0ff8eb2 | 2067 | class = pci_get_word(d->config + PCI_CLASS_DEVICE); |
10c4c98a GH |
2068 | desc = pci_class_descriptions; |
2069 | while (desc->desc && class != desc->class) | |
2070 | desc++; | |
2071 | if (desc->desc) { | |
2072 | snprintf(ctxt, sizeof(ctxt), "%s", desc->desc); | |
2073 | } else { | |
2074 | snprintf(ctxt, sizeof(ctxt), "Class %04x", class); | |
2075 | } | |
2076 | ||
2077 | monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, " | |
2078 | "pci id %04x:%04x (sub %04x:%04x)\n", | |
7f5feab4 | 2079 | indent, "", ctxt, pci_bus_num(d->bus), |
e822a52a | 2080 | PCI_SLOT(d->devfn), PCI_FUNC(d->devfn), |
b0ff8eb2 IY |
2081 | pci_get_word(d->config + PCI_VENDOR_ID), |
2082 | pci_get_word(d->config + PCI_DEVICE_ID), | |
2083 | pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID), | |
2084 | pci_get_word(d->config + PCI_SUBSYSTEM_ID)); | |
10c4c98a GH |
2085 | for (i = 0; i < PCI_NUM_REGIONS; i++) { |
2086 | r = &d->io_regions[i]; | |
2087 | if (!r->size) | |
2088 | continue; | |
89e8b13c IY |
2089 | monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS |
2090 | " [0x%"FMT_PCIBUS"]\n", | |
2091 | indent, "", | |
0392a017 | 2092 | i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem", |
10c4c98a GH |
2093 | r->addr, r->addr + r->size - 1); |
2094 | } | |
2095 | } | |
03587182 | 2096 | |
5e0259e7 GN |
2097 | static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len) |
2098 | { | |
2099 | PCIDevice *d = (PCIDevice *)dev; | |
2100 | const char *name = NULL; | |
2101 | const pci_class_desc *desc = pci_class_descriptions; | |
2102 | int class = pci_get_word(d->config + PCI_CLASS_DEVICE); | |
2103 | ||
2104 | while (desc->desc && | |
2105 | (class & ~desc->fw_ign_bits) != | |
2106 | (desc->class & ~desc->fw_ign_bits)) { | |
2107 | desc++; | |
2108 | } | |
2109 | ||
2110 | if (desc->desc) { | |
2111 | name = desc->fw_name; | |
2112 | } | |
2113 | ||
2114 | if (name) { | |
2115 | pstrcpy(buf, len, name); | |
2116 | } else { | |
2117 | snprintf(buf, len, "pci%04x,%04x", | |
2118 | pci_get_word(d->config + PCI_VENDOR_ID), | |
2119 | pci_get_word(d->config + PCI_DEVICE_ID)); | |
2120 | } | |
2121 | ||
2122 | return buf; | |
2123 | } | |
2124 | ||
2125 | static char *pcibus_get_fw_dev_path(DeviceState *dev) | |
2126 | { | |
2127 | PCIDevice *d = (PCIDevice *)dev; | |
2128 | char path[50], name[33]; | |
2129 | int off; | |
2130 | ||
2131 | off = snprintf(path, sizeof(path), "%s@%x", | |
2132 | pci_dev_fw_name(dev, name, sizeof name), | |
2133 | PCI_SLOT(d->devfn)); | |
2134 | if (PCI_FUNC(d->devfn)) | |
2135 | snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn)); | |
2136 | return strdup(path); | |
2137 | } | |
2138 | ||
4f43c1ff AW |
2139 | static char *pcibus_get_dev_path(DeviceState *dev) |
2140 | { | |
a6a7005d MT |
2141 | PCIDevice *d = container_of(dev, PCIDevice, qdev); |
2142 | PCIDevice *t; | |
2143 | int slot_depth; | |
2144 | /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function. | |
2145 | * 00 is added here to make this format compatible with | |
2146 | * domain:Bus:Slot.Func for systems without nested PCI bridges. | |
2147 | * Slot.Function list specifies the slot and function numbers for all | |
2148 | * devices on the path from root to the specific device. */ | |
2991181a MT |
2149 | char domain[] = "DDDD:00"; |
2150 | char slot[] = ":SS.F"; | |
2151 | int domain_len = sizeof domain - 1 /* For '\0' */; | |
2152 | int slot_len = sizeof slot - 1 /* For '\0' */; | |
a6a7005d MT |
2153 | int path_len; |
2154 | char *path, *p; | |
2991181a | 2155 | int s; |
a6a7005d MT |
2156 | |
2157 | /* Calculate # of slots on path between device and root. */; | |
2158 | slot_depth = 0; | |
2159 | for (t = d; t; t = t->bus->parent_dev) { | |
2160 | ++slot_depth; | |
2161 | } | |
2162 | ||
2163 | path_len = domain_len + slot_len * slot_depth; | |
2164 | ||
2165 | /* Allocate memory, fill in the terminating null byte. */ | |
e10990c3 | 2166 | path = qemu_malloc(path_len + 1 /* For '\0' */); |
a6a7005d MT |
2167 | path[path_len] = '\0'; |
2168 | ||
2169 | /* First field is the domain. */ | |
2991181a MT |
2170 | s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus)); |
2171 | assert(s == domain_len); | |
2172 | memcpy(path, domain, domain_len); | |
a6a7005d MT |
2173 | |
2174 | /* Fill in slot numbers. We walk up from device to root, so need to print | |
2175 | * them in the reverse order, last to first. */ | |
2176 | p = path + path_len; | |
2177 | for (t = d; t; t = t->bus->parent_dev) { | |
2178 | p -= slot_len; | |
2991181a | 2179 | s = snprintf(slot, sizeof slot, ":%02x.%x", |
4c900518 | 2180 | PCI_SLOT(t->devfn), PCI_FUNC(t->devfn)); |
2991181a MT |
2181 | assert(s == slot_len); |
2182 | memcpy(p, slot, slot_len); | |
a6a7005d MT |
2183 | } |
2184 | ||
2185 | return path; | |
4f43c1ff AW |
2186 | } |
2187 | ||
f3006dd1 IY |
2188 | static int pci_qdev_find_recursive(PCIBus *bus, |
2189 | const char *id, PCIDevice **pdev) | |
2190 | { | |
2191 | DeviceState *qdev = qdev_find_recursive(&bus->qbus, id); | |
2192 | if (!qdev) { | |
2193 | return -ENODEV; | |
2194 | } | |
2195 | ||
2196 | /* roughly check if given qdev is pci device */ | |
2197 | if (qdev->info->init == &pci_qdev_init && | |
2198 | qdev->parent_bus->info == &pci_bus_info) { | |
2199 | *pdev = DO_UPCAST(PCIDevice, qdev, qdev); | |
2200 | return 0; | |
2201 | } | |
2202 | return -EINVAL; | |
2203 | } | |
2204 | ||
2205 | int pci_qdev_find_device(const char *id, PCIDevice **pdev) | |
2206 | { | |
2207 | struct PCIHostBus *host; | |
2208 | int rc = -ENODEV; | |
2209 | ||
2210 | QLIST_FOREACH(host, &host_buses, next) { | |
2211 | int tmp = pci_qdev_find_recursive(host->bus, id, pdev); | |
2212 | if (!tmp) { | |
2213 | rc = 0; | |
2214 | break; | |
2215 | } | |
2216 | if (tmp != -ENODEV) { | |
2217 | rc = tmp; | |
2218 | } | |
2219 | } | |
2220 | ||
2221 | return rc; | |
2222 | } |