]> Git Repo - qemu.git/blame - target-i386/cpu.h
trace: split out trace events for ui/ directory
[qemu.git] / target-i386 / cpu.h
CommitLineData
2c0262af
FB
1/*
2 * i386 virtual CPU header
5fafdf24 3 *
2c0262af
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
2c0262af
FB
18 */
19#ifndef CPU_I386_H
20#define CPU_I386_H
21
9a78eead 22#include "qemu-common.h"
4da6f8d9 23#include "cpu-qom.h"
f2a53c9e 24#include "standard-headers/asm-x86/hyperv.h"
14ce26e7
FB
25
26#ifdef TARGET_X86_64
27#define TARGET_LONG_BITS 64
28#else
3cf1e035 29#define TARGET_LONG_BITS 32
14ce26e7 30#endif
3cf1e035 31
5b9efc39
PD
32/* Maximum instruction code size */
33#define TARGET_MAX_INSN_SIZE 16
34
d720b93d
FB
35/* support for self modifying code even if the modified instruction is
36 close to the modifying instruction */
37#define TARGET_HAS_PRECISE_SMC
38
9042c0e2 39#ifdef TARGET_X86_64
a5e8788f 40#define I386_ELF_MACHINE EM_X86_64
4ab23a91 41#define ELF_MACHINE_UNAME "x86_64"
9042c0e2 42#else
a5e8788f 43#define I386_ELF_MACHINE EM_386
4ab23a91 44#define ELF_MACHINE_UNAME "i686"
9042c0e2
TS
45#endif
46
9349b4f9 47#define CPUArchState struct CPUX86State
c2764719 48
022c62cb 49#include "exec/cpu-defs.h"
2c0262af 50
6b4c305c 51#include "fpu/softfloat.h"
7a0e1f41 52
2c0262af
FB
53#define R_EAX 0
54#define R_ECX 1
55#define R_EDX 2
56#define R_EBX 3
57#define R_ESP 4
58#define R_EBP 5
59#define R_ESI 6
60#define R_EDI 7
61
62#define R_AL 0
63#define R_CL 1
64#define R_DL 2
65#define R_BL 3
66#define R_AH 4
67#define R_CH 5
68#define R_DH 6
69#define R_BH 7
70
71#define R_ES 0
72#define R_CS 1
73#define R_SS 2
74#define R_DS 3
75#define R_FS 4
76#define R_GS 5
77
78/* segment descriptor fields */
79#define DESC_G_MASK (1 << 23)
80#define DESC_B_SHIFT 22
81#define DESC_B_MASK (1 << DESC_B_SHIFT)
14ce26e7
FB
82#define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */
83#define DESC_L_MASK (1 << DESC_L_SHIFT)
2c0262af
FB
84#define DESC_AVL_MASK (1 << 20)
85#define DESC_P_MASK (1 << 15)
86#define DESC_DPL_SHIFT 13
a3867ed2 87#define DESC_DPL_MASK (3 << DESC_DPL_SHIFT)
2c0262af
FB
88#define DESC_S_MASK (1 << 12)
89#define DESC_TYPE_SHIFT 8
a3867ed2 90#define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT)
2c0262af
FB
91#define DESC_A_MASK (1 << 8)
92
e670b89e
FB
93#define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */
94#define DESC_C_MASK (1 << 10) /* code: conforming */
95#define DESC_R_MASK (1 << 9) /* code: readable */
2c0262af 96
e670b89e
FB
97#define DESC_E_MASK (1 << 10) /* data: expansion direction */
98#define DESC_W_MASK (1 << 9) /* data: writable */
99
100#define DESC_TSS_BUSY_MASK (1 << 9)
2c0262af
FB
101
102/* eflags masks */
e4a09c96
PB
103#define CC_C 0x0001
104#define CC_P 0x0004
105#define CC_A 0x0010
106#define CC_Z 0x0040
2c0262af
FB
107#define CC_S 0x0080
108#define CC_O 0x0800
109
110#define TF_SHIFT 8
111#define IOPL_SHIFT 12
112#define VM_SHIFT 17
113
e4a09c96
PB
114#define TF_MASK 0x00000100
115#define IF_MASK 0x00000200
116#define DF_MASK 0x00000400
117#define IOPL_MASK 0x00003000
118#define NT_MASK 0x00004000
119#define RF_MASK 0x00010000
120#define VM_MASK 0x00020000
121#define AC_MASK 0x00040000
2c0262af
FB
122#define VIF_MASK 0x00080000
123#define VIP_MASK 0x00100000
124#define ID_MASK 0x00200000
125
aa1f17c1 126/* hidden flags - used internally by qemu to represent additional cpu
7848c8d1
KC
127 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We
128 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit
129 positions to ease oring with eflags. */
2c0262af
FB
130/* current cpl */
131#define HF_CPL_SHIFT 0
132/* true if soft mmu is being used */
133#define HF_SOFTMMU_SHIFT 2
134/* true if hardware interrupts must be disabled for next instruction */
135#define HF_INHIBIT_IRQ_SHIFT 3
136/* 16 or 32 segments */
137#define HF_CS32_SHIFT 4
138#define HF_SS32_SHIFT 5
dc196a57 139/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
2c0262af 140#define HF_ADDSEG_SHIFT 6
65262d57
FB
141/* copy of CR0.PE (protected mode) */
142#define HF_PE_SHIFT 7
143#define HF_TF_SHIFT 8 /* must be same as eflags */
7eee2a50
FB
144#define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */
145#define HF_EM_SHIFT 10
146#define HF_TS_SHIFT 11
65262d57 147#define HF_IOPL_SHIFT 12 /* must be same as eflags */
14ce26e7
FB
148#define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */
149#define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */
a2397807 150#define HF_RF_SHIFT 16 /* must be same as eflags */
65262d57 151#define HF_VM_SHIFT 17 /* must be same as eflags */
a9321a4d 152#define HF_AC_SHIFT 18 /* must be same as eflags */
3b21e03e 153#define HF_SMM_SHIFT 19 /* CPU in SMM mode */
db620f46
FB
154#define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */
155#define HF_SVMI_SHIFT 21 /* SVM intercepts are active */
a2397807 156#define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */
a9321a4d 157#define HF_SMAP_SHIFT 23 /* CR4.SMAP */
5223a942 158#define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */
f4f1110e
RH
159#define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */
160#define HF_MPX_IU_SHIFT 26 /* BND registers in-use */
2c0262af
FB
161
162#define HF_CPL_MASK (3 << HF_CPL_SHIFT)
163#define HF_SOFTMMU_MASK (1 << HF_SOFTMMU_SHIFT)
164#define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT)
165#define HF_CS32_MASK (1 << HF_CS32_SHIFT)
166#define HF_SS32_MASK (1 << HF_SS32_SHIFT)
167#define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT)
65262d57 168#define HF_PE_MASK (1 << HF_PE_SHIFT)
58fe2f10 169#define HF_TF_MASK (1 << HF_TF_SHIFT)
7eee2a50
FB
170#define HF_MP_MASK (1 << HF_MP_SHIFT)
171#define HF_EM_MASK (1 << HF_EM_SHIFT)
172#define HF_TS_MASK (1 << HF_TS_SHIFT)
0650f1ab 173#define HF_IOPL_MASK (3 << HF_IOPL_SHIFT)
14ce26e7
FB
174#define HF_LMA_MASK (1 << HF_LMA_SHIFT)
175#define HF_CS64_MASK (1 << HF_CS64_SHIFT)
a2397807 176#define HF_RF_MASK (1 << HF_RF_SHIFT)
0650f1ab 177#define HF_VM_MASK (1 << HF_VM_SHIFT)
a9321a4d 178#define HF_AC_MASK (1 << HF_AC_SHIFT)
3b21e03e 179#define HF_SMM_MASK (1 << HF_SMM_SHIFT)
872929aa
FB
180#define HF_SVME_MASK (1 << HF_SVME_SHIFT)
181#define HF_SVMI_MASK (1 << HF_SVMI_SHIFT)
a2397807 182#define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT)
a9321a4d 183#define HF_SMAP_MASK (1 << HF_SMAP_SHIFT)
5223a942 184#define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT)
f4f1110e
RH
185#define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT)
186#define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT)
2c0262af 187
db620f46
FB
188/* hflags2 */
189
9982f74b
PB
190#define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */
191#define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */
192#define HF2_NMI_SHIFT 2 /* CPU serving NMI */
193#define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */
194#define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */
f4f1110e 195#define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */
9982f74b
PB
196
197#define HF2_GIF_MASK (1 << HF2_GIF_SHIFT)
198#define HF2_HIF_MASK (1 << HF2_HIF_SHIFT)
199#define HF2_NMI_MASK (1 << HF2_NMI_SHIFT)
200#define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT)
201#define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT)
f4f1110e 202#define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT)
db620f46 203
0650f1ab
AL
204#define CR0_PE_SHIFT 0
205#define CR0_MP_SHIFT 1
206
2cd49cbf
PM
207#define CR0_PE_MASK (1U << 0)
208#define CR0_MP_MASK (1U << 1)
209#define CR0_EM_MASK (1U << 2)
210#define CR0_TS_MASK (1U << 3)
211#define CR0_ET_MASK (1U << 4)
212#define CR0_NE_MASK (1U << 5)
213#define CR0_WP_MASK (1U << 16)
214#define CR0_AM_MASK (1U << 18)
215#define CR0_PG_MASK (1U << 31)
216
217#define CR4_VME_MASK (1U << 0)
218#define CR4_PVI_MASK (1U << 1)
219#define CR4_TSD_MASK (1U << 2)
220#define CR4_DE_MASK (1U << 3)
221#define CR4_PSE_MASK (1U << 4)
222#define CR4_PAE_MASK (1U << 5)
223#define CR4_MCE_MASK (1U << 6)
224#define CR4_PGE_MASK (1U << 7)
225#define CR4_PCE_MASK (1U << 8)
0650f1ab 226#define CR4_OSFXSR_SHIFT 9
2cd49cbf
PM
227#define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT)
228#define CR4_OSXMMEXCPT_MASK (1U << 10)
229#define CR4_VMXE_MASK (1U << 13)
230#define CR4_SMXE_MASK (1U << 14)
231#define CR4_FSGSBASE_MASK (1U << 16)
232#define CR4_PCIDE_MASK (1U << 17)
233#define CR4_OSXSAVE_MASK (1U << 18)
234#define CR4_SMEP_MASK (1U << 20)
235#define CR4_SMAP_MASK (1U << 21)
0f70ed47 236#define CR4_PKE_MASK (1U << 22)
2c0262af 237
01df040b
AL
238#define DR6_BD (1 << 13)
239#define DR6_BS (1 << 14)
240#define DR6_BT (1 << 15)
241#define DR6_FIXED_1 0xffff0ff0
242
243#define DR7_GD (1 << 13)
244#define DR7_TYPE_SHIFT 16
245#define DR7_LEN_SHIFT 18
246#define DR7_FIXED_1 0x00000400
93d00d0f 247#define DR7_GLOBAL_BP_MASK 0xaa
428065ce
LG
248#define DR7_LOCAL_BP_MASK 0x55
249#define DR7_MAX_BP 4
250#define DR7_TYPE_BP_INST 0x0
251#define DR7_TYPE_DATA_WR 0x1
252#define DR7_TYPE_IO_RW 0x2
253#define DR7_TYPE_DATA_RW 0x3
01df040b 254
e4a09c96
PB
255#define PG_PRESENT_BIT 0
256#define PG_RW_BIT 1
257#define PG_USER_BIT 2
258#define PG_PWT_BIT 3
259#define PG_PCD_BIT 4
260#define PG_ACCESSED_BIT 5
261#define PG_DIRTY_BIT 6
262#define PG_PSE_BIT 7
263#define PG_GLOBAL_BIT 8
eaad03e4 264#define PG_PSE_PAT_BIT 12
0f70ed47 265#define PG_PKRU_BIT 59
e4a09c96 266#define PG_NX_BIT 63
2c0262af
FB
267
268#define PG_PRESENT_MASK (1 << PG_PRESENT_BIT)
e4a09c96
PB
269#define PG_RW_MASK (1 << PG_RW_BIT)
270#define PG_USER_MASK (1 << PG_USER_BIT)
271#define PG_PWT_MASK (1 << PG_PWT_BIT)
272#define PG_PCD_MASK (1 << PG_PCD_BIT)
2c0262af 273#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
e4a09c96
PB
274#define PG_DIRTY_MASK (1 << PG_DIRTY_BIT)
275#define PG_PSE_MASK (1 << PG_PSE_BIT)
276#define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT)
eaad03e4 277#define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT)
e8f6d00c
PB
278#define PG_ADDRESS_MASK 0x000ffffffffff000LL
279#define PG_HI_RSVD_MASK (PG_ADDRESS_MASK & ~PHYS_ADDR_MASK)
3f2cbf0d 280#define PG_HI_USER_MASK 0x7ff0000000000000LL
0f70ed47
PB
281#define PG_PKRU_MASK (15ULL << PG_PKRU_BIT)
282#define PG_NX_MASK (1ULL << PG_NX_BIT)
2c0262af
FB
283
284#define PG_ERROR_W_BIT 1
285
286#define PG_ERROR_P_MASK 0x01
287#define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT)
288#define PG_ERROR_U_MASK 0x04
289#define PG_ERROR_RSVD_MASK 0x08
5cf38396 290#define PG_ERROR_I_D_MASK 0x10
0f70ed47 291#define PG_ERROR_PK_MASK 0x20
2c0262af 292
e4a09c96
PB
293#define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */
294#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
79c4f6b0 295
e4a09c96
PB
296#define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P)
297#define MCE_BANKS_DEF 10
79c4f6b0 298
2590f15b
EH
299#define MCG_CAP_BANKS_MASK 0xff
300
e4a09c96
PB
301#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
302#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
303#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
79c4f6b0 304
e4a09c96
PB
305#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
306#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
307#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
308#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
309#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
310#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
311#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
312#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
313#define MCI_STATUS_AR (1ULL<<55) /* Action required */
c0532a76
MT
314
315/* MISC register defines */
e4a09c96
PB
316#define MCM_ADDR_SEGOFF 0 /* segment offset */
317#define MCM_ADDR_LINEAR 1 /* linear address */
318#define MCM_ADDR_PHYS 2 /* physical address */
319#define MCM_ADDR_MEM 3 /* memory address */
320#define MCM_ADDR_GENERIC 7 /* generic */
79c4f6b0 321
0650f1ab 322#define MSR_IA32_TSC 0x10
2c0262af
FB
323#define MSR_IA32_APICBASE 0x1b
324#define MSR_IA32_APICBASE_BSP (1<<8)
325#define MSR_IA32_APICBASE_ENABLE (1<<11)
458cf469 326#define MSR_IA32_APICBASE_BASE (0xfffffU<<12)
0779caeb 327#define MSR_IA32_FEATURE_CONTROL 0x0000003a
f28558d3 328#define MSR_TSC_ADJUST 0x0000003b
aa82ba54 329#define MSR_IA32_TSCDEADLINE 0x6e0
2c0262af 330
0d894367
PB
331#define MSR_P6_PERFCTR0 0xc1
332
fc12d72e 333#define MSR_IA32_SMBASE 0x9e
e4a09c96
PB
334#define MSR_MTRRcap 0xfe
335#define MSR_MTRRcap_VCNT 8
336#define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8)
337#define MSR_MTRRcap_WC_SUPPORTED (1 << 10)
dd5e3b17 338
2c0262af
FB
339#define MSR_IA32_SYSENTER_CS 0x174
340#define MSR_IA32_SYSENTER_ESP 0x175
341#define MSR_IA32_SYSENTER_EIP 0x176
342
8f091a59
FB
343#define MSR_MCG_CAP 0x179
344#define MSR_MCG_STATUS 0x17a
345#define MSR_MCG_CTL 0x17b
346
0d894367
PB
347#define MSR_P6_EVNTSEL0 0x186
348
e737b32a
AZ
349#define MSR_IA32_PERF_STATUS 0x198
350
e4a09c96 351#define MSR_IA32_MISC_ENABLE 0x1a0
21e87c46
AK
352/* Indicates good rep/movs microcode on some processors: */
353#define MSR_IA32_MISC_ENABLE_DEFAULT 1
354
e4a09c96
PB
355#define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg))
356#define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1)
357
d1ae67f6
AW
358#define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2)
359
e4a09c96
PB
360#define MSR_MTRRfix64K_00000 0x250
361#define MSR_MTRRfix16K_80000 0x258
362#define MSR_MTRRfix16K_A0000 0x259
363#define MSR_MTRRfix4K_C0000 0x268
364#define MSR_MTRRfix4K_C8000 0x269
365#define MSR_MTRRfix4K_D0000 0x26a
366#define MSR_MTRRfix4K_D8000 0x26b
367#define MSR_MTRRfix4K_E0000 0x26c
368#define MSR_MTRRfix4K_E8000 0x26d
369#define MSR_MTRRfix4K_F0000 0x26e
370#define MSR_MTRRfix4K_F8000 0x26f
165d9b82 371
8f091a59
FB
372#define MSR_PAT 0x277
373
e4a09c96 374#define MSR_MTRRdefType 0x2ff
165d9b82 375
0d894367
PB
376#define MSR_CORE_PERF_FIXED_CTR0 0x309
377#define MSR_CORE_PERF_FIXED_CTR1 0x30a
378#define MSR_CORE_PERF_FIXED_CTR2 0x30b
379#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d
380#define MSR_CORE_PERF_GLOBAL_STATUS 0x38e
381#define MSR_CORE_PERF_GLOBAL_CTRL 0x38f
382#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390
165d9b82 383
e4a09c96
PB
384#define MSR_MC0_CTL 0x400
385#define MSR_MC0_STATUS 0x401
386#define MSR_MC0_ADDR 0x402
387#define MSR_MC0_MISC 0x403
79c4f6b0 388
14ce26e7
FB
389#define MSR_EFER 0xc0000080
390
391#define MSR_EFER_SCE (1 << 0)
392#define MSR_EFER_LME (1 << 8)
393#define MSR_EFER_LMA (1 << 10)
394#define MSR_EFER_NXE (1 << 11)
872929aa 395#define MSR_EFER_SVME (1 << 12)
14ce26e7
FB
396#define MSR_EFER_FFXSR (1 << 14)
397
398#define MSR_STAR 0xc0000081
399#define MSR_LSTAR 0xc0000082
400#define MSR_CSTAR 0xc0000083
401#define MSR_FMASK 0xc0000084
402#define MSR_FSBASE 0xc0000100
403#define MSR_GSBASE 0xc0000101
404#define MSR_KERNELGSBASE 0xc0000102
1b050077 405#define MSR_TSC_AUX 0xc0000103
14ce26e7 406
0573fbfc
TS
407#define MSR_VM_HSAVE_PA 0xc0010117
408
79e9ebeb 409#define MSR_IA32_BNDCFGS 0x00000d90
18cd2c17 410#define MSR_IA32_XSS 0x00000da0
79e9ebeb 411
cfc3b074
PB
412#define XSTATE_FP_BIT 0
413#define XSTATE_SSE_BIT 1
414#define XSTATE_YMM_BIT 2
415#define XSTATE_BNDREGS_BIT 3
416#define XSTATE_BNDCSR_BIT 4
417#define XSTATE_OPMASK_BIT 5
418#define XSTATE_ZMM_Hi256_BIT 6
419#define XSTATE_Hi16_ZMM_BIT 7
420#define XSTATE_PKRU_BIT 9
421
422#define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT)
423#define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT)
424#define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT)
425#define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT)
426#define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT)
427#define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT)
428#define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT)
429#define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT)
430#define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT)
c74f41bb 431
5ef57876
EH
432/* CPUID feature words */
433typedef enum FeatureWord {
434 FEAT_1_EDX, /* CPUID[1].EDX */
435 FEAT_1_ECX, /* CPUID[1].ECX */
436 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */
f74eefe0 437 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */
5ef57876
EH
438 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */
439 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */
303752a9 440 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */
5ef57876
EH
441 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */
442 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */
443 FEAT_SVM, /* CPUID[8000_000A].EDX */
0bb0b2d2 444 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */
28b8e4d0 445 FEAT_6_EAX, /* CPUID[6].EAX */
5ef57876
EH
446 FEATURE_WORDS,
447} FeatureWord;
448
449typedef uint32_t FeatureWordArray[FEATURE_WORDS];
450
14ce26e7 451/* cpuid_features bits */
2cd49cbf
PM
452#define CPUID_FP87 (1U << 0)
453#define CPUID_VME (1U << 1)
454#define CPUID_DE (1U << 2)
455#define CPUID_PSE (1U << 3)
456#define CPUID_TSC (1U << 4)
457#define CPUID_MSR (1U << 5)
458#define CPUID_PAE (1U << 6)
459#define CPUID_MCE (1U << 7)
460#define CPUID_CX8 (1U << 8)
461#define CPUID_APIC (1U << 9)
462#define CPUID_SEP (1U << 11) /* sysenter/sysexit */
463#define CPUID_MTRR (1U << 12)
464#define CPUID_PGE (1U << 13)
465#define CPUID_MCA (1U << 14)
466#define CPUID_CMOV (1U << 15)
467#define CPUID_PAT (1U << 16)
468#define CPUID_PSE36 (1U << 17)
469#define CPUID_PN (1U << 18)
470#define CPUID_CLFLUSH (1U << 19)
471#define CPUID_DTS (1U << 21)
472#define CPUID_ACPI (1U << 22)
473#define CPUID_MMX (1U << 23)
474#define CPUID_FXSR (1U << 24)
475#define CPUID_SSE (1U << 25)
476#define CPUID_SSE2 (1U << 26)
477#define CPUID_SS (1U << 27)
478#define CPUID_HT (1U << 28)
479#define CPUID_TM (1U << 29)
480#define CPUID_IA64 (1U << 30)
481#define CPUID_PBE (1U << 31)
482
483#define CPUID_EXT_SSE3 (1U << 0)
484#define CPUID_EXT_PCLMULQDQ (1U << 1)
485#define CPUID_EXT_DTES64 (1U << 2)
486#define CPUID_EXT_MONITOR (1U << 3)
487#define CPUID_EXT_DSCPL (1U << 4)
488#define CPUID_EXT_VMX (1U << 5)
489#define CPUID_EXT_SMX (1U << 6)
490#define CPUID_EXT_EST (1U << 7)
491#define CPUID_EXT_TM2 (1U << 8)
492#define CPUID_EXT_SSSE3 (1U << 9)
493#define CPUID_EXT_CID (1U << 10)
494#define CPUID_EXT_FMA (1U << 12)
495#define CPUID_EXT_CX16 (1U << 13)
496#define CPUID_EXT_XTPR (1U << 14)
497#define CPUID_EXT_PDCM (1U << 15)
498#define CPUID_EXT_PCID (1U << 17)
499#define CPUID_EXT_DCA (1U << 18)
500#define CPUID_EXT_SSE41 (1U << 19)
501#define CPUID_EXT_SSE42 (1U << 20)
502#define CPUID_EXT_X2APIC (1U << 21)
503#define CPUID_EXT_MOVBE (1U << 22)
504#define CPUID_EXT_POPCNT (1U << 23)
505#define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24)
506#define CPUID_EXT_AES (1U << 25)
507#define CPUID_EXT_XSAVE (1U << 26)
508#define CPUID_EXT_OSXSAVE (1U << 27)
509#define CPUID_EXT_AVX (1U << 28)
510#define CPUID_EXT_F16C (1U << 29)
511#define CPUID_EXT_RDRAND (1U << 30)
512#define CPUID_EXT_HYPERVISOR (1U << 31)
513
514#define CPUID_EXT2_FPU (1U << 0)
515#define CPUID_EXT2_VME (1U << 1)
516#define CPUID_EXT2_DE (1U << 2)
517#define CPUID_EXT2_PSE (1U << 3)
518#define CPUID_EXT2_TSC (1U << 4)
519#define CPUID_EXT2_MSR (1U << 5)
520#define CPUID_EXT2_PAE (1U << 6)
521#define CPUID_EXT2_MCE (1U << 7)
522#define CPUID_EXT2_CX8 (1U << 8)
523#define CPUID_EXT2_APIC (1U << 9)
524#define CPUID_EXT2_SYSCALL (1U << 11)
525#define CPUID_EXT2_MTRR (1U << 12)
526#define CPUID_EXT2_PGE (1U << 13)
527#define CPUID_EXT2_MCA (1U << 14)
528#define CPUID_EXT2_CMOV (1U << 15)
529#define CPUID_EXT2_PAT (1U << 16)
530#define CPUID_EXT2_PSE36 (1U << 17)
531#define CPUID_EXT2_MP (1U << 19)
532#define CPUID_EXT2_NX (1U << 20)
533#define CPUID_EXT2_MMXEXT (1U << 22)
534#define CPUID_EXT2_MMX (1U << 23)
535#define CPUID_EXT2_FXSR (1U << 24)
536#define CPUID_EXT2_FFXSR (1U << 25)
537#define CPUID_EXT2_PDPE1GB (1U << 26)
538#define CPUID_EXT2_RDTSCP (1U << 27)
539#define CPUID_EXT2_LM (1U << 29)
540#define CPUID_EXT2_3DNOWEXT (1U << 30)
541#define CPUID_EXT2_3DNOW (1U << 31)
9df217a3 542
8fad4b44
EH
543/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
544#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
545 CPUID_EXT2_DE | CPUID_EXT2_PSE | \
546 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
547 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
548 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
549 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
550 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
551 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
552 CPUID_EXT2_MMX | CPUID_EXT2_FXSR)
553
2cd49cbf
PM
554#define CPUID_EXT3_LAHF_LM (1U << 0)
555#define CPUID_EXT3_CMP_LEG (1U << 1)
556#define CPUID_EXT3_SVM (1U << 2)
557#define CPUID_EXT3_EXTAPIC (1U << 3)
558#define CPUID_EXT3_CR8LEG (1U << 4)
559#define CPUID_EXT3_ABM (1U << 5)
560#define CPUID_EXT3_SSE4A (1U << 6)
561#define CPUID_EXT3_MISALIGNSSE (1U << 7)
562#define CPUID_EXT3_3DNOWPREFETCH (1U << 8)
563#define CPUID_EXT3_OSVW (1U << 9)
564#define CPUID_EXT3_IBS (1U << 10)
565#define CPUID_EXT3_XOP (1U << 11)
566#define CPUID_EXT3_SKINIT (1U << 12)
567#define CPUID_EXT3_WDT (1U << 13)
568#define CPUID_EXT3_LWP (1U << 15)
569#define CPUID_EXT3_FMA4 (1U << 16)
570#define CPUID_EXT3_TCE (1U << 17)
571#define CPUID_EXT3_NODEID (1U << 19)
572#define CPUID_EXT3_TBM (1U << 21)
573#define CPUID_EXT3_TOPOEXT (1U << 22)
574#define CPUID_EXT3_PERFCORE (1U << 23)
575#define CPUID_EXT3_PERFNB (1U << 24)
576
577#define CPUID_SVM_NPT (1U << 0)
578#define CPUID_SVM_LBRV (1U << 1)
579#define CPUID_SVM_SVMLOCK (1U << 2)
580#define CPUID_SVM_NRIPSAVE (1U << 3)
581#define CPUID_SVM_TSCSCALE (1U << 4)
582#define CPUID_SVM_VMCBCLEAN (1U << 5)
583#define CPUID_SVM_FLUSHASID (1U << 6)
584#define CPUID_SVM_DECODEASSIST (1U << 7)
585#define CPUID_SVM_PAUSEFILTER (1U << 10)
586#define CPUID_SVM_PFTHRESHOLD (1U << 12)
587
588#define CPUID_7_0_EBX_FSGSBASE (1U << 0)
589#define CPUID_7_0_EBX_BMI1 (1U << 3)
590#define CPUID_7_0_EBX_HLE (1U << 4)
591#define CPUID_7_0_EBX_AVX2 (1U << 5)
592#define CPUID_7_0_EBX_SMEP (1U << 7)
593#define CPUID_7_0_EBX_BMI2 (1U << 8)
594#define CPUID_7_0_EBX_ERMS (1U << 9)
595#define CPUID_7_0_EBX_INVPCID (1U << 10)
596#define CPUID_7_0_EBX_RTM (1U << 11)
597#define CPUID_7_0_EBX_MPX (1U << 14)
9aecd6f8 598#define CPUID_7_0_EBX_AVX512F (1U << 16) /* AVX-512 Foundation */
2cd49cbf
PM
599#define CPUID_7_0_EBX_RDSEED (1U << 18)
600#define CPUID_7_0_EBX_ADX (1U << 19)
601#define CPUID_7_0_EBX_SMAP (1U << 20)
f7fda280
XG
602#define CPUID_7_0_EBX_PCOMMIT (1U << 22) /* Persistent Commit */
603#define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) /* Flush a Cache Line Optimized */
604#define CPUID_7_0_EBX_CLWB (1U << 24) /* Cache Line Write Back */
9aecd6f8
CP
605#define CPUID_7_0_EBX_AVX512PF (1U << 26) /* AVX-512 Prefetch */
606#define CPUID_7_0_EBX_AVX512ER (1U << 27) /* AVX-512 Exponential and Reciprocal */
607#define CPUID_7_0_EBX_AVX512CD (1U << 28) /* AVX-512 Conflict Detection */
a9321a4d 608
f74eefe0
HH
609#define CPUID_7_0_ECX_PKU (1U << 3)
610#define CPUID_7_0_ECX_OSPKE (1U << 4)
611
0bb0b2d2
PB
612#define CPUID_XSAVE_XSAVEOPT (1U << 0)
613#define CPUID_XSAVE_XSAVEC (1U << 1)
614#define CPUID_XSAVE_XGETBV1 (1U << 2)
615#define CPUID_XSAVE_XSAVES (1U << 3)
616
28b8e4d0
JK
617#define CPUID_6_EAX_ARAT (1U << 2)
618
303752a9
MT
619/* CPUID[0x80000007].EDX flags: */
620#define CPUID_APM_INVTSC (1U << 8)
621
9df694ee
IM
622#define CPUID_VENDOR_SZ 12
623
c5096daf
AZ
624#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
625#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
626#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */
99b88a17 627#define CPUID_VENDOR_INTEL "GenuineIntel"
c5096daf
AZ
628
629#define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */
b3baa152 630#define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */
c5096daf 631#define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */
99b88a17 632#define CPUID_VENDOR_AMD "AuthenticAMD"
c5096daf 633
99b88a17 634#define CPUID_VENDOR_VIA "CentaurHauls"
b3baa152 635
2cd49cbf
PM
636#define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */
637#define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */
e737b32a 638
5232d00a
RK
639/* CPUID[0xB].ECX level types */
640#define CPUID_TOPOLOGY_LEVEL_INVALID (0U << 8)
641#define CPUID_TOPOLOGY_LEVEL_SMT (1U << 8)
642#define CPUID_TOPOLOGY_LEVEL_CORE (2U << 8)
643
92067bf4
IM
644#ifndef HYPERV_SPINLOCK_NEVER_RETRY
645#define HYPERV_SPINLOCK_NEVER_RETRY 0xFFFFFFFF
646#endif
647
2c0262af 648#define EXCP00_DIVZ 0
01df040b 649#define EXCP01_DB 1
2c0262af
FB
650#define EXCP02_NMI 2
651#define EXCP03_INT3 3
652#define EXCP04_INTO 4
653#define EXCP05_BOUND 5
654#define EXCP06_ILLOP 6
655#define EXCP07_PREX 7
656#define EXCP08_DBLE 8
657#define EXCP09_XERR 9
658#define EXCP0A_TSS 10
659#define EXCP0B_NOSEG 11
660#define EXCP0C_STACK 12
661#define EXCP0D_GPF 13
662#define EXCP0E_PAGE 14
663#define EXCP10_COPR 16
664#define EXCP11_ALGN 17
665#define EXCP12_MCHK 18
666
d2fd1af7
FB
667#define EXCP_SYSCALL 0x100 /* only happens in user only emulation
668 for syscall instruction */
669
00a152b4 670/* i386-specific interrupt pending bits. */
5d62c43a 671#define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1
00a152b4 672#define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2
85097db6 673#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
00a152b4
RH
674#define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4
675#define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0
4a92a558
PB
676#define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1
677#define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2
00a152b4 678
4a92a558
PB
679/* Use a clearer name for this. */
680#define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET
00a152b4 681
fee71888 682typedef enum {
2c0262af 683 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
1235fc06 684 CC_OP_EFLAGS, /* all cc are explicitly computed, CC_SRC = flags */
d36cd60e
FB
685
686 CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
687 CC_OP_MULW,
688 CC_OP_MULL,
14ce26e7 689 CC_OP_MULQ,
2c0262af
FB
690
691 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
692 CC_OP_ADDW,
693 CC_OP_ADDL,
14ce26e7 694 CC_OP_ADDQ,
2c0262af
FB
695
696 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
697 CC_OP_ADCW,
698 CC_OP_ADCL,
14ce26e7 699 CC_OP_ADCQ,
2c0262af
FB
700
701 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
702 CC_OP_SUBW,
703 CC_OP_SUBL,
14ce26e7 704 CC_OP_SUBQ,
2c0262af
FB
705
706 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
707 CC_OP_SBBW,
708 CC_OP_SBBL,
14ce26e7 709 CC_OP_SBBQ,
2c0262af
FB
710
711 CC_OP_LOGICB, /* modify all flags, CC_DST = res */
712 CC_OP_LOGICW,
713 CC_OP_LOGICL,
14ce26e7 714 CC_OP_LOGICQ,
2c0262af
FB
715
716 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
717 CC_OP_INCW,
718 CC_OP_INCL,
14ce26e7 719 CC_OP_INCQ,
2c0262af
FB
720
721 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */
722 CC_OP_DECW,
723 CC_OP_DECL,
14ce26e7 724 CC_OP_DECQ,
2c0262af 725
6b652794 726 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
2c0262af
FB
727 CC_OP_SHLW,
728 CC_OP_SHLL,
14ce26e7 729 CC_OP_SHLQ,
2c0262af
FB
730
731 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
732 CC_OP_SARW,
733 CC_OP_SARL,
14ce26e7 734 CC_OP_SARQ,
2c0262af 735
bc4b43dc
RH
736 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */
737 CC_OP_BMILGW,
738 CC_OP_BMILGL,
739 CC_OP_BMILGQ,
740
cd7f97ca
RH
741 CC_OP_ADCX, /* CC_DST = C, CC_SRC = rest. */
742 CC_OP_ADOX, /* CC_DST = O, CC_SRC = rest. */
743 CC_OP_ADCOX, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */
744
436ff2d2
RH
745 CC_OP_CLR, /* Z set, all other flags clear. */
746
2c0262af 747 CC_OP_NB,
fee71888 748} CCOp;
2c0262af 749
2c0262af
FB
750typedef struct SegmentCache {
751 uint32_t selector;
14ce26e7 752 target_ulong base;
2c0262af
FB
753 uint32_t limit;
754 uint32_t flags;
755} SegmentCache;
756
f23a9db6
EH
757#define MMREG_UNION(n, bits) \
758 union n { \
759 uint8_t _b_##n[(bits)/8]; \
760 uint16_t _w_##n[(bits)/16]; \
761 uint32_t _l_##n[(bits)/32]; \
762 uint64_t _q_##n[(bits)/64]; \
763 float32 _s_##n[(bits)/32]; \
764 float64 _d_##n[(bits)/64]; \
31d414d6
EH
765 }
766
f23a9db6
EH
767typedef MMREG_UNION(ZMMReg, 512) ZMMReg;
768typedef MMREG_UNION(MMXReg, 64) MMXReg;
826461bb 769
79e9ebeb
LJ
770typedef struct BNDReg {
771 uint64_t lb;
772 uint64_t ub;
773} BNDReg;
774
775typedef struct BNDCSReg {
776 uint64_t cfgu;
777 uint64_t sts;
778} BNDCSReg;
779
f4f1110e
RH
780#define BNDCFG_ENABLE 1ULL
781#define BNDCFG_BNDPRESERVE 2ULL
782#define BNDCFG_BDIR_MASK TARGET_PAGE_MASK
783
e2542fe2 784#ifdef HOST_WORDS_BIGENDIAN
f23a9db6
EH
785#define ZMM_B(n) _b_ZMMReg[63 - (n)]
786#define ZMM_W(n) _w_ZMMReg[31 - (n)]
787#define ZMM_L(n) _l_ZMMReg[15 - (n)]
788#define ZMM_S(n) _s_ZMMReg[15 - (n)]
789#define ZMM_Q(n) _q_ZMMReg[7 - (n)]
790#define ZMM_D(n) _d_ZMMReg[7 - (n)]
791
792#define MMX_B(n) _b_MMXReg[7 - (n)]
793#define MMX_W(n) _w_MMXReg[3 - (n)]
794#define MMX_L(n) _l_MMXReg[1 - (n)]
795#define MMX_S(n) _s_MMXReg[1 - (n)]
826461bb 796#else
f23a9db6
EH
797#define ZMM_B(n) _b_ZMMReg[n]
798#define ZMM_W(n) _w_ZMMReg[n]
799#define ZMM_L(n) _l_ZMMReg[n]
800#define ZMM_S(n) _s_ZMMReg[n]
801#define ZMM_Q(n) _q_ZMMReg[n]
802#define ZMM_D(n) _d_ZMMReg[n]
803
804#define MMX_B(n) _b_MMXReg[n]
805#define MMX_W(n) _w_MMXReg[n]
806#define MMX_L(n) _l_MMXReg[n]
807#define MMX_S(n) _s_MMXReg[n]
826461bb 808#endif
f23a9db6 809#define MMX_Q(n) _q_MMXReg[n]
826461bb 810
acc68836 811typedef union {
c31da136 812 floatx80 d __attribute__((aligned(16)));
acc68836
JQ
813 MMXReg mmx;
814} FPReg;
815
c1a54d57
JQ
816typedef struct {
817 uint64_t base;
818 uint64_t mask;
819} MTRRVar;
820
5f30fa18
JK
821#define CPU_NB_REGS64 16
822#define CPU_NB_REGS32 8
823
14ce26e7 824#ifdef TARGET_X86_64
5f30fa18 825#define CPU_NB_REGS CPU_NB_REGS64
14ce26e7 826#else
5f30fa18 827#define CPU_NB_REGS CPU_NB_REGS32
14ce26e7
FB
828#endif
829
0d894367
PB
830#define MAX_FIXED_COUNTERS 3
831#define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0)
832
a9321a4d 833#define NB_MMU_MODES 3
2066d095 834#define TARGET_INSN_START_EXTRA_WORDS 1
6ebbf390 835
9aecd6f8
CP
836#define NB_OPMASK_REGS 8
837
b503717d
EH
838typedef union X86LegacyXSaveArea {
839 struct {
840 uint16_t fcw;
841 uint16_t fsw;
842 uint8_t ftw;
843 uint8_t reserved;
844 uint16_t fpop;
845 uint64_t fpip;
846 uint64_t fpdp;
847 uint32_t mxcsr;
848 uint32_t mxcsr_mask;
849 FPReg fpregs[8];
850 uint8_t xmm_regs[16][16];
851 };
852 uint8_t data[512];
853} X86LegacyXSaveArea;
854
855typedef struct X86XSaveHeader {
856 uint64_t xstate_bv;
857 uint64_t xcomp_bv;
858 uint8_t reserved[48];
859} X86XSaveHeader;
860
861/* Ext. save area 2: AVX State */
862typedef struct XSaveAVX {
863 uint8_t ymmh[16][16];
864} XSaveAVX;
865
866/* Ext. save area 3: BNDREG */
867typedef struct XSaveBNDREG {
868 BNDReg bnd_regs[4];
869} XSaveBNDREG;
870
871/* Ext. save area 4: BNDCSR */
872typedef union XSaveBNDCSR {
873 BNDCSReg bndcsr;
874 uint8_t data[64];
875} XSaveBNDCSR;
876
877/* Ext. save area 5: Opmask */
878typedef struct XSaveOpmask {
879 uint64_t opmask_regs[NB_OPMASK_REGS];
880} XSaveOpmask;
881
882/* Ext. save area 6: ZMM_Hi256 */
883typedef struct XSaveZMM_Hi256 {
884 uint8_t zmm_hi256[16][32];
885} XSaveZMM_Hi256;
886
887/* Ext. save area 7: Hi16_ZMM */
888typedef struct XSaveHi16_ZMM {
889 uint8_t hi16_zmm[16][64];
890} XSaveHi16_ZMM;
891
892/* Ext. save area 9: PKRU state */
893typedef struct XSavePKRU {
894 uint32_t pkru;
895 uint32_t padding;
896} XSavePKRU;
897
898typedef struct X86XSaveArea {
899 X86LegacyXSaveArea legacy;
900 X86XSaveHeader header;
901
902 /* Extended save areas: */
903
904 /* AVX State: */
905 XSaveAVX avx_state;
906 uint8_t padding[960 - 576 - sizeof(XSaveAVX)];
907 /* MPX State: */
908 XSaveBNDREG bndreg_state;
909 XSaveBNDCSR bndcsr_state;
910 /* AVX-512 State: */
911 XSaveOpmask opmask_state;
912 XSaveZMM_Hi256 zmm_hi256_state;
913 XSaveHi16_ZMM hi16_zmm_state;
914 /* PKRU State: */
915 XSavePKRU pkru_state;
916} X86XSaveArea;
917
918QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, avx_state) != 0x240);
919QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100);
920QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndreg_state) != 0x3c0);
921QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40);
922QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, bndcsr_state) != 0x400);
923QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40);
924QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, opmask_state) != 0x440);
925QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40);
926QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, zmm_hi256_state) != 0x480);
927QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200);
928QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, hi16_zmm_state) != 0x680);
929QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400);
930QEMU_BUILD_BUG_ON(offsetof(X86XSaveArea, pkru_state) != 0xA80);
931QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8);
932
d362e757
JK
933typedef enum TPRAccess {
934 TPR_ACCESS_READ,
935 TPR_ACCESS_WRITE,
936} TPRAccess;
937
2c0262af
FB
938typedef struct CPUX86State {
939 /* standard registers */
14ce26e7
FB
940 target_ulong regs[CPU_NB_REGS];
941 target_ulong eip;
942 target_ulong eflags; /* eflags register. During CPU emulation, CC
2c0262af
FB
943 flags and DF are set to zero because they are
944 stored elsewhere */
945
946 /* emulator internal eflags handling */
14ce26e7 947 target_ulong cc_dst;
988c3eb0
RH
948 target_ulong cc_src;
949 target_ulong cc_src2;
2c0262af
FB
950 uint32_t cc_op;
951 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
db620f46
FB
952 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
953 are known at translation time. */
954 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
2c0262af 955
9df217a3
FB
956 /* segments */
957 SegmentCache segs[6]; /* selector values */
958 SegmentCache ldt;
959 SegmentCache tr;
960 SegmentCache gdt; /* only base and limit are used */
961 SegmentCache idt; /* only base and limit are used */
962
db620f46 963 target_ulong cr[5]; /* NOTE: cr1 is unused */
5ee0ffaa 964 int32_t a20_mask;
9df217a3 965
05e7e819
PB
966 BNDReg bnd_regs[4];
967 BNDCSReg bndcs_regs;
968 uint64_t msr_bndcfgs;
2188cc52 969 uint64_t efer;
05e7e819 970
43175fa9
PB
971 /* Beginning of state preserved by INIT (dummy marker). */
972 struct {} start_init_save;
973
2c0262af
FB
974 /* FPU state */
975 unsigned int fpstt; /* top of stack index */
67b8f419 976 uint16_t fpus;
eb831623 977 uint16_t fpuc;
2c0262af 978 uint8_t fptags[8]; /* 0 = valid, 1 = empty */
acc68836 979 FPReg fpregs[8];
42cc8fa6
JK
980 /* KVM-only so far */
981 uint16_t fpop;
982 uint64_t fpip;
983 uint64_t fpdp;
2c0262af
FB
984
985 /* emulator internal variables */
7a0e1f41 986 float_status fp_status;
c31da136 987 floatx80 ft0;
3b46e624 988
a35f3ec7 989 float_status mmx_status; /* for 3DNow! float ops */
7a0e1f41 990 float_status sse_status;
664e0f19 991 uint32_t mxcsr;
fa451874
EH
992 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32];
993 ZMMReg xmm_t0;
664e0f19 994 MMXReg mmx_t0;
14ce26e7 995
9aecd6f8 996 uint64_t opmask_regs[NB_OPMASK_REGS];
9aecd6f8 997
2c0262af
FB
998 /* sysenter registers */
999 uint32_t sysenter_cs;
2436b61a
AZ
1000 target_ulong sysenter_esp;
1001 target_ulong sysenter_eip;
8d9bfc2b 1002 uint64_t star;
0573fbfc 1003
5cc1d1e6 1004 uint64_t vm_hsave;
0573fbfc 1005
14ce26e7 1006#ifdef TARGET_X86_64
14ce26e7
FB
1007 target_ulong lstar;
1008 target_ulong cstar;
1009 target_ulong fmask;
1010 target_ulong kernelgsbase;
1011#endif
58fe2f10 1012
7ba1e619 1013 uint64_t tsc;
f28558d3 1014 uint64_t tsc_adjust;
aa82ba54 1015 uint64_t tsc_deadline;
7ba1e619 1016
18559232 1017 uint64_t mcg_status;
21e87c46 1018 uint64_t msr_ia32_misc_enable;
0779caeb 1019 uint64_t msr_ia32_feature_control;
18559232 1020
0d894367
PB
1021 uint64_t msr_fixed_ctr_ctrl;
1022 uint64_t msr_global_ctrl;
1023 uint64_t msr_global_status;
1024 uint64_t msr_global_ovf_ctrl;
1025 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS];
1026 uint64_t msr_gp_counters[MAX_GP_COUNTERS];
1027 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS];
43175fa9
PB
1028
1029 uint64_t pat;
1030 uint32_t smbase;
1031
1032 /* End of state preserved by INIT (dummy marker). */
1033 struct {} end_init_save;
1034
1035 uint64_t system_time_msr;
1036 uint64_t wall_clock_msr;
1037 uint64_t steal_time_msr;
1038 uint64_t async_pf_en_msr;
1039 uint64_t pv_eoi_en_msr;
1040
1c90ef26
VR
1041 uint64_t msr_hv_hypercall;
1042 uint64_t msr_hv_guest_os_id;
5ef68987 1043 uint64_t msr_hv_vapic;
48a5f3bc 1044 uint64_t msr_hv_tsc;
f2a53c9e 1045 uint64_t msr_hv_crash_params[HV_X64_MSR_CRASH_PARAMS];
46eb8f98 1046 uint64_t msr_hv_runtime;
866eea9a
AS
1047 uint64_t msr_hv_synic_control;
1048 uint64_t msr_hv_synic_version;
1049 uint64_t msr_hv_synic_evt_page;
1050 uint64_t msr_hv_synic_msg_page;
1051 uint64_t msr_hv_synic_sint[HV_SYNIC_SINT_COUNT];
ff99aa64
AS
1052 uint64_t msr_hv_stimer_config[HV_SYNIC_STIMER_COUNT];
1053 uint64_t msr_hv_stimer_count[HV_SYNIC_STIMER_COUNT];
18559232 1054
2c0262af 1055 /* exception/interrupt handling */
2c0262af
FB
1056 int error_code;
1057 int exception_is_int;
826461bb 1058 target_ulong exception_next_eip;
d0052339 1059 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */
01df040b 1060 union {
f0c3c505 1061 struct CPUBreakpoint *cpu_breakpoint[4];
ff4700b0 1062 struct CPUWatchpoint *cpu_watchpoint[4];
01df040b 1063 }; /* break/watchpoints for dr[0..3] */
678dde13 1064 int old_exception; /* exception in flight */
2c0262af 1065
43175fa9
PB
1066 uint64_t vm_vmcb;
1067 uint64_t tsc_offset;
1068 uint64_t intercept;
1069 uint16_t intercept_cr_read;
1070 uint16_t intercept_cr_write;
1071 uint16_t intercept_dr_read;
1072 uint16_t intercept_dr_write;
1073 uint32_t intercept_exceptions;
1074 uint8_t v_tpr;
1075
d8f771d9
JK
1076 /* KVM states, automatically cleared on reset */
1077 uint8_t nmi_injected;
1078 uint8_t nmi_pending;
1079
a316d335 1080 CPU_COMMON
2c0262af 1081
f0c3c505 1082 /* Fields from here on are preserved across CPU reset. */
ebda377f 1083
14ce26e7 1084 /* processor features (e.g. for CPUID insn) */
8d9bfc2b 1085 uint32_t cpuid_level;
90e4b0c3
EH
1086 uint32_t cpuid_xlevel;
1087 uint32_t cpuid_xlevel2;
14ce26e7
FB
1088 uint32_t cpuid_vendor1;
1089 uint32_t cpuid_vendor2;
1090 uint32_t cpuid_vendor3;
1091 uint32_t cpuid_version;
0514ef2f 1092 FeatureWordArray features;
8d9bfc2b 1093 uint32_t cpuid_model[12];
3b46e624 1094
165d9b82
AL
1095 /* MTRRs */
1096 uint64_t mtrr_fixed[11];
1097 uint64_t mtrr_deftype;
d8b5c67b 1098 MTRRVar mtrr_var[MSR_MTRRcap_VCNT];
165d9b82 1099
7ba1e619 1100 /* For KVM */
f8d926e9 1101 uint32_t mp_state;
31827373 1102 int32_t exception_injected;
0e607a80 1103 int32_t interrupt_injected;
a0fb002c 1104 uint8_t soft_interrupt;
a0fb002c
JK
1105 uint8_t has_error_code;
1106 uint32_t sipi_vector;
b8cc45d6 1107 bool tsc_valid;
06ef227e 1108 int64_t tsc_khz;
36f96c4b 1109 int64_t user_tsc_khz; /* for sanity check only */
fabacc0f
JK
1110 void *kvm_xsave_buf;
1111
ac6c4120 1112 uint64_t mcg_cap;
ac6c4120
AF
1113 uint64_t mcg_ctl;
1114 uint64_t mce_banks[MCE_BANKS_DEF*4];
1b050077
AP
1115
1116 uint64_t tsc_aux;
5a2d0e57
AJ
1117
1118 /* vmstate */
1119 uint16_t fpus_vmstate;
1120 uint16_t fptag_vmstate;
1121 uint16_t fpregs_format_vmstate;
f1665b21 1122 uint64_t xstate_bv;
f1665b21
SY
1123
1124 uint64_t xcr0;
18cd2c17 1125 uint64_t xss;
d362e757 1126
f74eefe0
HH
1127 uint32_t pkru;
1128
d362e757 1129 TPRAccess tpr_access_type;
2c0262af
FB
1130} CPUX86State;
1131
d71b62a1
EH
1132struct kvm_msrs;
1133
4da6f8d9
PB
1134/**
1135 * X86CPU:
1136 * @env: #CPUX86State
1137 * @migratable: If set, only migratable flags will be accepted when "enforce"
1138 * mode is used, and only migratable flags will be included in the "host"
1139 * CPU model.
1140 *
1141 * An x86 CPU.
1142 */
1143struct X86CPU {
1144 /*< private >*/
1145 CPUState parent_obj;
1146 /*< public >*/
1147
1148 CPUX86State env;
1149
1150 bool hyperv_vapic;
1151 bool hyperv_relaxed_timing;
1152 int hyperv_spinlock_attempts;
1153 char *hyperv_vendor_id;
1154 bool hyperv_time;
1155 bool hyperv_crash;
1156 bool hyperv_reset;
1157 bool hyperv_vpindex;
1158 bool hyperv_runtime;
1159 bool hyperv_synic;
1160 bool hyperv_stimer;
1161 bool check_cpuid;
1162 bool enforce_cpuid;
1163 bool expose_kvm;
1164 bool migratable;
1165 bool host_features;
1166 int64_t apic_id;
1167
1168 /* if true the CPUID code directly forward host cache leaves to the guest */
1169 bool cache_info_passthrough;
1170
1171 /* Features that were filtered out because of missing host capabilities */
1172 uint32_t filtered_features[FEATURE_WORDS];
1173
1174 /* Enable PMU CPUID bits. This can't be enabled by default yet because
1175 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID
1176 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel
1177 * capabilities) directly to the guest.
1178 */
1179 bool enable_pmu;
1180
5232d00a
RK
1181 /* Compatibility bits for old machine types: */
1182 bool enable_cpuid_0xb;
1183
4da6f8d9
PB
1184 /* in order to simplify APIC support, we leave this pointer to the
1185 user */
1186 struct DeviceState *apic_state;
1187 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram;
1188 Notifier machine_done;
d71b62a1
EH
1189
1190 struct kvm_msrs *kvm_msr_buf;
4da6f8d9
PB
1191};
1192
1193static inline X86CPU *x86_env_get_cpu(CPUX86State *env)
1194{
1195 return container_of(env, X86CPU, env);
1196}
1197
1198#define ENV_GET_CPU(e) CPU(x86_env_get_cpu(e))
1199
1200#define ENV_OFFSET offsetof(X86CPU, env)
1201
1202#ifndef CONFIG_USER_ONLY
1203extern struct VMStateDescription vmstate_x86_cpu;
1204#endif
1205
1206/**
1207 * x86_cpu_do_interrupt:
1208 * @cpu: vCPU the interrupt is to be handled by.
1209 */
1210void x86_cpu_do_interrupt(CPUState *cpu);
1211bool x86_cpu_exec_interrupt(CPUState *cpu, int int_req);
1212
1213int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
1214 int cpuid, void *opaque);
1215int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
1216 int cpuid, void *opaque);
1217int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1218 void *opaque);
1219int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
1220 void *opaque);
1221
1222void x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
1223 Error **errp);
1224
1225void x86_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
1226 int flags);
1227
1228hwaddr x86_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1229
1230int x86_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1231int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1232
1233void x86_cpu_exec_enter(CPUState *cpu);
1234void x86_cpu_exec_exit(CPUState *cpu);
5fd2087a 1235
0856579c 1236X86CPU *cpu_x86_init(const char *cpu_model);
e1570d00 1237X86CPU *cpu_x86_create(const char *cpu_model, Error **errp);
ea3e9847 1238int cpu_x86_exec(CPUState *cpu);
e916cbf8 1239void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
317ac620 1240int cpu_x86_support_mca_broadcast(CPUX86State *env);
b5ec5ce0 1241
d720b93d 1242int cpu_get_pic_interrupt(CPUX86State *s);
2ee73ac3
FB
1243/* MSDOS compatibility mode FPU exception support */
1244void cpu_set_ferr(CPUX86State *s);
2c0262af
FB
1245
1246/* this function must always be used to load data in the segment
1247 cache: it synchronizes the hflags with the segment cache values */
5fafdf24 1248static inline void cpu_x86_load_seg_cache(CPUX86State *env,
2c0262af 1249 int seg_reg, unsigned int selector,
8988ae89 1250 target_ulong base,
5fafdf24 1251 unsigned int limit,
2c0262af
FB
1252 unsigned int flags)
1253{
1254 SegmentCache *sc;
1255 unsigned int new_hflags;
3b46e624 1256
2c0262af
FB
1257 sc = &env->segs[seg_reg];
1258 sc->selector = selector;
1259 sc->base = base;
1260 sc->limit = limit;
1261 sc->flags = flags;
1262
1263 /* update the hidden flags */
14ce26e7
FB
1264 {
1265 if (seg_reg == R_CS) {
1266#ifdef TARGET_X86_64
1267 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
1268 /* long mode */
1269 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
1270 env->hflags &= ~(HF_ADDSEG_MASK);
5fafdf24 1271 } else
14ce26e7
FB
1272#endif
1273 {
1274 /* legacy / compatibility case */
1275 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
1276 >> (DESC_B_SHIFT - HF_CS32_SHIFT);
1277 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
1278 new_hflags;
1279 }
7125c937
PB
1280 }
1281 if (seg_reg == R_SS) {
1282 int cpl = (flags >> DESC_DPL_SHIFT) & 3;
7848c8d1
KC
1283#if HF_CPL_MASK != 3
1284#error HF_CPL_MASK is hardcoded
1285#endif
1286 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl;
14ce26e7
FB
1287 }
1288 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
1289 >> (DESC_B_SHIFT - HF_SS32_SHIFT);
1290 if (env->hflags & HF_CS64_MASK) {
1291 /* zero base assumed for DS, ES and SS in long mode */
5fafdf24 1292 } else if (!(env->cr[0] & CR0_PE_MASK) ||
735a8fd3
FB
1293 (env->eflags & VM_MASK) ||
1294 !(env->hflags & HF_CS32_MASK)) {
14ce26e7
FB
1295 /* XXX: try to avoid this test. The problem comes from the
1296 fact that is real mode or vm86 mode we only modify the
1297 'base' and 'selector' fields of the segment cache to go
1298 faster. A solution may be to force addseg to one in
1299 translate-i386.c. */
1300 new_hflags |= HF_ADDSEG_MASK;
1301 } else {
5fafdf24 1302 new_hflags |= ((env->segs[R_DS].base |
735a8fd3 1303 env->segs[R_ES].base |
5fafdf24 1304 env->segs[R_SS].base) != 0) <<
14ce26e7
FB
1305 HF_ADDSEG_SHIFT;
1306 }
5fafdf24 1307 env->hflags = (env->hflags &
14ce26e7 1308 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
2c0262af 1309 }
2c0262af
FB
1310}
1311
e9f9d6b1 1312static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu,
e6a33e45 1313 uint8_t sipi_vector)
0e26b7b8 1314{
259186a7 1315 CPUState *cs = CPU(cpu);
e9f9d6b1
AF
1316 CPUX86State *env = &cpu->env;
1317
0e26b7b8
BS
1318 env->eip = 0;
1319 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
1320 sipi_vector << 12,
1321 env->segs[R_CS].limit,
1322 env->segs[R_CS].flags);
259186a7 1323 cs->halted = 0;
0e26b7b8
BS
1324}
1325
84273177
JK
1326int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
1327 target_ulong *base, unsigned int *limit,
1328 unsigned int *flags);
1329
d9957a8b 1330/* op_helper.c */
1f1af9fd 1331/* used for debug or cpu save/restore */
c31da136
AJ
1332void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
1333floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
1f1af9fd 1334
d9957a8b 1335/* cpu-exec.c */
2c0262af
FB
1336/* the following helpers are only usable in user mode simulation as
1337 they can trigger unexpected exceptions */
1338void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
6f12a2a6
FB
1339void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
1340void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
2c0262af
FB
1341
1342/* you can call this signal handler from your SIGBUS and SIGSEGV
1343 signal handlers to inform the virtual CPU of exceptions. non zero
1344 is returned if the signal was handled by the virtual CPU. */
5fafdf24 1345int cpu_x86_signal_handler(int host_signum, void *pinfo,
2c0262af 1346 void *puc);
d9957a8b 1347
f4f1110e
RH
1348/* cpu.c */
1349typedef struct ExtSaveArea {
1350 uint32_t feature, bits;
1351 uint32_t offset, size;
1352} ExtSaveArea;
1353
1354extern const ExtSaveArea x86_ext_save_areas[];
1355
c6dc6f63
AP
1356void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
1357 uint32_t *eax, uint32_t *ebx,
1358 uint32_t *ecx, uint32_t *edx);
0e26b7b8 1359void cpu_clear_apic_feature(CPUX86State *env);
bb44e0d1
JK
1360void host_cpuid(uint32_t function, uint32_t count,
1361 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
c6dc6f63 1362
d9957a8b 1363/* helper.c */
7510454e 1364int x86_cpu_handle_mmu_fault(CPUState *cpu, vaddr addr,
97b348e7 1365 int is_write, int mmu_idx);
cc36a7a2 1366void x86_cpu_set_a20(X86CPU *cpu, int a20_state);
2c0262af 1367
b216aa6c
PB
1368#ifndef CONFIG_USER_ONLY
1369uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr);
1370uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr);
1371uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr);
1372uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr);
1373void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val);
1374void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val);
1375void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val);
1376void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val);
1377void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val);
1378#endif
1379
86025ee4 1380void breakpoint_handler(CPUState *cs);
d9957a8b
BS
1381
1382/* will be suppressed */
1383void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
1384void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
1385void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);
93d00d0f 1386void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7);
d9957a8b 1387
d9957a8b 1388/* hw/pc.c */
d9957a8b 1389uint64_t cpu_get_tsc(CPUX86State *env);
6fd805e1 1390
2c0262af 1391#define TARGET_PAGE_BITS 12
9467d44c 1392
52705890
RH
1393#ifdef TARGET_X86_64
1394#define TARGET_PHYS_ADDR_SPACE_BITS 52
1395/* ??? This is really 48 bits, sign-extended, but the only thing
1396 accessible to userland with bit 48 set is the VSYSCALL, and that
1397 is handled via other mechanisms. */
1398#define TARGET_VIRT_ADDR_SPACE_BITS 47
1399#else
1400#define TARGET_PHYS_ADDR_SPACE_BITS 36
1401#define TARGET_VIRT_ADDR_SPACE_BITS 32
1402#endif
1403
e8f6d00c
PB
1404/* XXX: This value should match the one returned by CPUID
1405 * and in exec.c */
1406# if defined(TARGET_X86_64)
1407# define PHYS_ADDR_MASK 0xffffffffffLL
1408# else
1409# define PHYS_ADDR_MASK 0xfffffffffLL
1410# endif
1411
2994fd96 1412#define cpu_init(cpu_model) CPU(cpu_x86_init(cpu_model))
b47ed996 1413
9467d44c 1414#define cpu_exec cpu_x86_exec
9467d44c 1415#define cpu_signal_handler cpu_x86_signal_handler
e916cbf8 1416#define cpu_list x86_cpu_list
9467d44c 1417
6ebbf390 1418/* MMU modes definitions */
8a201bd4 1419#define MMU_MODE0_SUFFIX _ksmap
6ebbf390 1420#define MMU_MODE1_SUFFIX _user
43773ed3 1421#define MMU_MODE2_SUFFIX _knosmap /* SMAP disabled or CPL<3 && AC=1 */
8a201bd4 1422#define MMU_KSMAP_IDX 0
a9321a4d 1423#define MMU_USER_IDX 1
43773ed3 1424#define MMU_KNOSMAP_IDX 2
97ed5ccd 1425static inline int cpu_mmu_index(CPUX86State *env, bool ifetch)
6ebbf390 1426{
a9321a4d 1427 return (env->hflags & HF_CPL_MASK) == 3 ? MMU_USER_IDX :
f57584dc 1428 (!(env->hflags & HF_SMAP_MASK) || (env->eflags & AC_MASK))
8a201bd4
PB
1429 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
1430}
1431
1432static inline int cpu_mmu_index_kernel(CPUX86State *env)
1433{
1434 return !(env->hflags & HF_SMAP_MASK) ? MMU_KNOSMAP_IDX :
1435 ((env->hflags & HF_CPL_MASK) < 3 && (env->eflags & AC_MASK))
1436 ? MMU_KNOSMAP_IDX : MMU_KSMAP_IDX;
6ebbf390
JM
1437}
1438
988c3eb0
RH
1439#define CC_DST (env->cc_dst)
1440#define CC_SRC (env->cc_src)
1441#define CC_SRC2 (env->cc_src2)
1442#define CC_OP (env->cc_op)
f081c76c 1443
5918fffb
BS
1444/* n must be a constant to be efficient */
1445static inline target_long lshift(target_long x, int n)
1446{
1447 if (n >= 0) {
1448 return x << n;
1449 } else {
1450 return x >> (-n);
1451 }
1452}
1453
f081c76c
BS
1454/* float macros */
1455#define FT0 (env->ft0)
1456#define ST0 (env->fpregs[env->fpstt].d)
1457#define ST(n) (env->fpregs[(env->fpstt + (n)) & 7].d)
1458#define ST1 ST(1)
1459
d9957a8b 1460/* translate.c */
63618b4e 1461void tcg_x86_init(void);
26a5f13b 1462
022c62cb 1463#include "exec/cpu-all.h"
0573fbfc
TS
1464#include "svm.h"
1465
0e26b7b8 1466#if !defined(CONFIG_USER_ONLY)
0d09e41a 1467#include "hw/i386/apic.h"
0e26b7b8
BS
1468#endif
1469
317ac620 1470static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
89fee74a 1471 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
1472{
1473 *cs_base = env->segs[R_CS].base;
1474 *pc = *cs_base + env->eip;
a2397807 1475 *flags = env->hflags |
a9321a4d 1476 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK));
6b917547
AL
1477}
1478
232fc23b
AF
1479void do_cpu_init(X86CPU *cpu);
1480void do_cpu_sipi(X86CPU *cpu);
2fa11da0 1481
747461c7
JK
1482#define MCE_INJECT_BROADCAST 1
1483#define MCE_INJECT_UNCOND_AO 2
1484
8c5cf3b6 1485void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank,
316378e4 1486 uint64_t status, uint64_t mcg_status, uint64_t addr,
747461c7 1487 uint64_t misc, int flags);
2fa11da0 1488
599b9a5a 1489/* excp_helper.c */
77b2bc2c 1490void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
91980095
PD
1491void QEMU_NORETURN raise_exception_ra(CPUX86State *env, int exception_index,
1492 uintptr_t retaddr);
77b2bc2c
BS
1493void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
1494 int error_code);
91980095
PD
1495void QEMU_NORETURN raise_exception_err_ra(CPUX86State *env, int exception_index,
1496 int error_code, uintptr_t retaddr);
599b9a5a
BS
1497void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
1498 int error_code, int next_eip_addend);
1499
5918fffb
BS
1500/* cc_helper.c */
1501extern const uint8_t parity_table[256];
1502uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);
5bde1407 1503void update_fp_status(CPUX86State *env);
5918fffb
BS
1504
1505static inline uint32_t cpu_compute_eflags(CPUX86State *env)
1506{
80cf2c81 1507 return env->eflags | cpu_cc_compute_all(env, CC_OP) | (env->df & DF_MASK);
5918fffb
BS
1508}
1509
28fb26f1
PB
1510/* NOTE: the translator must set DisasContext.cc_op to CC_OP_EFLAGS
1511 * after generating a call to a helper that uses this.
1512 */
5918fffb
BS
1513static inline void cpu_load_eflags(CPUX86State *env, int eflags,
1514 int update_mask)
1515{
1516 CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
28fb26f1 1517 CC_OP = CC_OP_EFLAGS;
80cf2c81 1518 env->df = 1 - (2 * ((eflags >> 10) & 1));
5918fffb
BS
1519 env->eflags = (env->eflags & ~update_mask) |
1520 (eflags & update_mask) | 0x2;
1521}
1522
1523/* load efer and update the corresponding hflags. XXX: do consistency
1524 checks with cpuid bits? */
1525static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
1526{
1527 env->efer = val;
1528 env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
1529 if (env->efer & MSR_EFER_LMA) {
1530 env->hflags |= HF_LMA_MASK;
1531 }
1532 if (env->efer & MSR_EFER_SVME) {
1533 env->hflags |= HF_SVME_MASK;
1534 }
1535}
1536
f794aa4a
PB
1537static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env)
1538{
1539 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 });
1540}
1541
4e47e39a
RH
1542/* fpu_helper.c */
1543void cpu_set_mxcsr(CPUX86State *env, uint32_t val);
5bde1407 1544void cpu_set_fpuc(CPUX86State *env, uint16_t val);
4e47e39a 1545
677ef623
FK
1546/* mem_helper.c */
1547void helper_lock_init(void);
1548
6bada5e8
BS
1549/* svm_helper.c */
1550void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
1551 uint64_t param);
1552void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);
1553
97a8ea5a 1554/* seg_helper.c */
599b9a5a 1555void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
e694d4e2 1556
f809c605 1557/* smm_helper.c */
518e9d7d 1558void do_smm_enter(X86CPU *cpu);
f809c605 1559void cpu_smm_update(X86CPU *cpu);
e694d4e2 1560
d613f8cc 1561/* apic.c */
317ac620 1562void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
d613f8cc
PB
1563void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip,
1564 TPRAccess access);
1565
d362e757 1566
5114e842
EH
1567/* Change the value of a KVM-specific default
1568 *
1569 * If value is NULL, no default will be set and the original
1570 * value from the CPU model table will be kept.
1571 *
cb8d4c8f 1572 * It is valid to call this function only for properties that
5114e842
EH
1573 * are already present in the kvm_default_props table.
1574 */
1575void x86_cpu_change_kvm_default(const char *prop, const char *value);
8fb4f821 1576
f4f1110e
RH
1577/* mpx_helper.c */
1578void cpu_sync_bndcs_hflags(CPUX86State *env);
0668af54 1579
8b4beddc
EH
1580/* Return name of 32-bit register, from a R_* constant */
1581const char *get_register_name_32(unsigned int reg);
1582
8932cfdf 1583void enable_compat_apic_id_mode(void);
cb41bad3 1584
dab86234 1585#define APIC_DEFAULT_ADDRESS 0xfee00000
baaeda08 1586#define APIC_SPACE_SIZE 0x100000
dab86234 1587
1f871d49
PB
1588void x86_cpu_dump_local_apic_state(CPUState *cs, FILE *f,
1589 fprintf_function cpu_fprintf, int flags);
1590
d613f8cc
PB
1591/* cpu.c */
1592bool cpu_is_bsp(X86CPU *cpu);
1593
2c0262af 1594#endif /* CPU_I386_H */
This page took 1.203854 seconds and 4 git commands to generate.