]>
Commit | Line | Data |
---|---|---|
ae0bfb79 | 1 | |
3cbee15b | 2 | /* |
4d7ca41e | 3 | * QEMU OldWorld PowerMac (currently ~G3 Beige) hardware System Emulator |
3cbee15b JM |
4 | * |
5 | * Copyright (c) 2004-2007 Fabrice Bellard | |
6 | * Copyright (c) 2007 Jocelyn Mayer | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | */ | |
a8d25326 | 26 | |
0d75590d | 27 | #include "qemu/osdep.h" |
a8d25326 | 28 | #include "qemu-common.h" |
2c65db5e | 29 | #include "qemu/datadir.h" |
ab3dd749 | 30 | #include "qemu/units.h" |
da34e65c | 31 | #include "qapi/error.h" |
0d09e41a | 32 | #include "hw/ppc/ppc.h" |
a27bd6c7 | 33 | #include "hw/qdev-properties.h" |
baec1910 | 34 | #include "mac.h" |
0d09e41a | 35 | #include "hw/input/adb.h" |
9c17d615 | 36 | #include "sysemu/sysemu.h" |
1422e32d | 37 | #include "net/net.h" |
0d09e41a | 38 | #include "hw/isa/isa.h" |
baec1910 | 39 | #include "hw/pci/pci.h" |
a773e64a | 40 | #include "hw/pci/pci_host.h" |
baec1910 | 41 | #include "hw/boards.h" |
0d09e41a PB |
42 | #include "hw/nvram/fw_cfg.h" |
43 | #include "hw/char/escc.h" | |
e1218e48 | 44 | #include "hw/misc/macio/macio.h" |
baec1910 | 45 | #include "hw/loader.h" |
bbcc635f | 46 | #include "hw/fw-path-provider.h" |
ca20cf32 | 47 | #include "elf.h" |
c525436e | 48 | #include "qemu/error-report.h" |
9c17d615 | 49 | #include "sysemu/kvm.h" |
71e8a915 | 50 | #include "sysemu/reset.h" |
dc333cd6 | 51 | #include "kvm_ppc.h" |
022c62cb | 52 | #include "exec/address-spaces.h" |
3cbee15b | 53 | |
e4bcb14c | 54 | #define MAX_IDE_BUS 2 |
271dd5e0 | 55 | #define CFG_ADDR 0xf0000510 |
536d8cda | 56 | #define TBFREQ 16600000UL |
9d1c1283 BZ |
57 | #define CLOCKFREQ 266000000UL |
58 | #define BUSFREQ 66000000UL | |
271dd5e0 | 59 | |
b50de5cd MCA |
60 | #define NDRV_VGA_FILENAME "qemu_vga.ndrv" |
61 | ||
a773e64a | 62 | #define GRACKLE_BASE 0xfec00000 |
464c73e8 BZ |
63 | #define PROM_BASE 0xffc00000 |
64 | #define PROM_SIZE (4 * MiB) | |
a773e64a | 65 | |
ddcd5531 GA |
66 | static void fw_cfg_boot_set(void *opaque, const char *boot_device, |
67 | Error **errp) | |
513f789f | 68 | { |
48779e50 | 69 | fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
513f789f BS |
70 | } |
71 | ||
409dbce5 AJ |
72 | static uint64_t translate_kernel_address(void *opaque, uint64_t addr) |
73 | { | |
74 | return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR; | |
75 | } | |
76 | ||
1bba0dc9 AF |
77 | static void ppc_heathrow_reset(void *opaque) |
78 | { | |
cd79664f | 79 | PowerPCCPU *cpu = opaque; |
1bba0dc9 | 80 | |
cd79664f | 81 | cpu_reset(CPU(cpu)); |
1bba0dc9 AF |
82 | } |
83 | ||
3ef96221 | 84 | static void ppc_heathrow_init(MachineState *machine) |
3cbee15b | 85 | { |
3ef96221 | 86 | ram_addr_t ram_size = machine->ram_size; |
cd7b9498 | 87 | const char *bios_name = machine->firmware ?: PROM_FILENAME; |
3ef96221 | 88 | const char *boot_device = machine->boot_order; |
72c33dd7 | 89 | PowerPCCPU *cpu = NULL; |
e2684c0b | 90 | CPUPPCState *env = NULL; |
5cea8590 | 91 | char *filename; |
b8df3255 | 92 | int i; |
c92bb2c7 | 93 | MemoryRegion *bios = g_new(MemoryRegion, 1); |
b9e17a34 | 94 | uint32_t kernel_base, initrd_base, cmdline_base = 0; |
7373048c | 95 | int32_t kernel_size, initrd_size; |
3cbee15b | 96 | PCIBus *pci_bus; |
7d612261 | 97 | PCIDevice *macio; |
07a7484e | 98 | MACIOIDEState *macio_ide; |
348b8d1a | 99 | ESCCState *escc; |
a773e64a | 100 | SysBusDevice *s; |
c2964600 | 101 | DeviceState *dev, *pic_dev; |
293c867d | 102 | BusState *adb_bus; |
464c73e8 | 103 | uint64_t bios_addr; |
9776874f | 104 | int bios_size; |
fe6b6346 | 105 | unsigned int smp_cpus = machine->smp.cpus; |
513f789f | 106 | uint16_t ppc_boot_device; |
f455e98c | 107 | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
271dd5e0 | 108 | void *fw_cfg; |
caae6c96 | 109 | uint64_t tbfreq; |
3cbee15b | 110 | |
3cbee15b | 111 | /* init CPUs */ |
3cbee15b | 112 | for (i = 0; i < smp_cpus; i++) { |
f4c6604e | 113 | cpu = POWERPC_CPU(cpu_create(machine->cpu_type)); |
72c33dd7 AF |
114 | env = &cpu->env; |
115 | ||
b0fb43d8 | 116 | /* Set time-base frequency to 16.6 Mhz */ |
536d8cda | 117 | cpu_ppc_tb_init(env, TBFREQ); |
cd79664f | 118 | qemu_register_reset(ppc_heathrow_reset, cpu); |
3cbee15b JM |
119 | } |
120 | ||
121 | /* allocate RAM */ | |
ab3dd749 PMD |
122 | if (ram_size > 2047 * MiB) { |
123 | error_report("Too much memory for this machine: %" PRId64 " MB, " | |
124 | "maximum 2047 MB", ram_size / MiB); | |
6b4079f8 AJ |
125 | exit(1); |
126 | } | |
127 | ||
c3481ab0 | 128 | memory_region_add_subregion(get_system_memory(), 0, machine->ram); |
a748ab6d | 129 | |
464c73e8 BZ |
130 | /* allocate and load firmware ROM */ |
131 | memory_region_init_rom(bios, NULL, "ppc_heathrow.bios", PROM_SIZE, | |
f8ed85ac | 132 | &error_fatal); |
c3481ab0 | 133 | memory_region_add_subregion(get_system_memory(), PROM_BASE, bios); |
e206ad48 | 134 | |
5cea8590 | 135 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); |
5cea8590 | 136 | if (filename) { |
464c73e8 BZ |
137 | /* Load OpenBIOS (ELF) */ |
138 | bios_size = load_elf(filename, NULL, NULL, NULL, NULL, &bios_addr, | |
139 | NULL, NULL, 1, PPC_ELF_MACHINE, 0, 0); | |
140 | /* Unfortunately, load_elf sign-extends reading elf32 */ | |
141 | bios_addr = (uint32_t)bios_addr; | |
142 | ||
143 | if (bios_size <= 0) { | |
b8df3255 | 144 | /* or if could not load ELF try loading a binary ROM image */ |
464c73e8 BZ |
145 | bios_size = load_image_targphys(filename, PROM_BASE, PROM_SIZE); |
146 | bios_addr = PROM_BASE; | |
147 | } | |
7267c094 | 148 | g_free(filename); |
5cea8590 PB |
149 | } else { |
150 | bios_size = -1; | |
151 | } | |
464c73e8 | 152 | if (bios_size < 0 || bios_addr - PROM_BASE + bios_size > PROM_SIZE) { |
c525436e | 153 | error_report("could not load PowerPC bios '%s'", bios_name); |
3cbee15b JM |
154 | exit(1); |
155 | } | |
3cbee15b | 156 | |
b8df3255 | 157 | if (machine->kernel_filename) { |
ca20cf32 BS |
158 | int bswap_needed; |
159 | ||
160 | #ifdef BSWAP_NEEDED | |
161 | bswap_needed = 1; | |
162 | #else | |
163 | bswap_needed = 0; | |
164 | #endif | |
3cbee15b | 165 | kernel_base = KERNEL_LOAD_ADDR; |
b8df3255 | 166 | kernel_size = load_elf(machine->kernel_filename, NULL, |
617160c9 BZ |
167 | translate_kernel_address, NULL, NULL, NULL, |
168 | NULL, NULL, 1, PPC_ELF_MACHINE, 0, 0); | |
52f163b7 | 169 | if (kernel_size < 0) |
b8df3255 | 170 | kernel_size = load_aout(machine->kernel_filename, kernel_base, |
ca20cf32 BS |
171 | ram_size - kernel_base, bswap_needed, |
172 | TARGET_PAGE_SIZE); | |
52f163b7 | 173 | if (kernel_size < 0) |
b8df3255 | 174 | kernel_size = load_image_targphys(machine->kernel_filename, |
52f163b7 BS |
175 | kernel_base, |
176 | ram_size - kernel_base); | |
3cbee15b | 177 | if (kernel_size < 0) { |
b8df3255 BZ |
178 | error_report("could not load kernel '%s'", |
179 | machine->kernel_filename); | |
3cbee15b JM |
180 | exit(1); |
181 | } | |
182 | /* load initrd */ | |
b8df3255 BZ |
183 | if (machine->initrd_filename) { |
184 | initrd_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + | |
185 | KERNEL_GAP); | |
186 | initrd_size = load_image_targphys(machine->initrd_filename, | |
187 | initrd_base, | |
dcac9679 | 188 | ram_size - initrd_base); |
3cbee15b | 189 | if (initrd_size < 0) { |
c525436e | 190 | error_report("could not load initial ram disk '%s'", |
b8df3255 | 191 | machine->initrd_filename); |
3cbee15b JM |
192 | exit(1); |
193 | } | |
39d96847 | 194 | cmdline_base = TARGET_PAGE_ALIGN(initrd_base + initrd_size); |
3cbee15b JM |
195 | } else { |
196 | initrd_base = 0; | |
197 | initrd_size = 0; | |
39d96847 | 198 | cmdline_base = TARGET_PAGE_ALIGN(kernel_base + kernel_size + KERNEL_GAP); |
3cbee15b | 199 | } |
6ac0e82d | 200 | ppc_boot_device = 'm'; |
3cbee15b JM |
201 | } else { |
202 | kernel_base = 0; | |
203 | kernel_size = 0; | |
204 | initrd_base = 0; | |
205 | initrd_size = 0; | |
28c5af54 | 206 | ppc_boot_device = '\0'; |
0d913fdb | 207 | for (i = 0; boot_device[i] != '\0'; i++) { |
28c5af54 | 208 | /* TOFIX: for now, the second IDE channel is not properly |
0d913fdb | 209 | * used by OHW. The Mac floppy disk are not emulated. |
28c5af54 JM |
210 | * For now, OHW cannot boot from the network. |
211 | */ | |
212 | #if 0 | |
0d913fdb JM |
213 | if (boot_device[i] >= 'a' && boot_device[i] <= 'f') { |
214 | ppc_boot_device = boot_device[i]; | |
28c5af54 | 215 | break; |
0d913fdb | 216 | } |
28c5af54 | 217 | #else |
0d913fdb JM |
218 | if (boot_device[i] >= 'c' && boot_device[i] <= 'd') { |
219 | ppc_boot_device = boot_device[i]; | |
28c5af54 | 220 | break; |
0d913fdb | 221 | } |
28c5af54 JM |
222 | #endif |
223 | } | |
224 | if (ppc_boot_device == '\0') { | |
6f76b817 | 225 | error_report("No valid boot device for G3 Beige machine"); |
28c5af54 JM |
226 | exit(1); |
227 | } | |
3cbee15b JM |
228 | } |
229 | ||
3cbee15b | 230 | /* XXX: we register only 1 output pin for heathrow PIC */ |
3e80f690 | 231 | pic_dev = qdev_new(TYPE_HEATHROW); |
3c6ef471 | 232 | sysbus_realize_and_unref(SYS_BUS_DEVICE(pic_dev), &error_fatal); |
a5ed75fe | 233 | |
3cbee15b JM |
234 | /* Connect the heathrow PIC outputs to the 6xx bus */ |
235 | for (i = 0; i < smp_cpus; i++) { | |
236 | switch (PPC_INPUT(env)) { | |
237 | case PPC_FLAGS_INPUT_6xx: | |
a5ed75fe MCA |
238 | qdev_connect_gpio_out(pic_dev, 0, |
239 | ((qemu_irq *)env->irq_inputs)[PPC6xx_INPUT_INT]); | |
3cbee15b JM |
240 | break; |
241 | default: | |
c525436e MA |
242 | error_report("Bus model not supported on OldWorld Mac machine"); |
243 | exit(1); | |
3cbee15b JM |
244 | } |
245 | } | |
246 | ||
caae6c96 AG |
247 | /* Timebase Frequency */ |
248 | if (kvm_enabled()) { | |
249 | tbfreq = kvmppc_get_tbfreq(); | |
250 | } else { | |
251 | tbfreq = TBFREQ; | |
252 | } | |
253 | ||
3cbee15b JM |
254 | /* init basic PC hardware */ |
255 | if (PPC_INPUT(env) != PPC_FLAGS_INPUT_6xx) { | |
c525436e MA |
256 | error_report("Only 6xx bus is supported on heathrow machine"); |
257 | exit(1); | |
3cbee15b | 258 | } |
a5ed75fe | 259 | |
a773e64a | 260 | /* Grackle PCI host bridge */ |
3e80f690 | 261 | dev = qdev_new(TYPE_GRACKLE_PCI_HOST_BRIDGE); |
ac43eb2e | 262 | qdev_prop_set_uint32(dev, "ofw-addr", 0x80000000); |
a773e64a | 263 | s = SYS_BUS_DEVICE(dev); |
3c6ef471 | 264 | sysbus_realize_and_unref(s, &error_fatal); |
b950914d | 265 | |
a773e64a MCA |
266 | sysbus_mmio_map(s, 0, GRACKLE_BASE); |
267 | sysbus_mmio_map(s, 1, GRACKLE_BASE + 0x200000); | |
268 | /* PCI hole */ | |
269 | memory_region_add_subregion(get_system_memory(), 0x80000000ULL, | |
270 | sysbus_mmio_get_region(s, 2)); | |
a94e5f99 MCA |
271 | /* Register 2 MB of ISA IO space */ |
272 | memory_region_add_subregion(get_system_memory(), 0xfe000000, | |
273 | sysbus_mmio_get_region(s, 3)); | |
a773e64a | 274 | |
b950914d MCA |
275 | for (i = 0; i < 4; i++) { |
276 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(pic_dev, 0x15 + i)); | |
277 | } | |
278 | ||
a773e64a MCA |
279 | pci_bus = PCI_HOST_BRIDGE(dev)->bus; |
280 | ||
3e20ad3a | 281 | pci_vga_init(pci_bus); |
aae9366a | 282 | |
343bd85a | 283 | for (i = 0; i < nb_nics; i++) { |
29b358f9 | 284 | pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL); |
343bd85a | 285 | } |
e4bcb14c | 286 | |
d8f94e1b | 287 | ide_drive_get(hd, ARRAY_SIZE(hd)); |
bd4524ed | 288 | |
343bd85a | 289 | /* MacIO */ |
bb997e5c | 290 | macio = pci_new(PCI_DEVFN(16, 0), TYPE_OLDWORLD_MACIO); |
07a7484e | 291 | dev = DEVICE(macio); |
b981289c | 292 | qdev_prop_set_uint64(dev, "frequency", tbfreq); |
5325cc34 | 293 | object_property_set_link(OBJECT(macio), "pic", OBJECT(pic_dev), |
017812df | 294 | &error_abort); |
348b8d1a MCA |
295 | |
296 | escc = ESCC(object_resolve_path_component(OBJECT(macio), "escc")); | |
297 | qdev_prop_set_chr(DEVICE(escc), "chrA", serial_hd(0)); | |
298 | qdev_prop_set_chr(DEVICE(escc), "chrB", serial_hd(1)); | |
299 | ||
9307d06d | 300 | pci_realize_and_unref(macio, pci_bus, &error_fatal); |
07a7484e | 301 | |
07a7484e | 302 | macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio), |
14eefd0e | 303 | "ide[0]")); |
07a7484e AF |
304 | macio_ide_init_drives(macio_ide, hd); |
305 | ||
14eefd0e AG |
306 | macio_ide = MACIO_IDE(object_resolve_path_component(OBJECT(macio), |
307 | "ide[1]")); | |
308 | macio_ide_init_drives(macio_ide, &hd[MAX_IDE_DEVS]); | |
3cbee15b | 309 | |
293c867d AF |
310 | dev = DEVICE(object_resolve_path_component(OBJECT(macio), "cuda")); |
311 | adb_bus = qdev_get_child_bus(dev, "adb.0"); | |
3e80f690 MA |
312 | dev = qdev_new(TYPE_ADB_KEYBOARD); |
313 | qdev_realize_and_unref(dev, adb_bus, &error_fatal); | |
314 | dev = qdev_new(TYPE_ADB_MOUSE); | |
315 | qdev_realize_and_unref(dev, adb_bus, &error_fatal); | |
45fa67fb | 316 | |
4bcbe0b6 | 317 | if (machine_usb(machine)) { |
afb9a60e | 318 | pci_create_simple(pci_bus, -1, "pci-ohci"); |
3cbee15b JM |
319 | } |
320 | ||
321 | if (graphic_depth != 15 && graphic_depth != 32 && graphic_depth != 8) | |
322 | graphic_depth = 15; | |
323 | ||
3cbee15b JM |
324 | /* No PCI init: the BIOS will do it */ |
325 | ||
3e80f690 | 326 | dev = qdev_new(TYPE_FW_CFG_MEM); |
81a07050 MCA |
327 | fw_cfg = FW_CFG(dev); |
328 | qdev_prop_set_uint32(dev, "data_width", 1); | |
329 | qdev_prop_set_bit(dev, "dma_enabled", false); | |
330 | object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG, | |
d2623129 | 331 | OBJECT(fw_cfg)); |
81a07050 | 332 | s = SYS_BUS_DEVICE(dev); |
3c6ef471 | 333 | sysbus_realize_and_unref(s, &error_fatal); |
81a07050 MCA |
334 | sysbus_mmio_map(s, 0, CFG_ADDR); |
335 | sysbus_mmio_map(s, 1, CFG_ADDR + 2); | |
336 | ||
5836d168 | 337 | fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); |
fe6b6346 | 338 | fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus); |
271dd5e0 BS |
339 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
340 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, ARCH_HEATHROW); | |
513f789f BS |
341 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_base); |
342 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
b8df3255 | 343 | if (machine->kernel_cmdline) { |
b9e17a34 | 344 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, cmdline_base); |
b8df3255 BZ |
345 | pstrcpy_targphys("cmdline", cmdline_base, TARGET_PAGE_SIZE, |
346 | machine->kernel_cmdline); | |
513f789f BS |
347 | } else { |
348 | fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0); | |
349 | } | |
350 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, initrd_base); | |
351 | fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
352 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, ppc_boot_device); | |
7f1aec5f LV |
353 | |
354 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_WIDTH, graphic_width); | |
355 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_HEIGHT, graphic_height); | |
356 | fw_cfg_add_i16(fw_cfg, FW_CFG_PPC_DEPTH, graphic_depth); | |
357 | ||
45024f09 | 358 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_IS_KVM, kvm_enabled()); |
dc333cd6 | 359 | if (kvm_enabled()) { |
45024f09 AG |
360 | uint8_t *hypercall; |
361 | ||
7267c094 | 362 | hypercall = g_malloc(16); |
45024f09 AG |
363 | kvmppc_get_hypercall(env, hypercall, 16); |
364 | fw_cfg_add_bytes(fw_cfg, FW_CFG_PPC_KVM_HC, hypercall, 16); | |
365 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_KVM_PID, getpid()); | |
dc333cd6 | 366 | } |
caae6c96 | 367 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_TBFREQ, tbfreq); |
a1014f25 | 368 | /* Mac OS X requires a "known good" clock-frequency value; pass it one. */ |
9d1c1283 BZ |
369 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_CLOCKFREQ, CLOCKFREQ); |
370 | fw_cfg_add_i32(fw_cfg, FW_CFG_PPC_BUSFREQ, BUSFREQ); | |
dc333cd6 | 371 | |
b50de5cd MCA |
372 | /* MacOS NDRV VGA driver */ |
373 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, NDRV_VGA_FILENAME); | |
374 | if (filename) { | |
9776874f PM |
375 | gchar *ndrv_file; |
376 | gsize ndrv_size; | |
b50de5cd | 377 | |
9776874f | 378 | if (g_file_get_contents(filename, &ndrv_file, &ndrv_size, NULL)) { |
b50de5cd MCA |
379 | fw_cfg_add_file(fw_cfg, "ndrv/qemu_vga.ndrv", ndrv_file, ndrv_size); |
380 | } | |
381 | g_free(filename); | |
382 | } | |
383 | ||
513f789f | 384 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
3cbee15b JM |
385 | } |
386 | ||
bbcc635f MCA |
387 | /* |
388 | * Implementation of an interface to adjust firmware path | |
389 | * for the bootindex property handling. | |
390 | */ | |
391 | static char *heathrow_fw_dev_path(FWPathProvider *p, BusState *bus, | |
392 | DeviceState *dev) | |
393 | { | |
394 | PCIDevice *pci; | |
395 | IDEBus *ide_bus; | |
396 | IDEState *ide_s; | |
397 | MACIOIDEState *macio_ide; | |
398 | ||
399 | if (!strcmp(object_get_typename(OBJECT(dev)), "macio-oldworld")) { | |
400 | pci = PCI_DEVICE(dev); | |
401 | return g_strdup_printf("mac-io@%x", PCI_SLOT(pci->devfn)); | |
402 | } | |
403 | ||
404 | if (!strcmp(object_get_typename(OBJECT(dev)), "macio-ide")) { | |
405 | macio_ide = MACIO_IDE(dev); | |
406 | return g_strdup_printf("ata-3@%x", macio_ide->addr); | |
407 | } | |
408 | ||
409 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-drive")) { | |
410 | ide_bus = IDE_BUS(qdev_get_parent_bus(dev)); | |
411 | ide_s = idebus_active_if(ide_bus); | |
412 | ||
413 | if (ide_s->drive_kind == IDE_CD) { | |
414 | return g_strdup("cdrom"); | |
415 | } | |
416 | ||
484d366e | 417 | return g_strdup("disk"); |
bbcc635f MCA |
418 | } |
419 | ||
420 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) { | |
484d366e | 421 | return g_strdup("disk"); |
bbcc635f MCA |
422 | } |
423 | ||
424 | if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) { | |
425 | return g_strdup("cdrom"); | |
426 | } | |
427 | ||
428 | if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) { | |
429 | return g_strdup("disk"); | |
430 | } | |
431 | ||
432 | return NULL; | |
433 | } | |
434 | ||
dc0ca80e | 435 | static int heathrow_kvm_type(MachineState *machine, const char *arg) |
277c7a4d AG |
436 | { |
437 | /* Always force PR KVM */ | |
438 | return 2; | |
439 | } | |
440 | ||
c8bd3526 | 441 | static void heathrow_class_init(ObjectClass *oc, void *data) |
e264d29d | 442 | { |
c8bd3526 | 443 | MachineClass *mc = MACHINE_CLASS(oc); |
bbcc635f | 444 | FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); |
c8bd3526 | 445 | |
e264d29d EH |
446 | mc->desc = "Heathrow based PowerMAC"; |
447 | mc->init = ppc_heathrow_init; | |
2059839b | 448 | mc->block_default_type = IF_IDE; |
e264d29d | 449 | mc->max_cpus = MAX_CPUS; |
46214a27 | 450 | #ifndef TARGET_PPC64 |
ea0ac7f6 | 451 | mc->is_default = true; |
46214a27 | 452 | #endif |
f309ae85 | 453 | /* TOFIX "cad" when Mac floppy is implemented */ |
e264d29d EH |
454 | mc->default_boot_order = "cd"; |
455 | mc->kvm_type = heathrow_kvm_type; | |
f4c6604e | 456 | mc->default_cpu_type = POWERPC_CPU_TYPE_NAME("750_v3.1"); |
3232794b | 457 | mc->default_display = "std"; |
bbcc635f | 458 | mc->ignore_boot_device_suffixes = true; |
8ee06e4c | 459 | mc->default_ram_id = "ppc_heathrow.ram"; |
bbcc635f | 460 | fwc->get_dev_path = heathrow_fw_dev_path; |
f80f9ec9 AL |
461 | } |
462 | ||
c8bd3526 MCA |
463 | static const TypeInfo ppc_heathrow_machine_info = { |
464 | .name = MACHINE_TYPE_NAME("g3beige"), | |
465 | .parent = TYPE_MACHINE, | |
bbcc635f MCA |
466 | .class_init = heathrow_class_init, |
467 | .interfaces = (InterfaceInfo[]) { | |
468 | { TYPE_FW_PATH_PROVIDER }, | |
469 | { } | |
470 | }, | |
c8bd3526 MCA |
471 | }; |
472 | ||
473 | static void ppc_heathrow_register_types(void) | |
474 | { | |
475 | type_register_static(&ppc_heathrow_machine_info); | |
476 | } | |
477 | ||
478 | type_init(ppc_heathrow_register_types); |