]> Git Repo - qemu.git/blame - tcg/tcg.h
Merge remote-tracking branch 'remotes/aurel/tags/pull-sh4-next-20150913' into staging
[qemu.git] / tcg / tcg.h
CommitLineData
c896fe29
FB
1/*
2 * Tiny Code Generator for QEMU
3 *
4 * Copyright (c) 2008 Fabrice Bellard
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
e58eb534
RH
24
25#ifndef TCG_H
26#define TCG_H
27
f8393946 28#include "qemu-common.h"
0ec9eabc 29#include "qemu/bitops.h"
78cd7b83
RH
30#include "tcg-target.h"
31
6e0b0730
PC
32#define CPU_TEMP_BUF_NLONGS 128
33
78cd7b83
RH
34/* Default target word size to pointer size. */
35#ifndef TCG_TARGET_REG_BITS
36# if UINTPTR_MAX == UINT32_MAX
37# define TCG_TARGET_REG_BITS 32
38# elif UINTPTR_MAX == UINT64_MAX
39# define TCG_TARGET_REG_BITS 64
40# else
41# error Unknown pointer size for tcg target
42# endif
817b838e
SW
43#endif
44
c896fe29
FB
45#if TCG_TARGET_REG_BITS == 32
46typedef int32_t tcg_target_long;
47typedef uint32_t tcg_target_ulong;
48#define TCG_PRIlx PRIx32
49#define TCG_PRIld PRId32
50#elif TCG_TARGET_REG_BITS == 64
51typedef int64_t tcg_target_long;
52typedef uint64_t tcg_target_ulong;
53#define TCG_PRIlx PRIx64
54#define TCG_PRIld PRId64
55#else
56#error unsupported
57#endif
58
59#if TCG_TARGET_NB_REGS <= 32
60typedef uint32_t TCGRegSet;
61#elif TCG_TARGET_NB_REGS <= 64
62typedef uint64_t TCGRegSet;
63#else
64#error unsupported
65#endif
66
25c4d9cc 67#if TCG_TARGET_REG_BITS == 32
e6a72734 68/* Turn some undef macros into false macros. */
609ad705
RH
69#define TCG_TARGET_HAS_extrl_i64_i32 0
70#define TCG_TARGET_HAS_extrh_i64_i32 0
25c4d9cc 71#define TCG_TARGET_HAS_div_i64 0
ca675f46 72#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
73#define TCG_TARGET_HAS_div2_i64 0
74#define TCG_TARGET_HAS_rot_i64 0
75#define TCG_TARGET_HAS_ext8s_i64 0
76#define TCG_TARGET_HAS_ext16s_i64 0
77#define TCG_TARGET_HAS_ext32s_i64 0
78#define TCG_TARGET_HAS_ext8u_i64 0
79#define TCG_TARGET_HAS_ext16u_i64 0
80#define TCG_TARGET_HAS_ext32u_i64 0
81#define TCG_TARGET_HAS_bswap16_i64 0
82#define TCG_TARGET_HAS_bswap32_i64 0
83#define TCG_TARGET_HAS_bswap64_i64 0
84#define TCG_TARGET_HAS_neg_i64 0
85#define TCG_TARGET_HAS_not_i64 0
86#define TCG_TARGET_HAS_andc_i64 0
87#define TCG_TARGET_HAS_orc_i64 0
88#define TCG_TARGET_HAS_eqv_i64 0
89#define TCG_TARGET_HAS_nand_i64 0
90#define TCG_TARGET_HAS_nor_i64 0
91#define TCG_TARGET_HAS_deposit_i64 0
ffc5ea09 92#define TCG_TARGET_HAS_movcond_i64 0
d7156f7c
RH
93#define TCG_TARGET_HAS_add2_i64 0
94#define TCG_TARGET_HAS_sub2_i64 0
95#define TCG_TARGET_HAS_mulu2_i64 0
4d3203fd 96#define TCG_TARGET_HAS_muls2_i64 0
03271524
RH
97#define TCG_TARGET_HAS_muluh_i64 0
98#define TCG_TARGET_HAS_mulsh_i64 0
e6a72734
RH
99/* Turn some undef macros into true macros. */
100#define TCG_TARGET_HAS_add2_i32 1
101#define TCG_TARGET_HAS_sub2_i32 1
25c4d9cc
RH
102#endif
103
a4773324
JK
104#ifndef TCG_TARGET_deposit_i32_valid
105#define TCG_TARGET_deposit_i32_valid(ofs, len) 1
106#endif
107#ifndef TCG_TARGET_deposit_i64_valid
108#define TCG_TARGET_deposit_i64_valid(ofs, len) 1
109#endif
110
25c4d9cc
RH
111/* Only one of DIV or DIV2 should be defined. */
112#if defined(TCG_TARGET_HAS_div_i32)
113#define TCG_TARGET_HAS_div2_i32 0
114#elif defined(TCG_TARGET_HAS_div2_i32)
115#define TCG_TARGET_HAS_div_i32 0
ca675f46 116#define TCG_TARGET_HAS_rem_i32 0
25c4d9cc
RH
117#endif
118#if defined(TCG_TARGET_HAS_div_i64)
119#define TCG_TARGET_HAS_div2_i64 0
120#elif defined(TCG_TARGET_HAS_div2_i64)
121#define TCG_TARGET_HAS_div_i64 0
ca675f46 122#define TCG_TARGET_HAS_rem_i64 0
25c4d9cc
RH
123#endif
124
df9ebea5
RH
125/* For 32-bit targets, some sort of unsigned widening multiply is required. */
126#if TCG_TARGET_REG_BITS == 32 \
127 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
128 || defined(TCG_TARGET_HAS_muluh_i32))
129# error "Missing unsigned widening multiply"
130#endif
131
a9751609 132typedef enum TCGOpcode {
c61aaf7a 133#define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
c896fe29
FB
134#include "tcg-opc.h"
135#undef DEF
136 NB_OPS,
a9751609 137} TCGOpcode;
c896fe29
FB
138
139#define tcg_regset_clear(d) (d) = 0
140#define tcg_regset_set(d, s) (d) = (s)
141#define tcg_regset_set32(d, reg, val32) (d) |= (val32) << (reg)
7d301752
AJ
142#define tcg_regset_set_reg(d, r) (d) |= 1L << (r)
143#define tcg_regset_reset_reg(d, r) (d) &= ~(1L << (r))
c896fe29
FB
144#define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
145#define tcg_regset_or(d, a, b) (d) = (a) | (b)
146#define tcg_regset_and(d, a, b) (d) = (a) & (b)
147#define tcg_regset_andnot(d, a, b) (d) = (a) & ~(b)
148#define tcg_regset_not(d, a) (d) = ~(a)
149
1813e175 150#ifndef TCG_TARGET_INSN_UNIT_SIZE
5053361b
RH
151# error "Missing TCG_TARGET_INSN_UNIT_SIZE"
152#elif TCG_TARGET_INSN_UNIT_SIZE == 1
1813e175
RH
153typedef uint8_t tcg_insn_unit;
154#elif TCG_TARGET_INSN_UNIT_SIZE == 2
155typedef uint16_t tcg_insn_unit;
156#elif TCG_TARGET_INSN_UNIT_SIZE == 4
157typedef uint32_t tcg_insn_unit;
158#elif TCG_TARGET_INSN_UNIT_SIZE == 8
159typedef uint64_t tcg_insn_unit;
160#else
161/* The port better have done this. */
162#endif
163
164
c896fe29
FB
165typedef struct TCGRelocation {
166 struct TCGRelocation *next;
167 int type;
1813e175 168 tcg_insn_unit *ptr;
2ba7fae2 169 intptr_t addend;
c896fe29
FB
170} TCGRelocation;
171
172typedef struct TCGLabel {
51e3972c
RH
173 unsigned has_value : 1;
174 unsigned id : 31;
c896fe29 175 union {
2ba7fae2 176 uintptr_t value;
1813e175 177 tcg_insn_unit *value_ptr;
c896fe29
FB
178 TCGRelocation *first_reloc;
179 } u;
180} TCGLabel;
181
182typedef struct TCGPool {
183 struct TCGPool *next;
c44f945a
BS
184 int size;
185 uint8_t data[0] __attribute__ ((aligned));
c896fe29
FB
186} TCGPool;
187
188#define TCG_POOL_CHUNK_SIZE 32768
189
c4071c90 190#define TCG_MAX_TEMPS 512
c896fe29 191
b03cce8e
FB
192/* when the size of the arguments of a called function is smaller than
193 this value, they are statically allocated in the TB stack frame */
194#define TCG_STATIC_CALL_ARGS_SIZE 128
195
c02244a5
RH
196typedef enum TCGType {
197 TCG_TYPE_I32,
198 TCG_TYPE_I64,
199 TCG_TYPE_COUNT, /* number of different types */
c896fe29 200
3b6dac34 201 /* An alias for the size of the host register. */
c896fe29 202#if TCG_TARGET_REG_BITS == 32
3b6dac34 203 TCG_TYPE_REG = TCG_TYPE_I32,
c02244a5 204#else
3b6dac34 205 TCG_TYPE_REG = TCG_TYPE_I64,
c02244a5 206#endif
3b6dac34 207
d289837e
RH
208 /* An alias for the size of the native pointer. */
209#if UINTPTR_MAX == UINT32_MAX
210 TCG_TYPE_PTR = TCG_TYPE_I32,
211#else
212 TCG_TYPE_PTR = TCG_TYPE_I64,
213#endif
3b6dac34
RH
214
215 /* An alias for the size of the target "long", aka register. */
c02244a5
RH
216#if TARGET_LONG_BITS == 64
217 TCG_TYPE_TL = TCG_TYPE_I64,
c896fe29 218#else
c02244a5 219 TCG_TYPE_TL = TCG_TYPE_I32,
c896fe29 220#endif
c02244a5 221} TCGType;
c896fe29 222
6c5f4ead
RH
223/* Constants for qemu_ld and qemu_st for the Memory Operation field. */
224typedef enum TCGMemOp {
225 MO_8 = 0,
226 MO_16 = 1,
227 MO_32 = 2,
228 MO_64 = 3,
229 MO_SIZE = 3, /* Mask for the above. */
230
231 MO_SIGN = 4, /* Sign-extended, otherwise zero-extended. */
232
233 MO_BSWAP = 8, /* Host reverse endian. */
234#ifdef HOST_WORDS_BIGENDIAN
235 MO_LE = MO_BSWAP,
236 MO_BE = 0,
237#else
238 MO_LE = 0,
239 MO_BE = MO_BSWAP,
240#endif
241#ifdef TARGET_WORDS_BIGENDIAN
242 MO_TE = MO_BE,
243#else
244 MO_TE = MO_LE,
245#endif
246
dfb36305
RH
247 /* MO_UNALN accesses are never checked for alignment.
248 MO_ALIGN accesses will result in a call to the CPU's
249 do_unaligned_access hook if the guest address is not aligned.
250 The default depends on whether the target CPU defines ALIGNED_ONLY. */
251 MO_AMASK = 16,
252#ifdef ALIGNED_ONLY
253 MO_ALIGN = 0,
254 MO_UNALN = MO_AMASK,
255#else
256 MO_ALIGN = MO_AMASK,
257 MO_UNALN = 0,
258#endif
259
6c5f4ead
RH
260 /* Combinations of the above, for ease of use. */
261 MO_UB = MO_8,
262 MO_UW = MO_16,
263 MO_UL = MO_32,
264 MO_SB = MO_SIGN | MO_8,
265 MO_SW = MO_SIGN | MO_16,
266 MO_SL = MO_SIGN | MO_32,
267 MO_Q = MO_64,
268
269 MO_LEUW = MO_LE | MO_UW,
270 MO_LEUL = MO_LE | MO_UL,
271 MO_LESW = MO_LE | MO_SW,
272 MO_LESL = MO_LE | MO_SL,
273 MO_LEQ = MO_LE | MO_Q,
274
275 MO_BEUW = MO_BE | MO_UW,
276 MO_BEUL = MO_BE | MO_UL,
277 MO_BESW = MO_BE | MO_SW,
278 MO_BESL = MO_BE | MO_SL,
279 MO_BEQ = MO_BE | MO_Q,
280
281 MO_TEUW = MO_TE | MO_UW,
282 MO_TEUL = MO_TE | MO_UL,
283 MO_TESW = MO_TE | MO_SW,
284 MO_TESL = MO_TE | MO_SL,
285 MO_TEQ = MO_TE | MO_Q,
286
287 MO_SSIZE = MO_SIZE | MO_SIGN,
288} TCGMemOp;
289
c896fe29
FB
290typedef tcg_target_ulong TCGArg;
291
b6c73a6d
RH
292/* Define a type and accessor macros for variables. Using pointer types
293 is nice because it gives some level of type safely. Converting to and
294 from intptr_t rather than int reduces the number of sign-extension
295 instructions that get implied on 64-bit hosts. Users of tcg_gen_* don't
296 need to know about any of this, and should treat TCGv as an opaque type.
06ea77bc 297 In addition we do typechecking for different types of variables. TCGv_i32
a7812ae4 298 and TCGv_i64 are 32/64-bit variables respectively. TCGv and TCGv_ptr
b6c73a6d 299 are aliases for target_ulong and host pointer sized values respectively. */
ac56dd48 300
b6c73a6d
RH
301typedef struct TCGv_i32_d *TCGv_i32;
302typedef struct TCGv_i64_d *TCGv_i64;
303typedef struct TCGv_ptr_d *TCGv_ptr;
ac56dd48 304
b6c73a6d
RH
305static inline TCGv_i32 QEMU_ARTIFICIAL MAKE_TCGV_I32(intptr_t i)
306{
307 return (TCGv_i32)i;
308}
ac56dd48 309
b6c73a6d 310static inline TCGv_i64 QEMU_ARTIFICIAL MAKE_TCGV_I64(intptr_t i)
ac56dd48 311{
b6c73a6d
RH
312 return (TCGv_i64)i;
313}
ac56dd48 314
b6c73a6d 315static inline TCGv_ptr QEMU_ARTIFICIAL MAKE_TCGV_PTR(intptr_t i)
a7812ae4 316{
b6c73a6d
RH
317 return (TCGv_ptr)i;
318}
ac56dd48 319
b6c73a6d
RH
320static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I32(TCGv_i32 t)
321{
322 return (intptr_t)t;
323}
ac56dd48 324
b6c73a6d
RH
325static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_I64(TCGv_i64 t)
326{
327 return (intptr_t)t;
328}
329
330static inline intptr_t QEMU_ARTIFICIAL GET_TCGV_PTR(TCGv_ptr t)
331{
332 return (intptr_t)t;
333}
44e6acb0 334
ac56dd48 335#if TCG_TARGET_REG_BITS == 32
b6c73a6d
RH
336#define TCGV_LOW(t) MAKE_TCGV_I32(GET_TCGV_I64(t))
337#define TCGV_HIGH(t) MAKE_TCGV_I32(GET_TCGV_I64(t) + 1)
ac56dd48
PB
338#endif
339
43e860ef
AJ
340#define TCGV_EQUAL_I32(a, b) (GET_TCGV_I32(a) == GET_TCGV_I32(b))
341#define TCGV_EQUAL_I64(a, b) (GET_TCGV_I64(a) == GET_TCGV_I64(b))
c1de788a 342#define TCGV_EQUAL_PTR(a, b) (GET_TCGV_PTR(a) == GET_TCGV_PTR(b))
43e860ef 343
a50f5b91 344/* Dummy definition to avoid compiler warnings. */
a7812ae4
PB
345#define TCGV_UNUSED_I32(x) x = MAKE_TCGV_I32(-1)
346#define TCGV_UNUSED_I64(x) x = MAKE_TCGV_I64(-1)
c1de788a 347#define TCGV_UNUSED_PTR(x) x = MAKE_TCGV_PTR(-1)
a50f5b91 348
afcb92be
RH
349#define TCGV_IS_UNUSED_I32(x) (GET_TCGV_I32(x) == -1)
350#define TCGV_IS_UNUSED_I64(x) (GET_TCGV_I64(x) == -1)
c1de788a 351#define TCGV_IS_UNUSED_PTR(x) (GET_TCGV_PTR(x) == -1)
afcb92be 352
c896fe29 353/* call flags */
78505279
AJ
354/* Helper does not read globals (either directly or through an exception). It
355 implies TCG_CALL_NO_WRITE_GLOBALS. */
356#define TCG_CALL_NO_READ_GLOBALS 0x0010
357/* Helper does not write globals */
358#define TCG_CALL_NO_WRITE_GLOBALS 0x0020
359/* Helper can be safely suppressed if the return value is not used. */
360#define TCG_CALL_NO_SIDE_EFFECTS 0x0040
361
362/* convenience version of most used call flags */
363#define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
364#define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
365#define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
366#define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
367#define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
368
39cf05d3 369/* used to align parameters */
a7812ae4 370#define TCG_CALL_DUMMY_TCGV MAKE_TCGV_I32(-1)
39cf05d3
FB
371#define TCG_CALL_DUMMY_ARG ((TCGArg)(-1))
372
a93cf9df
SW
373/* Conditions. Note that these are laid out for easy manipulation by
374 the functions below:
0aed257f
RH
375 bit 0 is used for inverting;
376 bit 1 is signed,
377 bit 2 is unsigned,
378 bit 3 is used with bit 0 for swapping signed/unsigned. */
c896fe29 379typedef enum {
0aed257f
RH
380 /* non-signed */
381 TCG_COND_NEVER = 0 | 0 | 0 | 0,
382 TCG_COND_ALWAYS = 0 | 0 | 0 | 1,
383 TCG_COND_EQ = 8 | 0 | 0 | 0,
384 TCG_COND_NE = 8 | 0 | 0 | 1,
385 /* signed */
386 TCG_COND_LT = 0 | 0 | 2 | 0,
387 TCG_COND_GE = 0 | 0 | 2 | 1,
388 TCG_COND_LE = 8 | 0 | 2 | 0,
389 TCG_COND_GT = 8 | 0 | 2 | 1,
c896fe29 390 /* unsigned */
0aed257f
RH
391 TCG_COND_LTU = 0 | 4 | 0 | 0,
392 TCG_COND_GEU = 0 | 4 | 0 | 1,
393 TCG_COND_LEU = 8 | 4 | 0 | 0,
394 TCG_COND_GTU = 8 | 4 | 0 | 1,
c896fe29
FB
395} TCGCond;
396
1c086220 397/* Invert the sense of the comparison. */
401d466d
RH
398static inline TCGCond tcg_invert_cond(TCGCond c)
399{
400 return (TCGCond)(c ^ 1);
401}
402
1c086220
RH
403/* Swap the operands in a comparison. */
404static inline TCGCond tcg_swap_cond(TCGCond c)
405{
0aed257f 406 return c & 6 ? (TCGCond)(c ^ 9) : c;
1c086220
RH
407}
408
d1e321b8 409/* Create an "unsigned" version of a "signed" comparison. */
ff44c2f3
RH
410static inline TCGCond tcg_unsigned_cond(TCGCond c)
411{
0aed257f 412 return c & 2 ? (TCGCond)(c ^ 6) : c;
ff44c2f3
RH
413}
414
d1e321b8 415/* Must a comparison be considered unsigned? */
bcc66562
RH
416static inline bool is_unsigned_cond(TCGCond c)
417{
0aed257f 418 return (c & 4) != 0;
bcc66562
RH
419}
420
d1e321b8
RH
421/* Create a "high" version of a double-word comparison.
422 This removes equality from a LTE or GTE comparison. */
423static inline TCGCond tcg_high_cond(TCGCond c)
424{
425 switch (c) {
426 case TCG_COND_GE:
427 case TCG_COND_LE:
428 case TCG_COND_GEU:
429 case TCG_COND_LEU:
430 return (TCGCond)(c ^ 8);
431 default:
432 return c;
433 }
434}
435
00c8fa9f
EC
436typedef enum TCGTempVal {
437 TEMP_VAL_DEAD,
438 TEMP_VAL_REG,
439 TEMP_VAL_MEM,
440 TEMP_VAL_CONST,
441} TCGTempVal;
c896fe29 442
c896fe29 443typedef struct TCGTemp {
00c8fa9f
EC
444 unsigned int reg:8;
445 unsigned int mem_reg:8;
446 TCGTempVal val_type:8;
447 TCGType base_type:8;
448 TCGType type:8;
c896fe29
FB
449 unsigned int fixed_reg:1;
450 unsigned int mem_coherent:1;
451 unsigned int mem_allocated:1;
5225d669 452 unsigned int temp_local:1; /* If true, the temp is saved across
641d5fbe 453 basic blocks. Otherwise, it is not
5225d669 454 preserved across basic blocks. */
e8996ee0 455 unsigned int temp_allocated:1; /* never used for code gen */
00c8fa9f
EC
456
457 tcg_target_long val;
458 intptr_t mem_offset;
c896fe29
FB
459 const char *name;
460} TCGTemp;
461
c896fe29
FB
462typedef struct TCGContext TCGContext;
463
0ec9eabc
RH
464typedef struct TCGTempSet {
465 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
466} TCGTempSet;
467
c45cb8bb
RH
468typedef struct TCGOp {
469 TCGOpcode opc : 8;
470
471 /* The number of out and in parameter for a call. */
472 unsigned callo : 2;
473 unsigned calli : 6;
474
475 /* Index of the arguments for this op, or -1 for zero-operand ops. */
476 signed args : 16;
477
478 /* Index of the prex/next op, or -1 for the end of the list. */
479 signed prev : 16;
480 signed next : 16;
481} TCGOp;
482
483QEMU_BUILD_BUG_ON(NB_OPS > 0xff);
484QEMU_BUILD_BUG_ON(OPC_BUF_SIZE >= 0x7fff);
485QEMU_BUILD_BUG_ON(OPPARAM_BUF_SIZE >= 0x7fff);
486
c896fe29
FB
487struct TCGContext {
488 uint8_t *pool_cur, *pool_end;
4055299e 489 TCGPool *pool_first, *pool_current, *pool_first_large;
c896fe29 490 int nb_labels;
c896fe29
FB
491 int nb_globals;
492 int nb_temps;
c896fe29
FB
493
494 /* goto_tb support */
1813e175 495 tcg_insn_unit *code_buf;
fe7e1d3e 496 uintptr_t *tb_next;
c896fe29
FB
497 uint16_t *tb_next_offset;
498 uint16_t *tb_jmp_offset; /* != NULL if USE_DIRECT_JUMP */
499
641d5fbe 500 /* liveness analysis */
866cb6cb
AJ
501 uint16_t *op_dead_args; /* for each operation, each bit tells if the
502 corresponding argument is dead */
ec7a869d
AJ
503 uint8_t *op_sync_args; /* for each operation, each bit tells if the
504 corresponding output argument needs to be
505 sync to memory. */
641d5fbe 506
c896fe29 507 TCGRegSet reserved_regs;
e2c6d1b4
RH
508 intptr_t current_frame_offset;
509 intptr_t frame_start;
510 intptr_t frame_end;
c896fe29
FB
511 int frame_reg;
512
1813e175 513 tcg_insn_unit *code_ptr;
c896fe29 514
6e085f72 515 GHashTable *helpers;
a23a9ec6
FB
516
517#ifdef CONFIG_PROFILER
518 /* profiling info */
519 int64_t tb_count1;
520 int64_t tb_count;
521 int64_t op_count; /* total insn count */
522 int op_count_max; /* max insn per TB */
523 int64_t temp_count;
524 int temp_count_max;
a23a9ec6
FB
525 int64_t del_op_count;
526 int64_t code_in_len;
527 int64_t code_out_len;
528 int64_t interm_time;
529 int64_t code_time;
530 int64_t la_time;
c5cc28ff 531 int64_t opt_time;
a23a9ec6
FB
532 int64_t restore_count;
533 int64_t restore_time;
534#endif
27bfd83c
PM
535
536#ifdef CONFIG_DEBUG_TCG
537 int temps_in_use;
0a209d4b 538 int goto_tb_issue_mask;
27bfd83c 539#endif
b76f0d8c 540
c45cb8bb
RH
541 int gen_first_op_idx;
542 int gen_last_op_idx;
543 int gen_next_op_idx;
544 int gen_next_parm_idx;
8232a46a 545
1813e175
RH
546 /* Code generation. Note that we specifically do not use tcg_insn_unit
547 here, because there's too much arithmetic throughout that relies
548 on addition and subtraction working on bytes. Rely on the GCC
549 extension that allows arithmetic on void*. */
0b0d3320 550 int code_gen_max_blocks;
1813e175
RH
551 void *code_gen_prologue;
552 void *code_gen_buffer;
0b0d3320
EV
553 size_t code_gen_buffer_size;
554 /* threshold to flush the translated code buffer */
555 size_t code_gen_buffer_max_size;
1813e175 556 void *code_gen_ptr;
0b0d3320 557
5e5f07e0
EV
558 TBContext tb_ctx;
559
9ecefc84
RH
560 /* The TCGBackendData structure is private to tcg-target.c. */
561 struct TCGBackendData *be;
c45cb8bb
RH
562
563 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
564 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
565
566 /* tells in which temporary a given register is. It does not take
567 into account fixed registers */
568 int reg_to_temp[TCG_TARGET_NB_REGS];
569
570 TCGOp gen_op_buf[OPC_BUF_SIZE];
571 TCGArg gen_opparam_buf[OPPARAM_BUF_SIZE];
572
573 target_ulong gen_opc_pc[OPC_BUF_SIZE];
574 uint16_t gen_opc_icount[OPC_BUF_SIZE];
575 uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
c896fe29
FB
576};
577
578extern TCGContext tcg_ctx;
c896fe29 579
fe700adb
RH
580/* The number of opcodes emitted so far. */
581static inline int tcg_op_buf_count(void)
582{
c45cb8bb 583 return tcg_ctx.gen_next_op_idx;
fe700adb
RH
584}
585
586/* Test for whether to terminate the TB for using too many opcodes. */
587static inline bool tcg_op_buf_full(void)
588{
589 return tcg_op_buf_count() >= OPC_MAX_SIZE;
590}
591
c896fe29
FB
592/* pool based memory allocation */
593
594void *tcg_malloc_internal(TCGContext *s, int size);
595void tcg_pool_reset(TCGContext *s);
596void tcg_pool_delete(TCGContext *s);
597
598static inline void *tcg_malloc(int size)
599{
600 TCGContext *s = &tcg_ctx;
601 uint8_t *ptr, *ptr_end;
602 size = (size + sizeof(long) - 1) & ~(sizeof(long) - 1);
603 ptr = s->pool_cur;
604 ptr_end = ptr + size;
605 if (unlikely(ptr_end > s->pool_end)) {
606 return tcg_malloc_internal(&tcg_ctx, size);
607 } else {
608 s->pool_cur = ptr_end;
609 return ptr;
610 }
611}
612
613void tcg_context_init(TCGContext *s);
9002ec79 614void tcg_prologue_init(TCGContext *s);
c896fe29
FB
615void tcg_func_start(TCGContext *s);
616
1813e175
RH
617int tcg_gen_code(TCGContext *s, tcg_insn_unit *gen_code_buf);
618int tcg_gen_code_search_pc(TCGContext *s, tcg_insn_unit *gen_code_buf,
619 long offset);
c896fe29 620
e2c6d1b4 621void tcg_set_frame(TCGContext *s, int reg, intptr_t start, intptr_t size);
a7812ae4
PB
622
623TCGv_i32 tcg_global_reg_new_i32(int reg, const char *name);
2f2f244d 624TCGv_i32 tcg_global_mem_new_i32(int reg, intptr_t offset, const char *name);
a7812ae4
PB
625TCGv_i32 tcg_temp_new_internal_i32(int temp_local);
626static inline TCGv_i32 tcg_temp_new_i32(void)
627{
628 return tcg_temp_new_internal_i32(0);
629}
630static inline TCGv_i32 tcg_temp_local_new_i32(void)
631{
632 return tcg_temp_new_internal_i32(1);
633}
634void tcg_temp_free_i32(TCGv_i32 arg);
635char *tcg_get_arg_str_i32(TCGContext *s, char *buf, int buf_size, TCGv_i32 arg);
636
637TCGv_i64 tcg_global_reg_new_i64(int reg, const char *name);
2f2f244d 638TCGv_i64 tcg_global_mem_new_i64(int reg, intptr_t offset, const char *name);
a7812ae4
PB
639TCGv_i64 tcg_temp_new_internal_i64(int temp_local);
640static inline TCGv_i64 tcg_temp_new_i64(void)
641d5fbe 641{
a7812ae4 642 return tcg_temp_new_internal_i64(0);
641d5fbe 643}
a7812ae4 644static inline TCGv_i64 tcg_temp_local_new_i64(void)
641d5fbe 645{
a7812ae4 646 return tcg_temp_new_internal_i64(1);
641d5fbe 647}
a7812ae4
PB
648void tcg_temp_free_i64(TCGv_i64 arg);
649char *tcg_get_arg_str_i64(TCGContext *s, char *buf, int buf_size, TCGv_i64 arg);
650
27bfd83c
PM
651#if defined(CONFIG_DEBUG_TCG)
652/* If you call tcg_clear_temp_count() at the start of a section of
653 * code which is not supposed to leak any TCG temporaries, then
654 * calling tcg_check_temp_count() at the end of the section will
655 * return 1 if the section did in fact leak a temporary.
656 */
657void tcg_clear_temp_count(void);
658int tcg_check_temp_count(void);
659#else
660#define tcg_clear_temp_count() do { } while (0)
661#define tcg_check_temp_count() 0
662#endif
663
405cf9ff 664void tcg_dump_info(FILE *f, fprintf_function cpu_fprintf);
246ae24d 665void tcg_dump_op_count(FILE *f, fprintf_function cpu_fprintf);
c896fe29
FB
666
667#define TCG_CT_ALIAS 0x80
668#define TCG_CT_IALIAS 0x40
669#define TCG_CT_REG 0x01
670#define TCG_CT_CONST 0x02 /* any constant of register size */
671
672typedef struct TCGArgConstraint {
5ff9d6a4
FB
673 uint16_t ct;
674 uint8_t alias_index;
c896fe29
FB
675 union {
676 TCGRegSet regs;
677 } u;
678} TCGArgConstraint;
679
680#define TCG_MAX_OP_ARGS 16
681
8399ad59
RH
682/* Bits for TCGOpDef->flags, 8 bits available. */
683enum {
684 /* Instruction defines the end of a basic block. */
685 TCG_OPF_BB_END = 0x01,
686 /* Instruction clobbers call registers and potentially update globals. */
687 TCG_OPF_CALL_CLOBBER = 0x02,
3d5c5f87
AJ
688 /* Instruction has side effects: it cannot be removed if its outputs
689 are not used, and might trigger exceptions. */
8399ad59
RH
690 TCG_OPF_SIDE_EFFECTS = 0x04,
691 /* Instruction operands are 64-bits (otherwise 32-bits). */
692 TCG_OPF_64BIT = 0x08,
c1a61f6c
RH
693 /* Instruction is optional and not implemented by the host, or insn
694 is generic and should not be implemened by the host. */
25c4d9cc 695 TCG_OPF_NOT_PRESENT = 0x10,
8399ad59 696};
c896fe29
FB
697
698typedef struct TCGOpDef {
699 const char *name;
700 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
701 uint8_t flags;
c896fe29
FB
702 TCGArgConstraint *args_ct;
703 int *sorted_args;
c68aaa18
SW
704#if defined(CONFIG_DEBUG_TCG)
705 int used;
706#endif
c896fe29 707} TCGOpDef;
8399ad59
RH
708
709extern TCGOpDef tcg_op_defs[];
2a24374a
SW
710extern const size_t tcg_op_defs_max;
711
c896fe29 712typedef struct TCGTargetOpDef {
a9751609 713 TCGOpcode op;
c896fe29
FB
714 const char *args_ct_str[TCG_MAX_OP_ARGS];
715} TCGTargetOpDef;
716
c896fe29
FB
717#define tcg_abort() \
718do {\
719 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
720 abort();\
721} while (0)
722
c552d6c0
RH
723#ifdef CONFIG_DEBUG_TCG
724# define tcg_debug_assert(X) do { assert(X); } while (0)
725#elif QEMU_GNUC_PREREQ(4, 5)
726# define tcg_debug_assert(X) \
727 do { if (!(X)) { __builtin_unreachable(); } } while (0)
728#else
729# define tcg_debug_assert(X) do { (void)(X); } while (0)
730#endif
731
c896fe29
FB
732void tcg_add_target_add_op_defs(const TCGTargetOpDef *tdefs);
733
8b73d49f 734#if UINTPTR_MAX == UINT32_MAX
ebecf363
PM
735#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I32(n))
736#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I32(GET_TCGV_PTR(n))
737
8b73d49f 738#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i32((intptr_t)(V)))
ebecf363
PM
739#define tcg_global_reg_new_ptr(R, N) \
740 TCGV_NAT_TO_PTR(tcg_global_reg_new_i32((R), (N)))
741#define tcg_global_mem_new_ptr(R, O, N) \
742 TCGV_NAT_TO_PTR(tcg_global_mem_new_i32((R), (O), (N)))
743#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i32())
744#define tcg_temp_free_ptr(T) tcg_temp_free_i32(TCGV_PTR_TO_NAT(T))
c896fe29 745#else
ebecf363
PM
746#define TCGV_NAT_TO_PTR(n) MAKE_TCGV_PTR(GET_TCGV_I64(n))
747#define TCGV_PTR_TO_NAT(n) MAKE_TCGV_I64(GET_TCGV_PTR(n))
748
8b73d49f 749#define tcg_const_ptr(V) TCGV_NAT_TO_PTR(tcg_const_i64((intptr_t)(V)))
ebecf363
PM
750#define tcg_global_reg_new_ptr(R, N) \
751 TCGV_NAT_TO_PTR(tcg_global_reg_new_i64((R), (N)))
752#define tcg_global_mem_new_ptr(R, O, N) \
753 TCGV_NAT_TO_PTR(tcg_global_mem_new_i64((R), (O), (N)))
754#define tcg_temp_new_ptr() TCGV_NAT_TO_PTR(tcg_temp_new_i64())
755#define tcg_temp_free_ptr(T) tcg_temp_free_i64(TCGV_PTR_TO_NAT(T))
c896fe29
FB
756#endif
757
bbb8a1b4
RH
758void tcg_gen_callN(TCGContext *s, void *func,
759 TCGArg ret, int nargs, TCGArg *args);
a7812ae4 760
0c627cdc 761void tcg_op_remove(TCGContext *s, TCGOp *op);
c45cb8bb 762void tcg_optimize(TCGContext *s);
8f2e8c07 763
a7812ae4 764/* only used for debugging purposes */
eeacee4d 765void tcg_dump_ops(TCGContext *s);
a7812ae4
PB
766
767void dump_ops(const uint16_t *opc_buf, const TCGArg *opparam_buf);
768TCGv_i32 tcg_const_i32(int32_t val);
769TCGv_i64 tcg_const_i64(int64_t val);
770TCGv_i32 tcg_const_local_i32(int32_t val);
771TCGv_i64 tcg_const_local_i64(int64_t val);
772
42a268c2
RH
773TCGLabel *gen_new_label(void);
774
775/**
776 * label_arg
777 * @l: label
778 *
779 * Encode a label for storage in the TCG opcode stream.
780 */
781
782static inline TCGArg label_arg(TCGLabel *l)
783{
51e3972c 784 return (uintptr_t)l;
42a268c2
RH
785}
786
787/**
788 * arg_label
789 * @i: value
790 *
791 * The opposite of label_arg. Retrieve a label from the
792 * encoding of the TCG opcode stream.
793 */
794
51e3972c 795static inline TCGLabel *arg_label(TCGArg i)
42a268c2 796{
51e3972c 797 return (TCGLabel *)(uintptr_t)i;
42a268c2
RH
798}
799
52a1f64e
RH
800/**
801 * tcg_ptr_byte_diff
802 * @a, @b: addresses to be differenced
803 *
804 * There are many places within the TCG backends where we need a byte
805 * difference between two pointers. While this can be accomplished
806 * with local casting, it's easy to get wrong -- especially if one is
807 * concerned with the signedness of the result.
808 *
809 * This version relies on GCC's void pointer arithmetic to get the
810 * correct result.
811 */
812
813static inline ptrdiff_t tcg_ptr_byte_diff(void *a, void *b)
814{
815 return a - b;
816}
817
818/**
819 * tcg_pcrel_diff
820 * @s: the tcg context
821 * @target: address of the target
822 *
823 * Produce a pc-relative difference, from the current code_ptr
824 * to the destination address.
825 */
826
827static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, void *target)
828{
829 return tcg_ptr_byte_diff(target, s->code_ptr);
830}
831
832/**
833 * tcg_current_code_size
834 * @s: the tcg context
835 *
836 * Compute the current code size within the translation block.
837 * This is used to fill in qemu's data structures for goto_tb.
838 */
839
840static inline size_t tcg_current_code_size(TCGContext *s)
841{
842 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
843}
844
59227d5d
RH
845/* Combine the TCGMemOp and mmu_idx parameters into a single value. */
846typedef uint32_t TCGMemOpIdx;
847
848/**
849 * make_memop_idx
850 * @op: memory operation
851 * @idx: mmu index
852 *
853 * Encode these values into a single parameter.
854 */
855static inline TCGMemOpIdx make_memop_idx(TCGMemOp op, unsigned idx)
856{
857 tcg_debug_assert(idx <= 15);
858 return (op << 4) | idx;
859}
860
861/**
862 * get_memop
863 * @oi: combined op/idx parameter
864 *
865 * Extract the memory operation from the combined value.
866 */
867static inline TCGMemOp get_memop(TCGMemOpIdx oi)
868{
869 return oi >> 4;
870}
871
872/**
873 * get_mmuidx
874 * @oi: combined op/idx parameter
875 *
876 * Extract the mmu index from the combined value.
877 */
878static inline unsigned get_mmuidx(TCGMemOpIdx oi)
879{
880 return oi & 15;
881}
882
0980011b
PM
883/**
884 * tcg_qemu_tb_exec:
885 * @env: CPUArchState * for the CPU
886 * @tb_ptr: address of generated code for the TB to execute
887 *
888 * Start executing code from a given translation block.
889 * Where translation blocks have been linked, execution
890 * may proceed from the given TB into successive ones.
891 * Control eventually returns only when some action is needed
892 * from the top-level loop: either control must pass to a TB
893 * which has not yet been directly linked, or an asynchronous
894 * event such as an interrupt needs handling.
895 *
896 * The return value is a pointer to the next TB to execute
897 * (if known; otherwise zero). This pointer is assumed to be
898 * 4-aligned, and the bottom two bits are used to return further
899 * information:
900 * 0, 1: the link between this TB and the next is via the specified
901 * TB index (0 or 1). That is, we left the TB via (the equivalent
902 * of) "goto_tb <index>". The main loop uses this to determine
903 * how to link the TB just executed to the next.
904 * 2: we are using instruction counting code generation, and we
905 * did not start executing this TB because the instruction counter
906 * would hit zero midway through it. In this case the next-TB pointer
907 * returned is the TB we were about to execute, and the caller must
908 * arrange to execute the remaining count of instructions.
378df4b2
PM
909 * 3: we stopped because the CPU's exit_request flag was set
910 * (usually meaning that there is an interrupt that needs to be
911 * handled). The next-TB pointer returned is the TB we were
912 * about to execute when we noticed the pending exit request.
0980011b
PM
913 *
914 * If the bottom two bits indicate an exit-via-index then the CPU
915 * state is correctly synchronised and ready for execution of the next
916 * TB (and in particular the guest PC is the address to execute next).
917 * Otherwise, we gave up on execution of this TB before it started, and
fee068e4
PC
918 * the caller must fix up the CPU state by calling the CPU's
919 * synchronize_from_tb() method with the next-TB pointer we return (falling
920 * back to calling the CPU's set_pc method with tb->pb if no
921 * synchronize_from_tb() method exists).
0980011b
PM
922 *
923 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
924 * to this default (which just calls the prologue.code emitted by
925 * tcg_target_qemu_prologue()).
926 */
927#define TB_EXIT_MASK 3
928#define TB_EXIT_IDX0 0
929#define TB_EXIT_IDX1 1
930#define TB_EXIT_ICOUNT_EXPIRED 2
378df4b2 931#define TB_EXIT_REQUESTED 3
0980011b 932
5a58e884
PB
933#ifdef HAVE_TCG_QEMU_TB_EXEC
934uintptr_t tcg_qemu_tb_exec(CPUArchState *env, uint8_t *tb_ptr);
935#else
ce285b17 936# define tcg_qemu_tb_exec(env, tb_ptr) \
04d5a1da 937 ((uintptr_t (*)(void *, void *))tcg_ctx.code_gen_prologue)(env, tb_ptr)
932a6909 938#endif
813da627
RH
939
940void tcg_register_jit(void *buf, size_t buf_size);
b76f0d8c 941
e58eb534
RH
942/*
943 * Memory helpers that will be used by TCG generated code.
944 */
945#ifdef CONFIG_SOFTMMU
c8f94df5
RH
946/* Value zero-extended to tcg register size. */
947tcg_target_ulong helper_ret_ldub_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 948 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 949tcg_target_ulong helper_le_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 950 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 951tcg_target_ulong helper_le_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 952 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 953uint64_t helper_le_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 954 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 955tcg_target_ulong helper_be_lduw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 956 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 957tcg_target_ulong helper_be_ldul_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 958 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 959uint64_t helper_be_ldq_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 960 TCGMemOpIdx oi, uintptr_t retaddr);
e58eb534 961
c8f94df5
RH
962/* Value sign-extended to tcg register size. */
963tcg_target_ulong helper_ret_ldsb_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 964 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 965tcg_target_ulong helper_le_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 966 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 967tcg_target_ulong helper_le_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 968 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 969tcg_target_ulong helper_be_ldsw_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 970 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 971tcg_target_ulong helper_be_ldsl_mmu(CPUArchState *env, target_ulong addr,
3972ef6f 972 TCGMemOpIdx oi, uintptr_t retaddr);
c8f94df5 973
e58eb534 974void helper_ret_stb_mmu(CPUArchState *env, target_ulong addr, uint8_t val,
3972ef6f 975 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 976void helper_le_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 977 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 978void helper_le_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 979 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 980void helper_le_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 981 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 982void helper_be_stw_mmu(CPUArchState *env, target_ulong addr, uint16_t val,
3972ef6f 983 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 984void helper_be_stl_mmu(CPUArchState *env, target_ulong addr, uint32_t val,
3972ef6f 985 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 986void helper_be_stq_mmu(CPUArchState *env, target_ulong addr, uint64_t val,
3972ef6f 987 TCGMemOpIdx oi, uintptr_t retaddr);
867b3201 988
282dffc8
PD
989uint8_t helper_ret_ldb_cmmu(CPUArchState *env, target_ulong addr,
990 TCGMemOpIdx oi, uintptr_t retaddr);
991uint16_t helper_le_ldw_cmmu(CPUArchState *env, target_ulong addr,
992 TCGMemOpIdx oi, uintptr_t retaddr);
993uint32_t helper_le_ldl_cmmu(CPUArchState *env, target_ulong addr,
994 TCGMemOpIdx oi, uintptr_t retaddr);
995uint64_t helper_le_ldq_cmmu(CPUArchState *env, target_ulong addr,
996 TCGMemOpIdx oi, uintptr_t retaddr);
997uint16_t helper_be_ldw_cmmu(CPUArchState *env, target_ulong addr,
998 TCGMemOpIdx oi, uintptr_t retaddr);
999uint32_t helper_be_ldl_cmmu(CPUArchState *env, target_ulong addr,
1000 TCGMemOpIdx oi, uintptr_t retaddr);
1001uint64_t helper_be_ldq_cmmu(CPUArchState *env, target_ulong addr,
1002 TCGMemOpIdx oi, uintptr_t retaddr);
1003
867b3201
RH
1004/* Temporary aliases until backends are converted. */
1005#ifdef TARGET_WORDS_BIGENDIAN
1006# define helper_ret_ldsw_mmu helper_be_ldsw_mmu
1007# define helper_ret_lduw_mmu helper_be_lduw_mmu
1008# define helper_ret_ldsl_mmu helper_be_ldsl_mmu
1009# define helper_ret_ldul_mmu helper_be_ldul_mmu
282dffc8 1010# define helper_ret_ldl_mmu helper_be_ldul_mmu
867b3201
RH
1011# define helper_ret_ldq_mmu helper_be_ldq_mmu
1012# define helper_ret_stw_mmu helper_be_stw_mmu
1013# define helper_ret_stl_mmu helper_be_stl_mmu
1014# define helper_ret_stq_mmu helper_be_stq_mmu
282dffc8
PD
1015# define helper_ret_ldw_cmmu helper_be_ldw_cmmu
1016# define helper_ret_ldl_cmmu helper_be_ldl_cmmu
1017# define helper_ret_ldq_cmmu helper_be_ldq_cmmu
867b3201
RH
1018#else
1019# define helper_ret_ldsw_mmu helper_le_ldsw_mmu
1020# define helper_ret_lduw_mmu helper_le_lduw_mmu
1021# define helper_ret_ldsl_mmu helper_le_ldsl_mmu
1022# define helper_ret_ldul_mmu helper_le_ldul_mmu
282dffc8 1023# define helper_ret_ldl_mmu helper_le_ldul_mmu
867b3201
RH
1024# define helper_ret_ldq_mmu helper_le_ldq_mmu
1025# define helper_ret_stw_mmu helper_le_stw_mmu
1026# define helper_ret_stl_mmu helper_le_stl_mmu
1027# define helper_ret_stq_mmu helper_le_stq_mmu
282dffc8
PD
1028# define helper_ret_ldw_cmmu helper_le_ldw_cmmu
1029# define helper_ret_ldl_cmmu helper_le_ldl_cmmu
1030# define helper_ret_ldq_cmmu helper_le_ldq_cmmu
867b3201 1031#endif
e58eb534 1032
e58eb534
RH
1033#endif /* CONFIG_SOFTMMU */
1034
1035#endif /* TCG_H */
This page took 0.945227 seconds and 4 git commands to generate.