]> Git Repo - qemu.git/blame - target/cris/cpu.h
block/iscsi: avoid data corruption with cache=writeback
[qemu.git] / target / cris / cpu.h
CommitLineData
81fdc5f8
TS
1/*
2 * CRIS virtual CPU header
3 *
4 * Copyright (c) 2007 AXIS Communications AB
5 * Written by Edgar E. Iglesias
6 *
7 * This library is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU Lesser General Public
9 * License as published by the Free Software Foundation; either
10 * version 2 of the License, or (at your option) any later version.
11 *
12 * This library is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU Lesser General Public
8167ee88 18 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
81fdc5f8 19 */
07f5a258
MA
20
21#ifndef CRIS_CPU_H
22#define CRIS_CPU_H
81fdc5f8 23
7ad757b2 24#include "qemu-common.h"
28618ac6 25#include "cpu-qom.h"
7ad757b2 26
81fdc5f8
TS
27#define TARGET_LONG_BITS 32
28
9349b4f9 29#define CPUArchState struct CPUCRISState
c2764719 30
022c62cb 31#include "exec/cpu-defs.h"
81fdc5f8 32
1b1a38b0
EI
33#define EXCP_NMI 1
34#define EXCP_GURU 2
35#define EXCP_BUSFAULT 3
36#define EXCP_IRQ 4
37#define EXCP_BREAK 5
81fdc5f8 38
85097db6
RH
39/* CRIS-specific interrupt pending bits. */
40#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
41
3065839c
EI
42/* CRUS CPU device objects interrupt lines. */
43#define CRIS_CPU_IRQ 0
44#define CRIS_CPU_NMI 1
45
b41f7df0
EI
46/* Register aliases. R0 - R15 */
47#define R_FP 8
48#define R_SP 14
49#define R_ACR 15
50
51/* Support regs, P0 - P15 */
52#define PR_BZ 0
53#define PR_VR 1
54#define PR_PID 2
55#define PR_SRS 3
56#define PR_WZ 4
57#define PR_EXS 5
58#define PR_EDA 6
fb9fb692 59#define PR_PREFIX 6 /* On CRISv10 P6 is reserved, we use it as prefix. */
b41f7df0
EI
60#define PR_MOF 7
61#define PR_DZ 8
62#define PR_EBP 9
63#define PR_ERP 10
64#define PR_SRP 11
1b1a38b0 65#define PR_NRP 12
b41f7df0
EI
66#define PR_CCS 13
67#define PR_USP 14
f756c7a7 68#define PRV10_BRP 14
b41f7df0
EI
69#define PR_SPC 15
70
81fdc5f8 71/* CPU flags. */
1b1a38b0 72#define Q_FLAG 0x80000000
8219314b 73#define M_FLAG_V32 0x40000000
fb9fb692 74#define PFIX_FLAG 0x800 /* CRISv10 Only. */
774d5c5b
SS
75#define F_FLAG_V10 0x400
76#define P_FLAG_V10 0x200
81fdc5f8
TS
77#define S_FLAG 0x200
78#define R_FLAG 0x100
79#define P_FLAG 0x80
8219314b 80#define M_FLAG_V10 0x80
81fdc5f8 81#define U_FLAG 0x40
81fdc5f8
TS
82#define I_FLAG 0x20
83#define X_FLAG 0x10
84#define N_FLAG 0x08
85#define Z_FLAG 0x04
86#define V_FLAG 0x02
87#define C_FLAG 0x01
88#define ALU_FLAGS 0x1F
89
90/* Condition codes. */
91#define CC_CC 0
92#define CC_CS 1
93#define CC_NE 2
94#define CC_EQ 3
95#define CC_VC 4
96#define CC_VS 5
97#define CC_PL 6
98#define CC_MI 7
99#define CC_LS 8
100#define CC_HI 9
101#define CC_GE 10
102#define CC_LT 11
103#define CC_GT 12
104#define CC_LE 13
105#define CC_A 14
106#define CC_P 15
107
6ebbf390
JM
108#define NB_MMU_MODES 2
109
16a1b6e9
JQ
110typedef struct {
111 uint32_t hi;
112 uint32_t lo;
113} TLBSet;
114
81fdc5f8 115typedef struct CPUCRISState {
81fdc5f8 116 uint32_t regs[16];
b41f7df0 117 /* P0 - P15 are referred to as special registers in the docs. */
81fdc5f8 118 uint32_t pregs[16];
b41f7df0 119
64c7b9d8 120 /* Pseudo register for the PC. Not directly accessible on CRIS. */
81fdc5f8 121 uint32_t pc;
81fdc5f8 122
b41f7df0
EI
123 /* Pseudo register for the kernel stack. */
124 uint32_t ksp;
125
cf1d97f0
EI
126 /* Branch. */
127 int dslot;
81fdc5f8 128 int btaken;
cf1d97f0 129 uint32_t btarget;
81fdc5f8 130
81fdc5f8
TS
131 /* Condition flag tracking. */
132 uint32_t cc_op;
133 uint32_t cc_mask;
134 uint32_t cc_dest;
135 uint32_t cc_src;
136 uint32_t cc_result;
81fdc5f8
TS
137 /* size of the operation, 1 = byte, 2 = word, 4 = dword. */
138 int cc_size;
30abcfc7 139 /* X flag at the time of cc snapshot. */
81fdc5f8
TS
140 int cc_x;
141
fb9fb692
EI
142 /* CRIS has certain insns that lockout interrupts. */
143 int locked_irq;
786c02f1
EI
144 int interrupt_vector;
145 int fault_vector;
146 int trap_vector;
147
b41f7df0
EI
148 /* FIXME: add a check in the translator to avoid writing to support
149 register sets beyond the 4th. The ISA allows up to 256! but in
150 practice there is no core that implements more than 4.
151
152 Support function registers are used to control units close to the
153 core. Accesses do not pass down the normal hierarchy.
154 */
155 uint32_t sregs[4][16];
156
44cd42ee 157 /* Linear feedback shift reg in the mmu. Used to provide pseudo
67cc32eb 158 randomness for the 'hint' the mmu gives to sw for choosing valid
44cd42ee
EI
159 sets on TLB refills. */
160 uint32_t mmu_rand_lfsr;
161
b41f7df0
EI
162 /*
163 * We just store the stores to the tlbset here for later evaluation
164 * when the hw needs access to them.
165 *
166 * One for I and another for D.
167 */
16a1b6e9 168 TLBSet tlbsets[2][4][16];
b41f7df0 169
1f5c00cf
AB
170 /* Fields up to this point are cleared by a CPU reset */
171 struct {} end_reset_fields;
ebab1720 172
1f5c00cf
AB
173 CPU_COMMON
174
175 /* Members from load_info on are preserved across resets. */
176 void *load_info;
81fdc5f8
TS
177} CPUCRISState;
178
28618ac6
PB
179/**
180 * CRISCPU:
181 * @env: #CPUCRISState
182 *
183 * A CRIS CPU.
184 */
185struct CRISCPU {
186 /*< private >*/
187 CPUState parent_obj;
188 /*< public >*/
189
190 CPUCRISState env;
191};
192
193static inline CRISCPU *cris_env_get_cpu(CPUCRISState *env)
194{
195 return container_of(env, CRISCPU, env);
196}
197
198#define ENV_GET_CPU(e) CPU(cris_env_get_cpu(e))
199
200#define ENV_OFFSET offsetof(CRISCPU, env)
201
202#ifndef CONFIG_USER_ONLY
203extern const struct VMStateDescription vmstate_cris_cpu;
204#endif
205
206void cris_cpu_do_interrupt(CPUState *cpu);
207void crisv10_cpu_do_interrupt(CPUState *cpu);
208bool cris_cpu_exec_interrupt(CPUState *cpu, int int_req);
209
210void cris_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf,
211 int flags);
212
213hwaddr cris_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
214
215int crisv10_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
216int cris_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
217int cris_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
e739a48e 218
9fca5636 219CRISCPU *cpu_cris_init(const char *cpu_model);
81fdc5f8
TS
220/* you can call this signal handler from your SIGBUS and SIGSEGV
221 signal handlers to inform the virtual CPU of exceptions. non zero
222 is returned if the signal was handled by the virtual CPU. */
223int cpu_cris_signal_handler(int host_signum, void *pinfo,
224 void *puc);
81fdc5f8 225
d1a94fec
AF
226void cris_initialize_tcg(void);
227void cris_initialize_crisv10_tcg(void);
228
c3ce5a23
PB
229/* Instead of computing the condition codes after each CRIS instruction,
230 * QEMU just stores one operand (called CC_SRC), the result
231 * (called CC_DEST) and the type of operation (called CC_OP). When the
232 * condition codes are needed, the condition codes can be calculated
233 * using this information. Condition codes are not generated if they
234 * are only needed for conditional branches.
235 */
81fdc5f8
TS
236enum {
237 CC_OP_DYNAMIC, /* Use env->cc_op */
238 CC_OP_FLAGS,
81fdc5f8
TS
239 CC_OP_CMP,
240 CC_OP_MOVE,
81fdc5f8
TS
241 CC_OP_ADD,
242 CC_OP_ADDC,
243 CC_OP_MCP,
244 CC_OP_ADDU,
245 CC_OP_SUB,
246 CC_OP_SUBU,
247 CC_OP_NEG,
248 CC_OP_BTST,
249 CC_OP_MULS,
250 CC_OP_MULU,
251 CC_OP_DSTEP,
fb9fb692 252 CC_OP_MSTEP,
81fdc5f8
TS
253 CC_OP_BOUND,
254
255 CC_OP_OR,
256 CC_OP_AND,
257 CC_OP_XOR,
258 CC_OP_LSL,
259 CC_OP_LSR,
260 CC_OP_ASR,
261 CC_OP_LZ
262};
263
81fdc5f8
TS
264/* CRIS uses 8k pages. */
265#define TARGET_PAGE_BITS 13
bb7ec043 266#define MMAP_SHIFT TARGET_PAGE_BITS
81fdc5f8 267
52705890
RH
268#define TARGET_PHYS_ADDR_SPACE_BITS 32
269#define TARGET_VIRT_ADDR_SPACE_BITS 32
270
2994fd96 271#define cpu_init(cpu_model) CPU(cpu_cris_init(cpu_model))
9fca5636 272
81fdc5f8
TS
273#define cpu_signal_handler cpu_cris_signal_handler
274
6ebbf390
JM
275/* MMU modes definitions */
276#define MMU_MODE0_SUFFIX _kernel
277#define MMU_MODE1_SUFFIX _user
278#define MMU_USER_IDX 1
97ed5ccd 279static inline int cpu_mmu_index (CPUCRISState *env, bool ifetch)
6ebbf390 280{
b41f7df0 281 return !!(env->pregs[PR_CCS] & U_FLAG);
6ebbf390
JM
282}
283
7510454e 284int cris_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 285 int mmu_idx);
cc53adbc 286
9004627f 287/* Support function regs. */
81fdc5f8 288#define SFR_RW_GC_CFG 0][0
b41f7df0
EI
289#define SFR_RW_MM_CFG env->pregs[PR_SRS]][0
290#define SFR_RW_MM_KBASE_LO env->pregs[PR_SRS]][1
291#define SFR_RW_MM_KBASE_HI env->pregs[PR_SRS]][2
292#define SFR_R_MM_CAUSE env->pregs[PR_SRS]][3
293#define SFR_RW_MM_TLB_SEL env->pregs[PR_SRS]][4
294#define SFR_RW_MM_TLB_LO env->pregs[PR_SRS]][5
295#define SFR_RW_MM_TLB_HI env->pregs[PR_SRS]][6
81fdc5f8 296
022c62cb 297#include "exec/cpu-all.h"
622ed360 298
a1170bfd 299static inline void cpu_get_tb_cpu_state(CPUCRISState *env, target_ulong *pc,
89fee74a 300 target_ulong *cs_base, uint32_t *flags)
6b917547
AL
301{
302 *pc = env->pc;
303 *cs_base = 0;
304 *flags = env->dslot |
fb9fb692
EI
305 (env->pregs[PR_CCS] & (S_FLAG | P_FLAG | U_FLAG
306 | X_FLAG | PFIX_FLAG));
6b917547
AL
307}
308
40e9eddd 309#define cpu_list cris_cpu_list
9a78eead 310void cris_cpu_list(FILE *f, fprintf_function cpu_fprintf);
40e9eddd 311
81fdc5f8 312#endif
This page took 0.871976 seconds and 4 git commands to generate.