]> Git Repo - qemu.git/blame - target-mips/cpu.h
linux-headers: add unistd.h
[qemu.git] / target-mips / cpu.h
CommitLineData
6af0bf9c
FB
1#if !defined (__MIPS_CPU_H__)
2#define __MIPS_CPU_H__
3
3e457172
BS
4//#define DEBUG_OP
5
d94f0a8e 6#define ALIGNED_ONLY
4ad40f36 7
9349b4f9 8#define CPUArchState struct CPUMIPSState
c2764719 9
c5d6edc3 10#include "config.h"
9a78eead 11#include "qemu-common.h"
6af0bf9c 12#include "mips-defs.h"
022c62cb 13#include "exec/cpu-defs.h"
6b4c305c 14#include "fpu/softfloat.h"
6af0bf9c 15
ead9360e 16struct CPUMIPSState;
6af0bf9c 17
c227f099
AL
18typedef struct r4k_tlb_t r4k_tlb_t;
19struct r4k_tlb_t {
6af0bf9c 20 target_ulong VPN;
9c2149c8 21 uint32_t PageMask;
98c1b82b
PB
22 uint_fast8_t ASID;
23 uint_fast16_t G:1;
24 uint_fast16_t C0:3;
25 uint_fast16_t C1:3;
26 uint_fast16_t V0:1;
27 uint_fast16_t V1:1;
28 uint_fast16_t D0:1;
29 uint_fast16_t D1:1;
2fb58b73
LA
30 uint_fast16_t XI0:1;
31 uint_fast16_t XI1:1;
32 uint_fast16_t RI0:1;
33 uint_fast16_t RI1:1;
9456c2fb 34 uint_fast16_t EHINV:1;
284b731a 35 uint64_t PFN[2];
6af0bf9c 36};
6af0bf9c 37
3c7b48b7 38#if !defined(CONFIG_USER_ONLY)
ead9360e
TS
39typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
40struct CPUMIPSTLBContext {
41 uint32_t nb_tlb;
42 uint32_t tlb_in_use;
a8170e5e 43 int (*map_address) (struct CPUMIPSState *env, hwaddr *physical, int *prot, target_ulong address, int rw, int access_type);
895c2d04
BS
44 void (*helper_tlbwi)(struct CPUMIPSState *env);
45 void (*helper_tlbwr)(struct CPUMIPSState *env);
46 void (*helper_tlbp)(struct CPUMIPSState *env);
47 void (*helper_tlbr)(struct CPUMIPSState *env);
9456c2fb
LA
48 void (*helper_tlbinv)(struct CPUMIPSState *env);
49 void (*helper_tlbinvf)(struct CPUMIPSState *env);
ead9360e
TS
50 union {
51 struct {
c227f099 52 r4k_tlb_t tlb[MIPS_TLB_MAX];
ead9360e
TS
53 } r4k;
54 } mmu;
55};
3c7b48b7 56#endif
51b2772f 57
e97a391d
YK
58/* MSA Context */
59#define MSA_WRLEN (128)
60
61enum CPUMIPSMSADataFormat {
62 DF_BYTE = 0,
63 DF_HALF,
64 DF_WORD,
65 DF_DOUBLE
66};
67
68typedef union wr_t wr_t;
69union wr_t {
70 int8_t b[MSA_WRLEN/8];
71 int16_t h[MSA_WRLEN/16];
72 int32_t w[MSA_WRLEN/32];
73 int64_t d[MSA_WRLEN/64];
74};
75
c227f099
AL
76typedef union fpr_t fpr_t;
77union fpr_t {
ead9360e
TS
78 float64 fd; /* ieee double precision */
79 float32 fs[2];/* ieee single precision */
80 uint64_t d; /* binary double fixed-point */
81 uint32_t w[2]; /* binary single fixed-point */
e97a391d
YK
82/* FPU/MSA register mapping is not tested on big-endian hosts. */
83 wr_t wr; /* vector data */
ead9360e
TS
84};
85/* define FP_ENDIAN_IDX to access the same location
4ff9786c 86 * in the fpr_t union regardless of the host endianness
ead9360e 87 */
e2542fe2 88#if defined(HOST_WORDS_BIGENDIAN)
ead9360e
TS
89# define FP_ENDIAN_IDX 1
90#else
91# define FP_ENDIAN_IDX 0
c570fd16 92#endif
ead9360e
TS
93
94typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
95struct CPUMIPSFPUContext {
6af0bf9c 96 /* Floating point registers */
c227f099 97 fpr_t fpr[32];
6ea83fed 98 float_status fp_status;
5a5012ec 99 /* fpu implementation/revision register (fir) */
6af0bf9c 100 uint32_t fcr0;
7c979afd 101#define FCR0_FREP 29
b4dd99a3 102#define FCR0_UFRP 28
5a5012ec
TS
103#define FCR0_F64 22
104#define FCR0_L 21
105#define FCR0_W 20
106#define FCR0_3D 19
107#define FCR0_PS 18
108#define FCR0_D 17
109#define FCR0_S 16
110#define FCR0_PRID 8
111#define FCR0_REV 0
6ea83fed
FB
112 /* fcsr */
113 uint32_t fcr31;
f01be154
TS
114#define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
115#define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
116#define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
5a5012ec
TS
117#define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f)
118#define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f)
119#define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f)
120#define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
121#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0)
122#define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0)
123#define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0)
6ea83fed
FB
124#define FP_INEXACT 1
125#define FP_UNDERFLOW 2
126#define FP_OVERFLOW 4
127#define FP_DIV0 8
128#define FP_INVALID 16
129#define FP_UNIMPLEMENTED 32
ead9360e
TS
130};
131
623a930e 132#define NB_MMU_MODES 3
c20d594e 133#define TARGET_INSN_START_EXTRA_WORDS 2
6ebbf390 134
ead9360e
TS
135typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
136struct CPUMIPSMVPContext {
137 int32_t CP0_MVPControl;
138#define CP0MVPCo_CPA 3
139#define CP0MVPCo_STLB 2
140#define CP0MVPCo_VPC 1
141#define CP0MVPCo_EVP 0
142 int32_t CP0_MVPConf0;
143#define CP0MVPC0_M 31
144#define CP0MVPC0_TLBS 29
145#define CP0MVPC0_GS 28
146#define CP0MVPC0_PCP 27
147#define CP0MVPC0_PTLBE 16
148#define CP0MVPC0_TCA 15
149#define CP0MVPC0_PVPE 10
150#define CP0MVPC0_PTC 0
151 int32_t CP0_MVPConf1;
152#define CP0MVPC1_CIM 31
153#define CP0MVPC1_CIF 30
154#define CP0MVPC1_PCX 20
155#define CP0MVPC1_PCP2 10
156#define CP0MVPC1_PCP1 0
157};
158
c227f099 159typedef struct mips_def_t mips_def_t;
ead9360e
TS
160
161#define MIPS_SHADOW_SET_MAX 16
162#define MIPS_TC_MAX 5
f01be154 163#define MIPS_FPU_MAX 1
ead9360e 164#define MIPS_DSP_ACC 4
e98c0d17 165#define MIPS_KSCRATCH_NUM 6
ead9360e 166
b5dc7732
TS
167typedef struct TCState TCState;
168struct TCState {
169 target_ulong gpr[32];
170 target_ulong PC;
171 target_ulong HI[MIPS_DSP_ACC];
172 target_ulong LO[MIPS_DSP_ACC];
173 target_ulong ACX[MIPS_DSP_ACC];
174 target_ulong DSPControl;
175 int32_t CP0_TCStatus;
176#define CP0TCSt_TCU3 31
177#define CP0TCSt_TCU2 30
178#define CP0TCSt_TCU1 29
179#define CP0TCSt_TCU0 28
180#define CP0TCSt_TMX 27
181#define CP0TCSt_RNST 23
182#define CP0TCSt_TDS 21
183#define CP0TCSt_DT 20
184#define CP0TCSt_DA 15
185#define CP0TCSt_A 13
186#define CP0TCSt_TKSU 11
187#define CP0TCSt_IXMT 10
188#define CP0TCSt_TASID 0
189 int32_t CP0_TCBind;
190#define CP0TCBd_CurTC 21
191#define CP0TCBd_TBE 17
192#define CP0TCBd_CurVPE 0
193 target_ulong CP0_TCHalt;
194 target_ulong CP0_TCContext;
195 target_ulong CP0_TCSchedule;
196 target_ulong CP0_TCScheFBack;
197 int32_t CP0_Debug_tcstatus;
d279279e 198 target_ulong CP0_UserLocal;
e97a391d
YK
199
200 int32_t msacsr;
201
202#define MSACSR_FS 24
203#define MSACSR_FS_MASK (1 << MSACSR_FS)
204#define MSACSR_NX 18
205#define MSACSR_NX_MASK (1 << MSACSR_NX)
206#define MSACSR_CEF 2
207#define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
208#define MSACSR_RM 0
209#define MSACSR_RM_MASK (0x3 << MSACSR_RM)
210#define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
211 MSACSR_FS_MASK)
212
213 float_status msa_fp_status;
b5dc7732
TS
214};
215
ead9360e
TS
216typedef struct CPUMIPSState CPUMIPSState;
217struct CPUMIPSState {
b5dc7732 218 TCState active_tc;
f01be154 219 CPUMIPSFPUContext active_fpu;
b5dc7732 220
ead9360e 221 uint32_t current_tc;
f01be154 222 uint32_t current_fpu;
36d23958 223
e034e2c3 224 uint32_t SEGBITS;
6d35524c 225 uint32_t PABITS;
e117f526
LA
226#if defined(TARGET_MIPS64)
227# define PABITS_BASE 36
228#else
229# define PABITS_BASE 32
230#endif
b6d96bed 231 target_ulong SEGMask;
284b731a 232 uint64_t PAMask;
e117f526 233#define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
29929e34 234
e97a391d
YK
235 int32_t msair;
236#define MSAIR_ProcID 8
237#define MSAIR_Rev 0
238
9c2149c8 239 int32_t CP0_Index;
ead9360e 240 /* CP0_MVP* are per MVP registers. */
9c2149c8 241 int32_t CP0_Random;
ead9360e
TS
242 int32_t CP0_VPEControl;
243#define CP0VPECo_YSI 21
244#define CP0VPECo_GSI 20
245#define CP0VPECo_EXCPT 16
246#define CP0VPECo_TE 15
247#define CP0VPECo_TargTC 0
248 int32_t CP0_VPEConf0;
249#define CP0VPEC0_M 31
250#define CP0VPEC0_XTC 21
251#define CP0VPEC0_TCS 19
252#define CP0VPEC0_SCS 18
253#define CP0VPEC0_DSC 17
254#define CP0VPEC0_ICS 16
255#define CP0VPEC0_MVP 1
256#define CP0VPEC0_VPA 0
257 int32_t CP0_VPEConf1;
258#define CP0VPEC1_NCX 20
259#define CP0VPEC1_NCP2 10
260#define CP0VPEC1_NCP1 0
261 target_ulong CP0_YQMask;
262 target_ulong CP0_VPESchedule;
263 target_ulong CP0_VPEScheFBack;
264 int32_t CP0_VPEOpt;
265#define CP0VPEOpt_IWX7 15
266#define CP0VPEOpt_IWX6 14
267#define CP0VPEOpt_IWX5 13
268#define CP0VPEOpt_IWX4 12
269#define CP0VPEOpt_IWX3 11
270#define CP0VPEOpt_IWX2 10
271#define CP0VPEOpt_IWX1 9
272#define CP0VPEOpt_IWX0 8
273#define CP0VPEOpt_DWX7 7
274#define CP0VPEOpt_DWX6 6
275#define CP0VPEOpt_DWX5 5
276#define CP0VPEOpt_DWX4 4
277#define CP0VPEOpt_DWX3 3
278#define CP0VPEOpt_DWX2 2
279#define CP0VPEOpt_DWX1 1
280#define CP0VPEOpt_DWX0 0
284b731a
LA
281 uint64_t CP0_EntryLo0;
282 uint64_t CP0_EntryLo1;
2fb58b73
LA
283#if defined(TARGET_MIPS64)
284# define CP0EnLo_RI 63
285# define CP0EnLo_XI 62
286#else
287# define CP0EnLo_RI 31
288# define CP0EnLo_XI 30
289#endif
9c2149c8 290 target_ulong CP0_Context;
e98c0d17 291 target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
9c2149c8 292 int32_t CP0_PageMask;
7207c7f9 293 int32_t CP0_PageGrain_rw_bitmask;
9c2149c8 294 int32_t CP0_PageGrain;
7207c7f9
LA
295#define CP0PG_RIE 31
296#define CP0PG_XIE 30
e117f526 297#define CP0PG_ELPA 29
92ceb440 298#define CP0PG_IEC 27
9c2149c8 299 int32_t CP0_Wired;
ead9360e
TS
300 int32_t CP0_SRSConf0_rw_bitmask;
301 int32_t CP0_SRSConf0;
302#define CP0SRSC0_M 31
303#define CP0SRSC0_SRS3 20
304#define CP0SRSC0_SRS2 10
305#define CP0SRSC0_SRS1 0
306 int32_t CP0_SRSConf1_rw_bitmask;
307 int32_t CP0_SRSConf1;
308#define CP0SRSC1_M 31
309#define CP0SRSC1_SRS6 20
310#define CP0SRSC1_SRS5 10
311#define CP0SRSC1_SRS4 0
312 int32_t CP0_SRSConf2_rw_bitmask;
313 int32_t CP0_SRSConf2;
314#define CP0SRSC2_M 31
315#define CP0SRSC2_SRS9 20
316#define CP0SRSC2_SRS8 10
317#define CP0SRSC2_SRS7 0
318 int32_t CP0_SRSConf3_rw_bitmask;
319 int32_t CP0_SRSConf3;
320#define CP0SRSC3_M 31
321#define CP0SRSC3_SRS12 20
322#define CP0SRSC3_SRS11 10
323#define CP0SRSC3_SRS10 0
324 int32_t CP0_SRSConf4_rw_bitmask;
325 int32_t CP0_SRSConf4;
326#define CP0SRSC4_SRS15 20
327#define CP0SRSC4_SRS14 10
328#define CP0SRSC4_SRS13 0
9c2149c8 329 int32_t CP0_HWREna;
c570fd16 330 target_ulong CP0_BadVAddr;
aea14095
LA
331 uint32_t CP0_BadInstr;
332 uint32_t CP0_BadInstrP;
9c2149c8
TS
333 int32_t CP0_Count;
334 target_ulong CP0_EntryHi;
9456c2fb 335#define CP0EnHi_EHINV 10
9c2149c8
TS
336 int32_t CP0_Compare;
337 int32_t CP0_Status;
6af0bf9c
FB
338#define CP0St_CU3 31
339#define CP0St_CU2 30
340#define CP0St_CU1 29
341#define CP0St_CU0 28
342#define CP0St_RP 27
6ea83fed 343#define CP0St_FR 26
6af0bf9c 344#define CP0St_RE 25
7a387fff
TS
345#define CP0St_MX 24
346#define CP0St_PX 23
6af0bf9c
FB
347#define CP0St_BEV 22
348#define CP0St_TS 21
349#define CP0St_SR 20
350#define CP0St_NMI 19
351#define CP0St_IM 8
7a387fff
TS
352#define CP0St_KX 7
353#define CP0St_SX 6
354#define CP0St_UX 5
623a930e 355#define CP0St_KSU 3
6af0bf9c
FB
356#define CP0St_ERL 2
357#define CP0St_EXL 1
358#define CP0St_IE 0
9c2149c8 359 int32_t CP0_IntCtl;
ead9360e
TS
360#define CP0IntCtl_IPTI 29
361#define CP0IntCtl_IPPC1 26
362#define CP0IntCtl_VS 5
9c2149c8 363 int32_t CP0_SRSCtl;
ead9360e
TS
364#define CP0SRSCtl_HSS 26
365#define CP0SRSCtl_EICSS 18
366#define CP0SRSCtl_ESS 12
367#define CP0SRSCtl_PSS 6
368#define CP0SRSCtl_CSS 0
9c2149c8 369 int32_t CP0_SRSMap;
ead9360e
TS
370#define CP0SRSMap_SSV7 28
371#define CP0SRSMap_SSV6 24
372#define CP0SRSMap_SSV5 20
373#define CP0SRSMap_SSV4 16
374#define CP0SRSMap_SSV3 12
375#define CP0SRSMap_SSV2 8
376#define CP0SRSMap_SSV1 4
377#define CP0SRSMap_SSV0 0
9c2149c8 378 int32_t CP0_Cause;
7a387fff
TS
379#define CP0Ca_BD 31
380#define CP0Ca_TI 30
381#define CP0Ca_CE 28
382#define CP0Ca_DC 27
383#define CP0Ca_PCI 26
6af0bf9c 384#define CP0Ca_IV 23
7a387fff
TS
385#define CP0Ca_WP 22
386#define CP0Ca_IP 8
4de9b249 387#define CP0Ca_IP_mask 0x0000FF00
7a387fff 388#define CP0Ca_EC 2
c570fd16 389 target_ulong CP0_EPC;
9c2149c8 390 int32_t CP0_PRid;
b29a0341 391 int32_t CP0_EBase;
9c2149c8 392 int32_t CP0_Config0;
6af0bf9c
FB
393#define CP0C0_M 31
394#define CP0C0_K23 28
395#define CP0C0_KU 25
396#define CP0C0_MDU 20
aff2bc6d 397#define CP0C0_MM 18
6af0bf9c
FB
398#define CP0C0_BM 16
399#define CP0C0_BE 15
400#define CP0C0_AT 13
401#define CP0C0_AR 10
402#define CP0C0_MT 7
7a387fff 403#define CP0C0_VI 3
6af0bf9c 404#define CP0C0_K0 0
9c2149c8 405 int32_t CP0_Config1;
7a387fff 406#define CP0C1_M 31
6af0bf9c
FB
407#define CP0C1_MMU 25
408#define CP0C1_IS 22
409#define CP0C1_IL 19
410#define CP0C1_IA 16
411#define CP0C1_DS 13
412#define CP0C1_DL 10
413#define CP0C1_DA 7
7a387fff
TS
414#define CP0C1_C2 6
415#define CP0C1_MD 5
6af0bf9c
FB
416#define CP0C1_PC 4
417#define CP0C1_WR 3
418#define CP0C1_CA 2
419#define CP0C1_EP 1
420#define CP0C1_FP 0
9c2149c8 421 int32_t CP0_Config2;
7a387fff
TS
422#define CP0C2_M 31
423#define CP0C2_TU 28
424#define CP0C2_TS 24
425#define CP0C2_TL 20
426#define CP0C2_TA 16
427#define CP0C2_SU 12
428#define CP0C2_SS 8
429#define CP0C2_SL 4
430#define CP0C2_SA 0
9c2149c8 431 int32_t CP0_Config3;
7a387fff 432#define CP0C3_M 31
70409e67
MR
433#define CP0C3_BPG 30
434#define CP0C3_CMCGR 29
e97a391d 435#define CP0C3_MSAP 28
aea14095
LA
436#define CP0C3_BP 27
437#define CP0C3_BI 26
70409e67
MR
438#define CP0C3_IPLW 21
439#define CP0C3_MMAR 18
440#define CP0C3_MCU 17
bbfa8f72 441#define CP0C3_ISA_ON_EXC 16
70409e67 442#define CP0C3_ISA 14
d279279e 443#define CP0C3_ULRI 13
7207c7f9 444#define CP0C3_RXI 12
70409e67 445#define CP0C3_DSP2P 11
7a387fff
TS
446#define CP0C3_DSPP 10
447#define CP0C3_LPA 7
448#define CP0C3_VEIC 6
449#define CP0C3_VInt 5
450#define CP0C3_SP 4
70409e67 451#define CP0C3_CDMM 3
7a387fff
TS
452#define CP0C3_MT 2
453#define CP0C3_SM 1
454#define CP0C3_TL 0
8280b12c
MR
455 int32_t CP0_Config4;
456 int32_t CP0_Config4_rw_bitmask;
b4160af1 457#define CP0C4_M 31
9456c2fb 458#define CP0C4_IE 29
e98c0d17 459#define CP0C4_KScrExist 16
70409e67
MR
460#define CP0C4_MMUExtDef 14
461#define CP0C4_FTLBPageSize 8
462#define CP0C4_FTLBWays 4
463#define CP0C4_FTLBSets 0
464#define CP0C4_MMUSizeExt 0
8280b12c
MR
465 int32_t CP0_Config5;
466 int32_t CP0_Config5_rw_bitmask;
b4dd99a3
PJ
467#define CP0C5_M 31
468#define CP0C5_K 30
469#define CP0C5_CV 29
470#define CP0C5_EVA 28
471#define CP0C5_MSAEn 27
7c979afd
LA
472#define CP0C5_UFE 9
473#define CP0C5_FRE 8
faf1f68b 474#define CP0C5_SBRI 6
5204ea79 475#define CP0C5_MVH 5
ce9782f4 476#define CP0C5_LLB 4
b4dd99a3
PJ
477#define CP0C5_UFR 2
478#define CP0C5_NFExists 0
e397ee33
TS
479 int32_t CP0_Config6;
480 int32_t CP0_Config7;
ead9360e 481 /* XXX: Maybe make LLAddr per-TC? */
284b731a 482 uint64_t lladdr;
590bc601
PB
483 target_ulong llval;
484 target_ulong llnewval;
485 target_ulong llreg;
284b731a 486 uint64_t CP0_LLAddr_rw_bitmask;
2a6e32dd 487 int CP0_LLAddr_shift;
fd88b6ab
TS
488 target_ulong CP0_WatchLo[8];
489 int32_t CP0_WatchHi[8];
9c2149c8
TS
490 target_ulong CP0_XContext;
491 int32_t CP0_Framemask;
492 int32_t CP0_Debug;
ead9360e 493#define CP0DB_DBD 31
6af0bf9c
FB
494#define CP0DB_DM 30
495#define CP0DB_LSNM 28
496#define CP0DB_Doze 27
497#define CP0DB_Halt 26
498#define CP0DB_CNT 25
499#define CP0DB_IBEP 24
500#define CP0DB_DBEP 21
501#define CP0DB_IEXI 20
502#define CP0DB_VER 15
503#define CP0DB_DEC 10
504#define CP0DB_SSt 8
505#define CP0DB_DINT 5
506#define CP0DB_DIB 4
507#define CP0DB_DDBS 3
508#define CP0DB_DDBL 2
509#define CP0DB_DBp 1
510#define CP0DB_DSS 0
c570fd16 511 target_ulong CP0_DEPC;
9c2149c8 512 int32_t CP0_Performance0;
284b731a 513 uint64_t CP0_TagLo;
9c2149c8
TS
514 int32_t CP0_DataLo;
515 int32_t CP0_TagHi;
516 int32_t CP0_DataHi;
c570fd16 517 target_ulong CP0_ErrorEPC;
9c2149c8 518 int32_t CP0_DESAVE;
b5dc7732
TS
519 /* We waste some space so we can handle shadow registers like TCs. */
520 TCState tcs[MIPS_SHADOW_SET_MAX];
f01be154 521 CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
5cbdb3a3 522 /* QEMU */
6af0bf9c 523 int error_code;
aea14095
LA
524#define EXCP_TLB_NOMATCH 0x1
525#define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
6af0bf9c
FB
526 uint32_t hflags; /* CPU State */
527 /* TMASK defines different execution modes */
e117f526 528#define MIPS_HFLAG_TMASK 0x75807FF
79ef2c4c 529#define MIPS_HFLAG_MODE 0x00007 /* execution modes */
623a930e
TS
530 /* The KSU flags must be the lowest bits in hflags. The flag order
531 must be the same as defined for CP0 Status. This allows to use
532 the bits as the value of mmu_idx. */
79ef2c4c
NF
533#define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */
534#define MIPS_HFLAG_UM 0x00002 /* user mode flag */
535#define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */
536#define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */
537#define MIPS_HFLAG_DM 0x00004 /* Debug mode */
538#define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */
539#define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */
540#define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */
541#define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */
b8aa4598
TS
542 /* True if the MIPS IV COP1X instructions can be used. This also
543 controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
544 and RSQRT.D. */
79ef2c4c
NF
545#define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */
546#define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */
01f72885 547#define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */
79ef2c4c
NF
548#define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */
549#define MIPS_HFLAG_M16_SHIFT 10
4ad40f36
FB
550 /* If translation is interrupted between the branch instruction and
551 * the delay slot, record what type of branch it is so that we can
552 * resume translation properly. It might be possible to reduce
553 * this from three bits to two. */
339cd2a8 554#define MIPS_HFLAG_BMASK_BASE 0x803800
79ef2c4c
NF
555#define MIPS_HFLAG_B 0x00800 /* Unconditional branch */
556#define MIPS_HFLAG_BC 0x01000 /* Conditional branch */
557#define MIPS_HFLAG_BL 0x01800 /* Likely branch */
558#define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */
559 /* Extra flags about the current pending branch. */
b231c103 560#define MIPS_HFLAG_BMASK_EXT 0x7C000
79ef2c4c
NF
561#define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */
562#define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */
563#define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */
b231c103
YK
564#define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */
565#define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */
79ef2c4c 566#define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
853c3240 567 /* MIPS DSP resources access. */
b231c103
YK
568#define MIPS_HFLAG_DSP 0x080000 /* Enable access to MIPS DSP resources. */
569#define MIPS_HFLAG_DSPR2 0x100000 /* Enable access to MIPS DSPR2 resources. */
d279279e 570 /* Extra flag about HWREna register. */
b231c103 571#define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
faf1f68b 572#define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */
339cd2a8 573#define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */
e97a391d 574#define MIPS_HFLAG_MSA 0x1000000
7c979afd 575#define MIPS_HFLAG_FRE 0x2000000 /* FRE enabled */
e117f526 576#define MIPS_HFLAG_ELPA 0x4000000
6af0bf9c 577 target_ulong btarget; /* Jump / branch target */
1ba74fb8 578 target_ulong bcond; /* Branch condition (if needed) */
a316d335 579
7a387fff
TS
580 int SYNCI_Step; /* Address step size for SYNCI */
581 int CCRes; /* Cycle count resolution/divisor */
ead9360e
TS
582 uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
583 uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
e189e748 584 int insn_flags; /* Supported instruction set */
7a387fff 585
a316d335 586 CPU_COMMON
6ae81775 587
f0c3c505 588 /* Fields from here on are preserved across CPU reset. */
51cc2e78 589 CPUMIPSMVPContext *mvp;
3c7b48b7 590#if !defined(CONFIG_USER_ONLY)
51cc2e78 591 CPUMIPSTLBContext *tlb;
3c7b48b7 592#endif
51cc2e78 593
c227f099 594 const mips_def_t *cpu_model;
33ac7f16 595 void *irq[8];
1246b259 596 QEMUTimer *timer; /* Internal timer */
6af0bf9c
FB
597};
598
0f71a709
AF
599#include "cpu-qom.h"
600
3c7b48b7 601#if !defined(CONFIG_USER_ONLY)
a8170e5e 602int no_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 603 target_ulong address, int rw, int access_type);
a8170e5e 604int fixed_mmu_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 605 target_ulong address, int rw, int access_type);
a8170e5e 606int r4k_map_address (CPUMIPSState *env, hwaddr *physical, int *prot,
29929e34 607 target_ulong address, int rw, int access_type);
895c2d04
BS
608void r4k_helper_tlbwi(CPUMIPSState *env);
609void r4k_helper_tlbwr(CPUMIPSState *env);
610void r4k_helper_tlbp(CPUMIPSState *env);
611void r4k_helper_tlbr(CPUMIPSState *env);
9456c2fb
LA
612void r4k_helper_tlbinv(CPUMIPSState *env);
613void r4k_helper_tlbinvf(CPUMIPSState *env);
33d68b5f 614
c658b94f
AF
615void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
616 bool is_write, bool is_exec, int unused,
617 unsigned size);
3c7b48b7
PB
618#endif
619
9a78eead 620void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
647de6ca 621
9467d44c 622#define cpu_exec cpu_mips_exec
9467d44c 623#define cpu_signal_handler cpu_mips_signal_handler
c732abe2 624#define cpu_list mips_cpu_list
9467d44c 625
084d0497
RH
626extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
627extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
628
623a930e
TS
629/* MMU modes definitions. We carefully match the indices with our
630 hflags layout. */
6ebbf390 631#define MMU_MODE0_SUFFIX _kernel
623a930e
TS
632#define MMU_MODE1_SUFFIX _super
633#define MMU_MODE2_SUFFIX _user
634#define MMU_USER_IDX 2
97ed5ccd 635static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch)
6ebbf390 636{
623a930e 637 return env->hflags & MIPS_HFLAG_KSU;
6ebbf390
JM
638}
639
7db13fae 640static inline int cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
138afb02
EI
641{
642 int32_t pending;
643 int32_t status;
644 int r;
645
4cdc1cd1
AJ
646 if (!(env->CP0_Status & (1 << CP0St_IE)) ||
647 (env->CP0_Status & (1 << CP0St_EXL)) ||
648 (env->CP0_Status & (1 << CP0St_ERL)) ||
344eecf6
EI
649 /* Note that the TCStatus IXMT field is initialized to zero,
650 and only MT capable cores can set it to one. So we don't
651 need to check for MT capabilities here. */
652 (env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)) ||
4cdc1cd1
AJ
653 (env->hflags & MIPS_HFLAG_DM)) {
654 /* Interrupts are disabled */
655 return 0;
656 }
657
138afb02
EI
658 pending = env->CP0_Cause & CP0Ca_IP_mask;
659 status = env->CP0_Status & CP0Ca_IP_mask;
660
661 if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
662 /* A MIPS configured with a vectorizing external interrupt controller
663 will feed a vector into the Cause pending lines. The core treats
664 the status lines as a vector level, not as indiviual masks. */
665 r = pending > status;
666 } else {
667 /* A MIPS configured with compatibility or VInt (Vectored Interrupts)
668 treats the pending lines as individual interrupt lines, the status
669 lines are individual masks. */
670 r = pending & status;
671 }
672 return r;
673}
674
022c62cb 675#include "exec/cpu-all.h"
6af0bf9c
FB
676
677/* Memory access type :
678 * may be needed for precise access rights control and precise exceptions.
679 */
680enum {
681 /* 1 bit to define user level / supervisor access */
682 ACCESS_USER = 0x00,
683 ACCESS_SUPER = 0x01,
684 /* 1 bit to indicate direction */
685 ACCESS_STORE = 0x02,
686 /* Type of instruction that generated the access */
687 ACCESS_CODE = 0x10, /* Code fetch access */
688 ACCESS_INT = 0x20, /* Integer load/store access */
689 ACCESS_FLOAT = 0x30, /* floating point load/store access */
690};
691
692/* Exceptions */
693enum {
694 EXCP_NONE = -1,
695 EXCP_RESET = 0,
696 EXCP_SRESET,
697 EXCP_DSS,
698 EXCP_DINT,
14e51cc7
TS
699 EXCP_DDBL,
700 EXCP_DDBS,
6af0bf9c
FB
701 EXCP_NMI,
702 EXCP_MCHECK,
14e51cc7 703 EXCP_EXT_INTERRUPT, /* 8 */
6af0bf9c 704 EXCP_DFWATCH,
14e51cc7 705 EXCP_DIB,
6af0bf9c
FB
706 EXCP_IWATCH,
707 EXCP_AdEL,
708 EXCP_AdES,
709 EXCP_TLBF,
710 EXCP_IBE,
14e51cc7 711 EXCP_DBp, /* 16 */
6af0bf9c 712 EXCP_SYSCALL,
14e51cc7 713 EXCP_BREAK,
4ad40f36 714 EXCP_CpU,
6af0bf9c
FB
715 EXCP_RI,
716 EXCP_OVERFLOW,
717 EXCP_TRAP,
5a5012ec 718 EXCP_FPE,
14e51cc7 719 EXCP_DWATCH, /* 24 */
6af0bf9c
FB
720 EXCP_LTLBL,
721 EXCP_TLBL,
722 EXCP_TLBS,
723 EXCP_DBE,
ead9360e 724 EXCP_THREAD,
14e51cc7
TS
725 EXCP_MDMX,
726 EXCP_C2E,
727 EXCP_CACHE, /* 32 */
853c3240 728 EXCP_DSPDIS,
e97a391d
YK
729 EXCP_MSADIS,
730 EXCP_MSAFPE,
92ceb440
LA
731 EXCP_TLBXI,
732 EXCP_TLBRI,
14e51cc7 733
92ceb440 734 EXCP_LAST = EXCP_TLBRI,
6af0bf9c 735};
590bc601
PB
736/* Dummy exception for conditional stores. */
737#define EXCP_SC 0x100
6af0bf9c 738
f249412c
EI
739/*
740 * This is an interrnally generated WAKE request line.
741 * It is driven by the CPU itself. Raised when the MT
742 * block wants to wake a VPE from an inactive state and
743 * cleared when VPE goes from active to inactive.
744 */
745#define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
746
ea3e9847 747int cpu_mips_exec(CPUState *cpu);
78ce64f4 748void mips_tcg_init(void);
30bf942d 749MIPSCPU *cpu_mips_init(const char *cpu_model);
388bb21a 750int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
6af0bf9c 751
2994fd96 752#define cpu_init(cpu_model) CPU(cpu_mips_init(cpu_model))
30bf942d 753
b7e516ce
AF
754/* TODO QOM'ify CPU reset and remove */
755void cpu_state_reset(CPUMIPSState *s);
756
f9480ffc 757/* mips_timer.c */
7db13fae
AF
758uint32_t cpu_mips_get_random (CPUMIPSState *env);
759uint32_t cpu_mips_get_count (CPUMIPSState *env);
760void cpu_mips_store_count (CPUMIPSState *env, uint32_t value);
761void cpu_mips_store_compare (CPUMIPSState *env, uint32_t value);
762void cpu_mips_start_count(CPUMIPSState *env);
763void cpu_mips_stop_count(CPUMIPSState *env);
f9480ffc 764
5dc5d9f0 765/* mips_int.c */
7db13fae 766void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
5dc5d9f0 767
f9480ffc 768/* helper.c */
7510454e
AF
769int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
770 int mmu_idx);
3c7b48b7 771#if !defined(CONFIG_USER_ONLY)
7db13fae 772void r4k_invalidate_tlb (CPUMIPSState *env, int idx, int use_extra);
a8170e5e 773hwaddr cpu_mips_translate_address (CPUMIPSState *env, target_ulong address,
c36bbb28 774 int rw);
3c7b48b7 775#endif
1239b472 776target_ulong exception_resume_pc (CPUMIPSState *env);
f9480ffc 777
b7651e95
YK
778/* op_helper.c */
779extern unsigned int ieee_rm[];
780int ieee_ex_to_mips(int xcpt);
781
bb962386
MR
782static inline void restore_rounding_mode(CPUMIPSState *env)
783{
784 set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3],
785 &env->active_fpu.fp_status);
786}
787
788static inline void restore_flush_mode(CPUMIPSState *env)
789{
790 set_flush_to_zero((env->active_fpu.fcr31 & (1 << 24)) != 0,
791 &env->active_fpu.fp_status);
792}
793
64451111
LA
794static inline void restore_fp_status(CPUMIPSState *env)
795{
796 restore_rounding_mode(env);
797 restore_flush_mode(env);
798}
799
800static inline void restore_msa_fp_status(CPUMIPSState *env)
801{
802 float_status *status = &env->active_tc.msa_fp_status;
803 int rounding_mode = (env->active_tc.msacsr & MSACSR_RM_MASK) >> MSACSR_RM;
804 bool flush_to_zero = (env->active_tc.msacsr & MSACSR_FS_MASK) != 0;
805
806 set_float_rounding_mode(ieee_rm[rounding_mode], status);
807 set_flush_to_zero(flush_to_zero, status);
808 set_flush_inputs_to_zero(flush_to_zero, status);
809}
810
e117f526
LA
811static inline void restore_pamask(CPUMIPSState *env)
812{
813 if (env->hflags & MIPS_HFLAG_ELPA) {
814 env->PAMask = (1ULL << env->PABITS) - 1;
815 } else {
816 env->PAMask = PAMASK_BASE;
817 }
818}
819
7db13fae 820static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
6b917547
AL
821 target_ulong *cs_base, int *flags)
822{
823 *pc = env->active_tc.PC;
824 *cs_base = 0;
d279279e
PJ
825 *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
826 MIPS_HFLAG_HWRENA_ULR);
6b917547
AL
827}
828
7db13fae 829static inline int mips_vpe_active(CPUMIPSState *env)
f249412c
EI
830{
831 int active = 1;
832
833 /* Check that the VPE is enabled. */
834 if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
835 active = 0;
836 }
4abf79a4 837 /* Check that the VPE is activated. */
f249412c
EI
838 if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
839 active = 0;
840 }
841
842 /* Now verify that there are active thread contexts in the VPE.
843
844 This assumes the CPU model will internally reschedule threads
845 if the active one goes to sleep. If there are no threads available
846 the active one will be in a sleeping state, and we can turn off
847 the entire VPE. */
848 if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
849 /* TC is not activated. */
850 active = 0;
851 }
852 if (env->active_tc.CP0_TCHalt & 1) {
853 /* TC is in halt state. */
854 active = 0;
855 }
856
857 return active;
858}
859
022c62cb 860#include "exec/exec-all.h"
f081c76c 861
03e6e501
MR
862static inline void compute_hflags(CPUMIPSState *env)
863{
864 env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
865 MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
faf1f68b 866 MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2 |
e117f526
LA
867 MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | MIPS_HFLAG_FRE |
868 MIPS_HFLAG_ELPA);
03e6e501
MR
869 if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
870 !(env->CP0_Status & (1 << CP0St_ERL)) &&
871 !(env->hflags & MIPS_HFLAG_DM)) {
872 env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU;
873 }
874#if defined(TARGET_MIPS64)
d9224450
MR
875 if ((env->insn_flags & ISA_MIPS3) &&
876 (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
877 (env->CP0_Status & (1 << CP0St_PX)) ||
878 (env->CP0_Status & (1 << CP0St_UX)))) {
03e6e501
MR
879 env->hflags |= MIPS_HFLAG_64;
880 }
01f72885 881
c48245f0 882 if (!(env->insn_flags & ISA_MIPS3)) {
01f72885 883 env->hflags |= MIPS_HFLAG_AWRAP;
c48245f0
MR
884 } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) &&
885 !(env->CP0_Status & (1 << CP0St_UX))) {
886 env->hflags |= MIPS_HFLAG_AWRAP;
887 } else if (env->insn_flags & ISA_MIPS64R6) {
01f72885
LA
888 /* Address wrapping for Supervisor and Kernel is specified in R6 */
889 if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) &&
890 !(env->CP0_Status & (1 << CP0St_SX))) ||
891 (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) &&
892 !(env->CP0_Status & (1 << CP0St_KX)))) {
893 env->hflags |= MIPS_HFLAG_AWRAP;
894 }
03e6e501
MR
895 }
896#endif
a63eb0ce
LA
897 if (((env->CP0_Status & (1 << CP0St_CU0)) &&
898 !(env->insn_flags & ISA_MIPS32R6)) ||
03e6e501
MR
899 !(env->hflags & MIPS_HFLAG_KSU)) {
900 env->hflags |= MIPS_HFLAG_CP0;
901 }
902 if (env->CP0_Status & (1 << CP0St_CU1)) {
903 env->hflags |= MIPS_HFLAG_FPU;
904 }
905 if (env->CP0_Status & (1 << CP0St_FR)) {
906 env->hflags |= MIPS_HFLAG_F64;
907 }
faf1f68b
LA
908 if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) &&
909 (env->CP0_Config5 & (1 << CP0C5_SBRI))) {
910 env->hflags |= MIPS_HFLAG_SBRI;
911 }
853c3240
JL
912 if (env->insn_flags & ASE_DSPR2) {
913 /* Enables access MIPS DSP resources, now our cpu is DSP ASER2,
914 so enable to access DSPR2 resources. */
915 if (env->CP0_Status & (1 << CP0St_MX)) {
916 env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2;
917 }
918
919 } else if (env->insn_flags & ASE_DSP) {
920 /* Enables access MIPS DSP resources, now our cpu is DSP ASE,
921 so enable to access DSP resources. */
922 if (env->CP0_Status & (1 << CP0St_MX)) {
923 env->hflags |= MIPS_HFLAG_DSP;
924 }
925
926 }
03e6e501
MR
927 if (env->insn_flags & ISA_MIPS32R2) {
928 if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
929 env->hflags |= MIPS_HFLAG_COP1X;
930 }
931 } else if (env->insn_flags & ISA_MIPS32) {
932 if (env->hflags & MIPS_HFLAG_64) {
933 env->hflags |= MIPS_HFLAG_COP1X;
934 }
935 } else if (env->insn_flags & ISA_MIPS4) {
936 /* All supported MIPS IV CPUs use the XX (CU3) to enable
937 and disable the MIPS IV extensions to the MIPS III ISA.
938 Some other MIPS IV CPUs ignore the bit, so the check here
939 would be too restrictive for them. */
f45cb2f4 940 if (env->CP0_Status & (1U << CP0St_CU3)) {
03e6e501
MR
941 env->hflags |= MIPS_HFLAG_COP1X;
942 }
943 }
e97a391d
YK
944 if (env->insn_flags & ASE_MSA) {
945 if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) {
946 env->hflags |= MIPS_HFLAG_MSA;
947 }
948 }
7c979afd
LA
949 if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) {
950 if (env->CP0_Config5 & (1 << CP0C5_FRE)) {
951 env->hflags |= MIPS_HFLAG_FRE;
952 }
953 }
e117f526
LA
954 if (env->CP0_Config3 & (1 << CP0C3_LPA)) {
955 if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) {
956 env->hflags |= MIPS_HFLAG_ELPA;
957 }
958 }
03e6e501
MR
959}
960
81a423e6
MR
961#ifndef CONFIG_USER_ONLY
962/* Called for updates to CP0_Status. */
963static inline void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc)
964{
965 int32_t tcstatus, *tcst;
966 uint32_t v = cpu->CP0_Status;
967 uint32_t cu, mx, asid, ksu;
968 uint32_t mask = ((1 << CP0TCSt_TCU3)
969 | (1 << CP0TCSt_TCU2)
970 | (1 << CP0TCSt_TCU1)
971 | (1 << CP0TCSt_TCU0)
972 | (1 << CP0TCSt_TMX)
973 | (3 << CP0TCSt_TKSU)
974 | (0xff << CP0TCSt_TASID));
975
976 cu = (v >> CP0St_CU0) & 0xf;
977 mx = (v >> CP0St_MX) & 0x1;
978 ksu = (v >> CP0St_KSU) & 0x3;
979 asid = env->CP0_EntryHi & 0xff;
980
981 tcstatus = cu << CP0TCSt_TCU0;
982 tcstatus |= mx << CP0TCSt_TMX;
983 tcstatus |= ksu << CP0TCSt_TKSU;
984 tcstatus |= asid;
985
986 if (tc == cpu->current_tc) {
987 tcst = &cpu->active_tc.CP0_TCStatus;
988 } else {
989 tcst = &cpu->tcs[tc].CP0_TCStatus;
990 }
991
992 *tcst &= ~mask;
993 *tcst |= tcstatus;
994 compute_hflags(cpu);
995}
996
997static inline void cpu_mips_store_status(CPUMIPSState *env, target_ulong val)
998{
999 uint32_t mask = env->CP0_Status_rw_bitmask;
1000
1001 if (env->insn_flags & ISA_MIPS32R6) {
1002 bool has_supervisor = extract32(mask, CP0St_KSU, 2) == 0x3;
1003
1004 if (has_supervisor && extract32(val, CP0St_KSU, 2) == 0x3) {
1005 mask &= ~(3 << CP0St_KSU);
1006 }
1007 mask &= ~(((1 << CP0St_SR) | (1 << CP0St_NMI)) & val);
1008 }
1009
1010 env->CP0_Status = (env->CP0_Status & ~mask) | (val & mask);
1011 if (env->CP0_Config3 & (1 << CP0C3_MT)) {
1012 sync_c0_status(env, env, env->current_tc);
1013 } else {
1014 compute_hflags(env);
1015 }
1016}
1017
1018static inline void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val)
1019{
1020 uint32_t mask = 0x00C00300;
1021 uint32_t old = env->CP0_Cause;
1022 int i;
1023
1024 if (env->insn_flags & ISA_MIPS32R2) {
1025 mask |= 1 << CP0Ca_DC;
1026 }
1027 if (env->insn_flags & ISA_MIPS32R6) {
1028 mask &= ~((1 << CP0Ca_WP) & val);
1029 }
1030
1031 env->CP0_Cause = (env->CP0_Cause & ~mask) | (val & mask);
1032
1033 if ((old ^ env->CP0_Cause) & (1 << CP0Ca_DC)) {
1034 if (env->CP0_Cause & (1 << CP0Ca_DC)) {
1035 cpu_mips_stop_count(env);
1036 } else {
1037 cpu_mips_start_count(env);
1038 }
1039 }
1040
1041 /* Set/reset software interrupts */
1042 for (i = 0 ; i < 2 ; i++) {
1043 if ((old ^ env->CP0_Cause) & (1 << (CP0Ca_IP + i))) {
1044 cpu_mips_soft_irq(env, i, env->CP0_Cause & (1 << (CP0Ca_IP + i)));
1045 }
1046 }
1047}
1048#endif
1049
9c708c7f
PD
1050static inline void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env,
1051 uint32_t exception,
1052 int error_code,
1053 uintptr_t pc)
1054{
1055 CPUState *cs = CPU(mips_env_get_cpu(env));
1056
1057 if (exception < EXCP_SC) {
1058 qemu_log_mask(CPU_LOG_INT, "%s: %d %d\n",
1059 __func__, exception, error_code);
1060 }
1061 cs->exception_index = exception;
1062 env->error_code = error_code;
1063
1064 cpu_loop_exit_restore(cs, pc);
1065}
1066
1067static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env,
1068 uint32_t exception,
1069 uintptr_t pc)
1070{
1071 do_raise_exception_err(env, exception, 0, pc);
1072}
1073
6af0bf9c 1074#endif /* !defined (__MIPS_CPU_H__) */
This page took 0.963978 seconds and 4 git commands to generate.