]>
Commit | Line | Data |
---|---|---|
df2d8b3e IY |
1 | /* |
2 | * Q35 chipset based pc system emulator | |
3 | * | |
4 | * Copyright (c) 2003-2004 Fabrice Bellard | |
5 | * Copyright (c) 2009, 2010 | |
6 | * Isaku Yamahata <yamahata at valinux co jp> | |
7 | * VA Linux Systems Japan K.K. | |
8 | * Copyright (C) 2012 Jason Baron <[email protected]> | |
9 | * | |
10 | * This is based on pc.c, but heavily modified. | |
11 | * | |
12 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
13 | * of this software and associated documentation files (the "Software"), to deal | |
14 | * in the Software without restriction, including without limitation the rights | |
15 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
16 | * copies of the Software, and to permit persons to whom the Software is | |
17 | * furnished to do so, subject to the following conditions: | |
18 | * | |
19 | * The above copyright notice and this permission notice shall be included in | |
20 | * all copies or substantial portions of the Software. | |
21 | * | |
22 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
23 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
24 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
25 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
26 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
27 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
28 | * THE SOFTWARE. | |
29 | */ | |
83c9f4ca | 30 | #include "hw/hw.h" |
04920fc0 | 31 | #include "hw/loader.h" |
9c17d615 | 32 | #include "sysemu/arch_init.h" |
0d09e41a | 33 | #include "hw/i2c/smbus.h" |
83c9f4ca | 34 | #include "hw/boards.h" |
0d09e41a PB |
35 | #include "hw/timer/mc146818rtc.h" |
36 | #include "hw/xen/xen.h" | |
9c17d615 | 37 | #include "sysemu/kvm.h" |
83c9f4ca | 38 | #include "hw/kvm/clock.h" |
0d09e41a | 39 | #include "hw/pci-host/q35.h" |
022c62cb | 40 | #include "exec/address-spaces.h" |
0d09e41a | 41 | #include "hw/i386/ich9.h" |
60d8f328 | 42 | #include "hw/smbios/smbios.h" |
df2d8b3e IY |
43 | #include "hw/ide/pci.h" |
44 | #include "hw/ide/ahci.h" | |
45 | #include "hw/usb.h" | |
c87b1520 | 46 | #include "qemu/error-report.h" |
37fb569c | 47 | #include "migration/migration.h" |
df2d8b3e IY |
48 | |
49 | /* ICH9 AHCI has 6 ports */ | |
50 | #define MAX_SATA_PORTS 6 | |
51 | ||
72c194f7 | 52 | static bool has_acpi_build = true; |
384fb32e | 53 | static bool rsdp_in_ram = true; |
e6667f71 | 54 | static bool smbios_defaults = true; |
c97294ec | 55 | static bool smbios_legacy_mode; |
caad057b | 56 | static bool smbios_uuid_encoded = true; |
4e17997d MT |
57 | /* Make sure that guest addresses aligned at 1Gbyte boundaries get mapped to |
58 | * host addresses aligned at 1Gbyte boundaries. This way we can use 1GByte | |
59 | * pages in the host. | |
60 | */ | |
9a305c8f | 61 | static bool gigabyte_align = true; |
de268e13 | 62 | static bool has_reserved_memory = true; |
3ab135f3 | 63 | |
df2d8b3e | 64 | /* PC hardware initialisation */ |
3ef96221 | 65 | static void pc_q35_init(MachineState *machine) |
df2d8b3e | 66 | { |
ec68007a | 67 | PCMachineState *pcms = PC_MACHINE(machine); |
df2d8b3e | 68 | Q35PCIHost *q35_host; |
ce88812f | 69 | PCIHostState *phb; |
df2d8b3e IY |
70 | PCIBus *host_bus; |
71 | PCIDevice *lpc; | |
72 | BusState *idebus[MAX_SATA_PORTS]; | |
73 | ISADevice *rtc_state; | |
df2d8b3e IY |
74 | MemoryRegion *pci_memory; |
75 | MemoryRegion *rom_memory; | |
76 | MemoryRegion *ram_memory; | |
77 | GSIState *gsi_state; | |
78 | ISABus *isa_bus; | |
79 | int pci_enabled = 1; | |
df2d8b3e IY |
80 | qemu_irq *gsi; |
81 | qemu_irq *i8259; | |
82 | int i; | |
83 | ICH9LPCState *ich9_lpc; | |
84 | PCIDevice *ahci; | |
3459a625 | 85 | PcGuestInfo *guest_info; |
c87b1520 | 86 | ram_addr_t lowmem; |
d93162e1 | 87 | DriveInfo *hd[MAX_SATA_PORTS]; |
6cd2234c | 88 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
f0513d2c | 89 | |
4e17997d MT |
90 | /* Check whether RAM fits below 4G (leaving 1/2 GByte for IO memory |
91 | * and 256 Mbytes for PCI Express Enhanced Configuration Access Mapping | |
92 | * also known as MMCFG). | |
93 | * If it doesn't, we need to split it in chunks below and above 4G. | |
94 | * In any case, try to make sure that guest addresses aligned at | |
95 | * 1G boundaries get mapped to host addresses aligned at 1G boundaries. | |
96 | * For old machine types, use whatever split we used historically to avoid | |
97 | * breaking migration. | |
98 | */ | |
3ef96221 | 99 | if (machine->ram_size >= 0xb0000000) { |
c87b1520 DS |
100 | lowmem = gigabyte_align ? 0x80000000 : 0xb0000000; |
101 | } else { | |
102 | lowmem = 0xb0000000; | |
103 | } | |
104 | ||
a9dd38db | 105 | /* Handle the machine opt max-ram-below-4g. It is basically doing |
c87b1520 DS |
106 | * min(qemu limit, user limit). |
107 | */ | |
ec68007a EH |
108 | if (lowmem > pcms->max_ram_below_4g) { |
109 | lowmem = pcms->max_ram_below_4g; | |
c87b1520 DS |
110 | if (machine->ram_size - lowmem > lowmem && |
111 | lowmem & ((1ULL << 30) - 1)) { | |
112 | error_report("Warning: Large machine and max_ram_below_4g(%"PRIu64 | |
113 | ") not a multiple of 1G; possible bad performance.", | |
ec68007a | 114 | pcms->max_ram_below_4g); |
c87b1520 DS |
115 | } |
116 | } | |
117 | ||
118 | if (machine->ram_size >= lowmem) { | |
c0aa4e1e EH |
119 | pcms->above_4g_mem_size = machine->ram_size - lowmem; |
120 | pcms->below_4g_mem_size = lowmem; | |
df2d8b3e | 121 | } else { |
c0aa4e1e EH |
122 | pcms->above_4g_mem_size = 0; |
123 | pcms->below_4g_mem_size = machine->ram_size; | |
df2d8b3e IY |
124 | } |
125 | ||
91176e31 | 126 | if (xen_enabled() && xen_hvm_init(pcms, &ram_memory) != 0) { |
3c2a9669 DS |
127 | fprintf(stderr, "xen hardware virtual machine initialisation failed\n"); |
128 | exit(1); | |
129 | } | |
130 | ||
4884b7bf | 131 | pc_cpus_init(pcms); |
3c2a9669 DS |
132 | pc_acpi_init("q35-acpi-dsdt.aml"); |
133 | ||
134 | kvmclock_create(); | |
135 | ||
df2d8b3e IY |
136 | /* pci enabled */ |
137 | if (pci_enabled) { | |
138 | pci_memory = g_new(MemoryRegion, 1); | |
286690e3 | 139 | memory_region_init(pci_memory, NULL, "pci", UINT64_MAX); |
df2d8b3e IY |
140 | rom_memory = pci_memory; |
141 | } else { | |
142 | pci_memory = NULL; | |
143 | rom_memory = get_system_memory(); | |
144 | } | |
145 | ||
b9cfc918 | 146 | guest_info = pc_guest_info_init(pcms); |
6dd2a5c9 | 147 | guest_info->isapc_ram_fw = false; |
72c194f7 | 148 | guest_info->has_acpi_build = has_acpi_build; |
de268e13 | 149 | guest_info->has_reserved_memory = has_reserved_memory; |
384fb32e | 150 | guest_info->rsdp_in_ram = rsdp_in_ram; |
3459a625 | 151 | |
07fb6176 PB |
152 | /* Migration was not supported in 2.0 for Q35, so do not bother |
153 | * with this hack (see hw/i386/acpi-build.c). | |
154 | */ | |
155 | guest_info->legacy_acpi_table_size = 0; | |
156 | ||
e6667f71 | 157 | if (smbios_defaults) { |
b29ad07e | 158 | /* These values are guest ABI, do not change */ |
e6667f71 | 159 | smbios_set_defaults("QEMU", "Standard PC (Q35 + ICH9, 2009)", |
86299120 WH |
160 | mc->name, smbios_legacy_mode, smbios_uuid_encoded, |
161 | SMBIOS_ENTRY_POINT_21); | |
b29ad07e MA |
162 | } |
163 | ||
df2d8b3e IY |
164 | /* allocate ram and load rom/bios */ |
165 | if (!xen_enabled()) { | |
62b160c0 | 166 | pc_memory_init(pcms, get_system_memory(), |
3459a625 | 167 | rom_memory, &ram_memory, guest_info); |
df2d8b3e IY |
168 | } |
169 | ||
170 | /* irq lines */ | |
171 | gsi_state = g_malloc0(sizeof(*gsi_state)); | |
172 | if (kvm_irqchip_in_kernel()) { | |
173 | kvm_pc_setup_irq_routing(pci_enabled); | |
174 | gsi = qemu_allocate_irqs(kvm_pc_gsi_handler, gsi_state, | |
175 | GSI_NUM_PINS); | |
176 | } else { | |
177 | gsi = qemu_allocate_irqs(gsi_handler, gsi_state, GSI_NUM_PINS); | |
178 | } | |
179 | ||
180 | /* create pci host bus */ | |
181 | q35_host = Q35_HOST_DEVICE(qdev_create(NULL, TYPE_Q35_HOST_DEVICE)); | |
182 | ||
c52dc697 | 183 | object_property_add_child(qdev_get_machine(), "q35", OBJECT(q35_host), NULL); |
df2d8b3e IY |
184 | q35_host->mch.ram_memory = ram_memory; |
185 | q35_host->mch.pci_address_space = pci_memory; | |
186 | q35_host->mch.system_memory = get_system_memory(); | |
c7e775e4 | 187 | q35_host->mch.address_space_io = get_system_io(); |
c0aa4e1e EH |
188 | q35_host->mch.below_4g_mem_size = pcms->below_4g_mem_size; |
189 | q35_host->mch.above_4g_mem_size = pcms->above_4g_mem_size; | |
3459a625 | 190 | q35_host->mch.guest_info = guest_info; |
df2d8b3e IY |
191 | /* pci */ |
192 | qdev_init_nofail(DEVICE(q35_host)); | |
ce88812f HT |
193 | phb = PCI_HOST_BRIDGE(q35_host); |
194 | host_bus = phb->bus; | |
df2d8b3e IY |
195 | /* create ISA bus */ |
196 | lpc = pci_create_simple_multifunction(host_bus, PCI_DEVFN(ICH9_LPC_DEV, | |
197 | ICH9_LPC_FUNC), true, | |
198 | TYPE_ICH9_LPC_DEVICE); | |
781bbd6b IM |
199 | |
200 | object_property_add_link(OBJECT(machine), PC_MACHINE_ACPI_DEVICE_PROP, | |
201 | TYPE_HOTPLUG_HANDLER, | |
ec68007a | 202 | (Object **)&pcms->acpi_dev, |
781bbd6b IM |
203 | object_property_allow_set_link, |
204 | OBJ_PROP_LINK_UNREF_ON_RELEASE, &error_abort); | |
205 | object_property_set_link(OBJECT(machine), OBJECT(lpc), | |
206 | PC_MACHINE_ACPI_DEVICE_PROP, &error_abort); | |
207 | ||
df2d8b3e IY |
208 | ich9_lpc = ICH9_LPC_DEVICE(lpc); |
209 | ich9_lpc->pic = gsi; | |
210 | ich9_lpc->ioapic = gsi_state->ioapic_irq; | |
211 | pci_bus_irqs(host_bus, ich9_lpc_set_irq, ich9_lpc_map_irq, ich9_lpc, | |
212 | ICH9_LPC_NB_PIRQS); | |
91c3f2f0 | 213 | pci_bus_set_route_irq_fn(host_bus, ich9_route_intx_pin_to_irq); |
df2d8b3e IY |
214 | isa_bus = ich9_lpc->isa_bus; |
215 | ||
216 | /*end early*/ | |
217 | isa_bus_irqs(isa_bus, gsi); | |
218 | ||
219 | if (kvm_irqchip_in_kernel()) { | |
220 | i8259 = kvm_i8259_init(isa_bus); | |
221 | } else if (xen_enabled()) { | |
222 | i8259 = xen_interrupt_controller_init(); | |
223 | } else { | |
0b0cc076 | 224 | i8259 = i8259_init(isa_bus, pc_allocate_cpu_irq()); |
df2d8b3e IY |
225 | } |
226 | ||
227 | for (i = 0; i < ISA_NUM_IRQS; i++) { | |
228 | gsi_state->i8259_irq[i] = i8259[i]; | |
229 | } | |
230 | if (pci_enabled) { | |
552b48f4 | 231 | ioapic_init_gsi(gsi_state, "q35"); |
df2d8b3e IY |
232 | } |
233 | ||
234 | pc_register_ferr_irq(gsi[13]); | |
235 | ||
ec68007a EH |
236 | assert(pcms->vmport != ON_OFF_AUTO_MAX); |
237 | if (pcms->vmport == ON_OFF_AUTO_AUTO) { | |
238 | pcms->vmport = xen_enabled() ? ON_OFF_AUTO_OFF : ON_OFF_AUTO_ON; | |
d1048bef DS |
239 | } |
240 | ||
df2d8b3e | 241 | /* init basic PC hardware */ |
220a8846 | 242 | pc_basic_device_init(isa_bus, gsi, &rtc_state, !mc->no_floppy, |
ec68007a | 243 | (pcms->vmport != ON_OFF_AUTO_ON), 0xff0104); |
df2d8b3e IY |
244 | |
245 | /* connect pm stuff to lpc */ | |
ec68007a | 246 | ich9_lpc_pm_init(lpc, pc_machine_is_smm_enabled(pcms), !mc->no_tco); |
df2d8b3e IY |
247 | |
248 | /* ahci and SATA device, for q35 1 ahci controller is built-in */ | |
249 | ahci = pci_create_simple_multifunction(host_bus, | |
250 | PCI_DEVFN(ICH9_SATA1_DEV, | |
251 | ICH9_SATA1_FUNC), | |
252 | true, "ich9-ahci"); | |
253 | idebus[0] = qdev_get_child_bus(&ahci->qdev, "ide.0"); | |
254 | idebus[1] = qdev_get_child_bus(&ahci->qdev, "ide.1"); | |
01a2050f | 255 | g_assert(MAX_SATA_PORTS == ICH_AHCI(ahci)->ahci.ports); |
d93162e1 JS |
256 | ide_drive_get(hd, ICH_AHCI(ahci)->ahci.ports); |
257 | ahci_ide_create_devs(ahci, hd); | |
df2d8b3e | 258 | |
de77a243 | 259 | if (usb_enabled()) { |
df2d8b3e IY |
260 | /* Should we create 6 UHCI according to ich9 spec? */ |
261 | ehci_create_ich9_with_companions(host_bus, 0x1d); | |
262 | } | |
263 | ||
264 | /* TODO: Populate SPD eeprom data. */ | |
265 | smbus_eeprom_init(ich9_smb_init(host_bus, | |
266 | PCI_DEVFN(ICH9_SMB_DEV, ICH9_SMB_FUNC), | |
267 | 0xb100), | |
268 | 8, NULL, 0); | |
269 | ||
88076854 | 270 | pc_cmos_init(pcms, idebus[0], idebus[1], rtc_state); |
df2d8b3e IY |
271 | |
272 | /* the rest devices to which pci devfn is automatically assigned */ | |
273 | pc_vga_init(isa_bus, host_bus); | |
df2d8b3e IY |
274 | pc_nic_init(isa_bus, host_bus); |
275 | if (pci_enabled) { | |
276 | pc_pci_device_init(host_bus); | |
277 | } | |
278 | } | |
279 | ||
79859507 EH |
280 | /* Looking for a pc_compat_2_4() function? It doesn't exist. |
281 | * pc_compat_*() functions that run on machine-init time and | |
282 | * change global QEMU state are deprecated. Please don't create | |
283 | * one, and implement any pc-*-2.4 (and newer) compat code in | |
284 | * HW_COMPAT_*, PC_COMPAT_*, or * pc_*_machine_options(). | |
285 | */ | |
286 | ||
5cb50e0a JW |
287 | static void pc_compat_2_3(MachineState *machine) |
288 | { | |
355023f2 | 289 | PCMachineState *pcms = PC_MACHINE(machine); |
37fb569c | 290 | savevm_skip_section_footers(); |
355023f2 PB |
291 | if (kvm_enabled()) { |
292 | pcms->smm = ON_OFF_AUTO_OFF; | |
293 | } | |
13d16814 | 294 | global_state_set_optional(); |
61964c23 | 295 | savevm_skip_configuration(); |
5cb50e0a JW |
296 | } |
297 | ||
64bbd372 PB |
298 | static void pc_compat_2_2(MachineState *machine) |
299 | { | |
5cb50e0a | 300 | pc_compat_2_3(machine); |
384fb32e | 301 | rsdp_in_ram = false; |
54ed388b | 302 | machine->suppress_vmdesc = true; |
64bbd372 PB |
303 | } |
304 | ||
2cad57c7 EH |
305 | static void pc_compat_2_1(MachineState *machine) |
306 | { | |
91aa70ab IM |
307 | PCMachineState *pcms = PC_MACHINE(machine); |
308 | ||
64bbd372 | 309 | pc_compat_2_2(machine); |
91aa70ab | 310 | pcms->enforce_aligned_dimm = false; |
caad057b | 311 | smbios_uuid_encoded = false; |
5114e842 | 312 | x86_cpu_change_kvm_default("svm", NULL); |
2cad57c7 EH |
313 | } |
314 | ||
3ef96221 | 315 | static void pc_compat_2_0(MachineState *machine) |
3458b2b0 | 316 | { |
2cad57c7 | 317 | pc_compat_2_1(machine); |
c97294ec | 318 | smbios_legacy_mode = true; |
de268e13 | 319 | has_reserved_memory = false; |
927766c7 | 320 | pc_set_legacy_acpi_data_size(); |
3458b2b0 MT |
321 | } |
322 | ||
3ef96221 | 323 | static void pc_compat_1_7(MachineState *machine) |
b29ad07e | 324 | { |
3ef96221 | 325 | pc_compat_2_0(machine); |
e6667f71 | 326 | smbios_defaults = false; |
9a305c8f | 327 | gigabyte_align = false; |
ac41881b | 328 | option_rom_has_mr = true; |
5114e842 | 329 | x86_cpu_change_kvm_default("x2apic", NULL); |
b29ad07e MA |
330 | } |
331 | ||
3ef96221 | 332 | static void pc_compat_1_6(MachineState *machine) |
f8c457b8 | 333 | { |
3ef96221 | 334 | pc_compat_1_7(machine); |
98bc3ab0 | 335 | rom_file_has_mr = false; |
72c194f7 | 336 | has_acpi_build = false; |
f8c457b8 MT |
337 | } |
338 | ||
3ef96221 | 339 | static void pc_compat_1_5(MachineState *machine) |
9604f70f | 340 | { |
3ef96221 | 341 | pc_compat_1_6(machine); |
9604f70f MT |
342 | } |
343 | ||
3ef96221 | 344 | static void pc_compat_1_4(MachineState *machine) |
9953f882 | 345 | { |
3ef96221 | 346 | pc_compat_1_5(machine); |
89b439f3 EH |
347 | } |
348 | ||
99fbeafe EH |
349 | #define DEFINE_Q35_MACHINE(suffix, name, compatfn, optionfn) \ |
350 | static void pc_init_##suffix(MachineState *machine) \ | |
351 | { \ | |
352 | void (*compat)(MachineState *m) = (compatfn); \ | |
353 | if (compat) { \ | |
354 | compat(machine); \ | |
355 | } \ | |
356 | pc_q35_init(machine); \ | |
357 | } \ | |
358 | DEFINE_PC_MACHINE(suffix, name, pc_init_##suffix, optionfn) | |
3458b2b0 | 359 | |
9953f882 | 360 | |
865906f7 | 361 | static void pc_q35_machine_options(MachineClass *m) |
fddd179a | 362 | { |
fddd179a EH |
363 | m->family = "pc_q35"; |
364 | m->desc = "Standard PC (Q35 + ICH9, 2009)"; | |
365 | m->hot_add_cpu = pc_hot_add_cpu; | |
366 | m->units_per_default_bus = 1; | |
0b7783a7 EH |
367 | m->default_machine_opts = "firmware=bios-256k.bin"; |
368 | m->default_display = "std"; | |
369 | m->no_floppy = 1; | |
370 | m->no_tco = 0; | |
fddd179a EH |
371 | } |
372 | ||
87e896ab EH |
373 | static void pc_q35_2_5_machine_options(MachineClass *m) |
374 | { | |
375 | pc_q35_machine_options(m); | |
376 | m->alias = "q35"; | |
377 | } | |
378 | ||
379 | DEFINE_Q35_MACHINE(v2_5, "pc-q35-2.5", NULL, | |
380 | pc_q35_2_5_machine_options); | |
381 | ||
865906f7 | 382 | static void pc_q35_2_4_machine_options(MachineClass *m) |
fddd179a | 383 | { |
2f8b5008 | 384 | PCMachineClass *pcmc = PC_MACHINE_CLASS(m); |
87e896ab EH |
385 | pc_q35_2_5_machine_options(m); |
386 | m->alias = NULL; | |
2f8b5008 | 387 | pcmc->broken_reserved_end = true; |
aa8580cd | 388 | pcmc->inter_dimm_gap = false; |
87e896ab | 389 | SET_MACHINE_COMPAT(m, PC_COMPAT_2_4); |
fddd179a | 390 | } |
aeca6e8d | 391 | |
99fbeafe EH |
392 | DEFINE_Q35_MACHINE(v2_4, "pc-q35-2.4", NULL, |
393 | pc_q35_2_4_machine_options); | |
61f219df | 394 | |
5cb50e0a | 395 | |
865906f7 | 396 | static void pc_q35_2_3_machine_options(MachineClass *m) |
fddd179a EH |
397 | { |
398 | pc_q35_2_4_machine_options(m); | |
473a4946 | 399 | m->no_floppy = 0; |
92055797 | 400 | m->no_tco = 1; |
fddd179a | 401 | m->alias = NULL; |
25519b06 | 402 | SET_MACHINE_COMPAT(m, PC_COMPAT_2_3); |
fddd179a | 403 | } |
5cb50e0a | 404 | |
99fbeafe EH |
405 | DEFINE_Q35_MACHINE(v2_3, "pc-q35-2.3", pc_compat_2_3, |
406 | pc_q35_2_3_machine_options); | |
61f219df | 407 | |
64bbd372 | 408 | |
865906f7 | 409 | static void pc_q35_2_2_machine_options(MachineClass *m) |
fddd179a EH |
410 | { |
411 | pc_q35_2_3_machine_options(m); | |
25519b06 | 412 | SET_MACHINE_COMPAT(m, PC_COMPAT_2_2); |
fddd179a | 413 | } |
64bbd372 | 414 | |
99fbeafe EH |
415 | DEFINE_Q35_MACHINE(v2_2, "pc-q35-2.2", pc_compat_2_2, |
416 | pc_q35_2_2_machine_options); | |
61f219df | 417 | |
f9f21873 | 418 | |
865906f7 | 419 | static void pc_q35_2_1_machine_options(MachineClass *m) |
fddd179a EH |
420 | { |
421 | pc_q35_2_2_machine_options(m); | |
422 | m->default_display = NULL; | |
25519b06 | 423 | SET_MACHINE_COMPAT(m, PC_COMPAT_2_1); |
fddd179a | 424 | } |
f9f21873 | 425 | |
99fbeafe EH |
426 | DEFINE_Q35_MACHINE(v2_1, "pc-q35-2.1", pc_compat_2_1, |
427 | pc_q35_2_1_machine_options); | |
61f219df | 428 | |
3458b2b0 | 429 | |
865906f7 | 430 | static void pc_q35_2_0_machine_options(MachineClass *m) |
fddd179a EH |
431 | { |
432 | pc_q35_2_1_machine_options(m); | |
25519b06 | 433 | SET_MACHINE_COMPAT(m, PC_COMPAT_2_0); |
fddd179a | 434 | } |
3458b2b0 | 435 | |
99fbeafe EH |
436 | DEFINE_Q35_MACHINE(v2_0, "pc-q35-2.0", pc_compat_2_0, |
437 | pc_q35_2_0_machine_options); | |
61f219df | 438 | |
aeca6e8d | 439 | |
865906f7 | 440 | static void pc_q35_1_7_machine_options(MachineClass *m) |
fddd179a EH |
441 | { |
442 | pc_q35_2_0_machine_options(m); | |
443 | m->default_machine_opts = NULL; | |
25519b06 | 444 | SET_MACHINE_COMPAT(m, PC_COMPAT_1_7); |
fddd179a | 445 | } |
e9845f09 | 446 | |
99fbeafe EH |
447 | DEFINE_Q35_MACHINE(v1_7, "pc-q35-1.7", pc_compat_1_7, |
448 | pc_q35_1_7_machine_options); | |
61f219df | 449 | |
e9845f09 | 450 | |
865906f7 | 451 | static void pc_q35_1_6_machine_options(MachineClass *m) |
fddd179a EH |
452 | { |
453 | pc_q35_machine_options(m); | |
25519b06 | 454 | SET_MACHINE_COMPAT(m, PC_COMPAT_1_6); |
fddd179a | 455 | } |
a0dba644 | 456 | |
99fbeafe EH |
457 | DEFINE_Q35_MACHINE(v1_6, "pc-q35-1.6", pc_compat_1_6, |
458 | pc_q35_1_6_machine_options); | |
61f219df | 459 | |
45053fde | 460 | |
865906f7 | 461 | static void pc_q35_1_5_machine_options(MachineClass *m) |
fddd179a EH |
462 | { |
463 | pc_q35_1_6_machine_options(m); | |
25519b06 | 464 | SET_MACHINE_COMPAT(m, PC_COMPAT_1_5); |
fddd179a | 465 | } |
b6b5c8e4 | 466 | |
99fbeafe EH |
467 | DEFINE_Q35_MACHINE(v1_5, "pc-q35-1.5", pc_compat_1_5, |
468 | pc_q35_1_5_machine_options); | |
61f219df | 469 | |
df2d8b3e | 470 | |
865906f7 | 471 | static void pc_q35_1_4_machine_options(MachineClass *m) |
fddd179a EH |
472 | { |
473 | pc_q35_1_5_machine_options(m); | |
474 | m->hot_add_cpu = NULL; | |
25519b06 | 475 | SET_MACHINE_COMPAT(m, PC_COMPAT_1_4); |
fddd179a | 476 | } |
a0dba644 | 477 | |
99fbeafe EH |
478 | DEFINE_Q35_MACHINE(v1_4, "pc-q35-1.4", pc_compat_1_4, |
479 | pc_q35_1_4_machine_options); |