]>
Commit | Line | Data |
---|---|---|
420557e8 | 1 | /* |
ee76f82e | 2 | * QEMU Sun4m & Sun4d & Sun4c System Emulator |
5fafdf24 | 3 | * |
b81b3b10 | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
5fafdf24 | 5 | * |
420557e8 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "qemu-timer.h" | |
26 | #include "sun4m.h" | |
27 | #include "nvram.h" | |
28 | #include "sparc32_dma.h" | |
29 | #include "fdc.h" | |
30 | #include "sysemu.h" | |
31 | #include "net.h" | |
32 | #include "boards.h" | |
d2c63fc1 | 33 | #include "firmware_abi.h" |
8b17de88 | 34 | #include "scsi.h" |
22548760 BS |
35 | #include "pc.h" |
36 | #include "isa.h" | |
3cce6243 | 37 | #include "fw_cfg.h" |
b4ed08e0 | 38 | #include "escc.h" |
d2c63fc1 | 39 | |
b3a23197 | 40 | //#define DEBUG_IRQ |
420557e8 | 41 | |
36cd9210 BS |
42 | /* |
43 | * Sun4m architecture was used in the following machines: | |
44 | * | |
45 | * SPARCserver 6xxMP/xx | |
77f193da BS |
46 | * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15), |
47 | * SPARCclassic X (4/10) | |
36cd9210 BS |
48 | * SPARCstation LX/ZX (4/30) |
49 | * SPARCstation Voyager | |
50 | * SPARCstation 10/xx, SPARCserver 10/xx | |
51 | * SPARCstation 5, SPARCserver 5 | |
52 | * SPARCstation 20/xx, SPARCserver 20 | |
53 | * SPARCstation 4 | |
54 | * | |
7d85892b BS |
55 | * Sun4d architecture was used in the following machines: |
56 | * | |
57 | * SPARCcenter 2000 | |
58 | * SPARCserver 1000 | |
59 | * | |
ee76f82e BS |
60 | * Sun4c architecture was used in the following machines: |
61 | * SPARCstation 1/1+, SPARCserver 1/1+ | |
62 | * SPARCstation SLC | |
63 | * SPARCstation IPC | |
64 | * SPARCstation ELC | |
65 | * SPARCstation IPX | |
66 | * | |
36cd9210 BS |
67 | * See for example: http://www.sunhelp.org/faq/sunref1.html |
68 | */ | |
69 | ||
b3a23197 BS |
70 | #ifdef DEBUG_IRQ |
71 | #define DPRINTF(fmt, args...) \ | |
72 | do { printf("CPUIRQ: " fmt , ##args); } while (0) | |
73 | #else | |
74 | #define DPRINTF(fmt, args...) | |
75 | #endif | |
76 | ||
420557e8 | 77 | #define KERNEL_LOAD_ADDR 0x00004000 |
b6f479d3 | 78 | #define CMDLINE_ADDR 0x007ff000 |
713c45fa | 79 | #define INITRD_LOAD_ADDR 0x00800000 |
a7227727 | 80 | #define PROM_SIZE_MAX (1024 * 1024) |
40ce0a9a | 81 | #define PROM_VADDR 0xffd00000 |
f930d07e | 82 | #define PROM_FILENAME "openbios-sparc32" |
3cce6243 | 83 | #define CFG_ADDR 0xd00000510ULL |
fbfcf955 | 84 | #define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00) |
b8174937 | 85 | |
ac2e9d66 BS |
86 | // Control plane, 8-bit and 24-bit planes |
87 | #define TCX_SIZE (9 * 1024 * 1024) | |
88 | ||
ba3c64fb | 89 | #define MAX_CPUS 16 |
b3a23197 | 90 | #define MAX_PILS 16 |
420557e8 | 91 | |
b4ed08e0 BS |
92 | #define ESCC_CLOCK 4915200 |
93 | ||
8137cde8 | 94 | struct sun4m_hwdef { |
5dcb6b91 BS |
95 | target_phys_addr_t iommu_base, slavio_base; |
96 | target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base; | |
97 | target_phys_addr_t serial_base, fd_base; | |
4c2485de | 98 | target_phys_addr_t idreg_base, dma_base, esp_base, le_base; |
0019ad53 | 99 | target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base; |
7eb0c8e8 BS |
100 | target_phys_addr_t ecc_base; |
101 | uint32_t ecc_version; | |
36cd9210 | 102 | long vram_size, nvram_size; |
6341fdcb | 103 | // IRQ numbers are not PIL ones, but master interrupt controller |
e3a79bca | 104 | // register bit numbers |
1572a18c | 105 | int esp_irq, le_irq, clock_irq, clock1_irq; |
e42c20b4 | 106 | int ser_irq, ms_kb_irq, fd_irq, me_irq, cs_irq, ecc_irq; |
905fdcb5 BS |
107 | uint8_t nvram_machine_id; |
108 | uint16_t machine_id; | |
7fbfb139 | 109 | uint32_t iommu_version; |
e0353fe2 | 110 | uint32_t intbit_to_level[32]; |
3ebf5aaf BS |
111 | uint64_t max_mem; |
112 | const char * const default_cpu_model; | |
36cd9210 BS |
113 | }; |
114 | ||
7d85892b BS |
115 | #define MAX_IOUNITS 5 |
116 | ||
117 | struct sun4d_hwdef { | |
118 | target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base; | |
119 | target_phys_addr_t counter_base, nvram_base, ms_kb_base; | |
120 | target_phys_addr_t serial_base; | |
121 | target_phys_addr_t espdma_base, esp_base; | |
122 | target_phys_addr_t ledma_base, le_base; | |
123 | target_phys_addr_t tcx_base; | |
124 | target_phys_addr_t sbi_base; | |
125 | unsigned long vram_size, nvram_size; | |
126 | // IRQ numbers are not PIL ones, but SBI register bit numbers | |
127 | int esp_irq, le_irq, clock_irq, clock1_irq; | |
128 | int ser_irq, ms_kb_irq, me_irq; | |
905fdcb5 BS |
129 | uint8_t nvram_machine_id; |
130 | uint16_t machine_id; | |
7d85892b BS |
131 | uint32_t iounit_version; |
132 | uint64_t max_mem; | |
133 | const char * const default_cpu_model; | |
134 | }; | |
135 | ||
8137cde8 BS |
136 | struct sun4c_hwdef { |
137 | target_phys_addr_t iommu_base, slavio_base; | |
138 | target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base; | |
139 | target_phys_addr_t serial_base, fd_base; | |
140 | target_phys_addr_t idreg_base, dma_base, esp_base, le_base; | |
1572a18c | 141 | target_phys_addr_t tcx_base, aux1_base; |
8137cde8 BS |
142 | long vram_size, nvram_size; |
143 | // IRQ numbers are not PIL ones, but master interrupt controller | |
144 | // register bit numbers | |
1572a18c BS |
145 | int esp_irq, le_irq, clock_irq, clock1_irq; |
146 | int ser_irq, ms_kb_irq, fd_irq, me_irq; | |
8137cde8 BS |
147 | uint8_t nvram_machine_id; |
148 | uint16_t machine_id; | |
149 | uint32_t iommu_version; | |
150 | uint32_t intbit_to_level[32]; | |
151 | uint64_t max_mem; | |
152 | const char * const default_cpu_model; | |
153 | }; | |
154 | ||
6f7e9aec FB |
155 | int DMA_get_channel_mode (int nchan) |
156 | { | |
157 | return 0; | |
158 | } | |
159 | int DMA_read_memory (int nchan, void *buf, int pos, int size) | |
160 | { | |
161 | return 0; | |
162 | } | |
163 | int DMA_write_memory (int nchan, void *buf, int pos, int size) | |
164 | { | |
165 | return 0; | |
166 | } | |
167 | void DMA_hold_DREQ (int nchan) {} | |
168 | void DMA_release_DREQ (int nchan) {} | |
169 | void DMA_schedule(int nchan) {} | |
6f7e9aec FB |
170 | void DMA_init (int high_page_enable) {} |
171 | void DMA_register_channel (int nchan, | |
172 | DMA_transfer_handler transfer_handler, | |
173 | void *opaque) | |
174 | { | |
175 | } | |
176 | ||
81864572 BS |
177 | static int nvram_boot_set(void *opaque, const char *boot_device) |
178 | { | |
179 | unsigned int i; | |
180 | uint8_t image[sizeof(ohwcfg_v3_t)]; | |
181 | ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ | |
182 | m48t59_t *nvram = (m48t59_t *)opaque; | |
183 | ||
184 | for (i = 0; i < sizeof(image); i++) | |
185 | image[i] = m48t59_read(nvram, i) & 0xff; | |
186 | ||
363a37d5 BS |
187 | pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices), |
188 | boot_device); | |
81864572 BS |
189 | header->nboot_devices = strlen(boot_device) & 0xff; |
190 | header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8)); | |
191 | ||
192 | for (i = 0; i < sizeof(image); i++) | |
193 | m48t59_write(nvram, i, image[i]); | |
194 | ||
195 | return 0; | |
196 | } | |
197 | ||
819385c5 | 198 | static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline, |
6ef05b95 | 199 | const char *boot_devices, ram_addr_t RAM_size, |
f930d07e BS |
200 | uint32_t kernel_size, |
201 | int width, int height, int depth, | |
905fdcb5 | 202 | int nvram_machine_id, const char *arch) |
e80cfcfc | 203 | { |
d2c63fc1 | 204 | unsigned int i; |
66508601 | 205 | uint32_t start, end; |
d2c63fc1 BS |
206 | uint8_t image[0x1ff0]; |
207 | ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ | |
208 | struct sparc_arch_cfg *sparc_header; | |
209 | struct OpenBIOS_nvpart_v1 *part_header; | |
210 | ||
211 | memset(image, '\0', sizeof(image)); | |
e80cfcfc | 212 | |
6f7e9aec | 213 | // Try to match PPC NVRAM |
363a37d5 BS |
214 | pstrcpy((char *)header->struct_ident, sizeof(header->struct_ident), |
215 | "QEMU_BIOS"); | |
d2c63fc1 BS |
216 | header->struct_version = cpu_to_be32(3); /* structure v3 */ |
217 | ||
218 | header->nvram_size = cpu_to_be16(0x2000); | |
219 | header->nvram_arch_ptr = cpu_to_be16(sizeof(ohwcfg_v3_t)); | |
220 | header->nvram_arch_size = cpu_to_be16(sizeof(struct sparc_arch_cfg)); | |
363a37d5 | 221 | pstrcpy((char *)header->arch, sizeof(header->arch), arch); |
d2c63fc1 BS |
222 | header->nb_cpus = smp_cpus & 0xff; |
223 | header->RAM0_base = 0; | |
224 | header->RAM0_size = cpu_to_be64((uint64_t)RAM_size); | |
363a37d5 BS |
225 | pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices), |
226 | boot_devices); | |
d2c63fc1 BS |
227 | header->nboot_devices = strlen(boot_devices) & 0xff; |
228 | header->kernel_image = cpu_to_be64((uint64_t)KERNEL_LOAD_ADDR); | |
229 | header->kernel_size = cpu_to_be64((uint64_t)kernel_size); | |
b6f479d3 | 230 | if (cmdline) { |
293f78bc | 231 | pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, cmdline); |
d2c63fc1 BS |
232 | header->cmdline = cpu_to_be64((uint64_t)CMDLINE_ADDR); |
233 | header->cmdline_size = cpu_to_be64((uint64_t)strlen(cmdline)); | |
b6f479d3 | 234 | } |
d2c63fc1 BS |
235 | // XXX add initrd_image, initrd_size |
236 | header->width = cpu_to_be16(width); | |
237 | header->height = cpu_to_be16(height); | |
238 | header->depth = cpu_to_be16(depth); | |
239 | if (nographic) | |
240 | header->graphic_flags = cpu_to_be16(OHW_GF_NOGRAPHICS); | |
241 | ||
242 | header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8)); | |
243 | ||
244 | // Architecture specific header | |
245 | start = sizeof(ohwcfg_v3_t); | |
246 | sparc_header = (struct sparc_arch_cfg *)&image[start]; | |
247 | sparc_header->valid = 0; | |
248 | start += sizeof(struct sparc_arch_cfg); | |
b6f479d3 | 249 | |
66508601 BS |
250 | // OpenBIOS nvram variables |
251 | // Variable partition | |
d2c63fc1 BS |
252 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
253 | part_header->signature = OPENBIOS_PART_SYSTEM; | |
363a37d5 | 254 | pstrcpy(part_header->name, sizeof(part_header->name), "system"); |
66508601 | 255 | |
d2c63fc1 | 256 | end = start + sizeof(struct OpenBIOS_nvpart_v1); |
66508601 | 257 | for (i = 0; i < nb_prom_envs; i++) |
d2c63fc1 BS |
258 | end = OpenBIOS_set_var(image, end, prom_envs[i]); |
259 | ||
260 | // End marker | |
261 | image[end++] = '\0'; | |
66508601 | 262 | |
66508601 | 263 | end = start + ((end - start + 15) & ~15); |
d2c63fc1 | 264 | OpenBIOS_finish_partition(part_header, end - start); |
66508601 BS |
265 | |
266 | // free partition | |
267 | start = end; | |
d2c63fc1 BS |
268 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
269 | part_header->signature = OPENBIOS_PART_FREE; | |
363a37d5 | 270 | pstrcpy(part_header->name, sizeof(part_header->name), "free"); |
66508601 BS |
271 | |
272 | end = 0x1fd0; | |
d2c63fc1 BS |
273 | OpenBIOS_finish_partition(part_header, end - start); |
274 | ||
905fdcb5 BS |
275 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, |
276 | nvram_machine_id); | |
d2c63fc1 BS |
277 | |
278 | for (i = 0; i < sizeof(image); i++) | |
279 | m48t59_write(nvram, i, image[i]); | |
81864572 BS |
280 | |
281 | qemu_register_boot_set(nvram_boot_set, nvram); | |
e80cfcfc FB |
282 | } |
283 | ||
284 | static void *slavio_intctl; | |
285 | ||
22548760 | 286 | void pic_info(void) |
e80cfcfc | 287 | { |
7d85892b BS |
288 | if (slavio_intctl) |
289 | slavio_pic_info(slavio_intctl); | |
e80cfcfc FB |
290 | } |
291 | ||
22548760 | 292 | void irq_info(void) |
e80cfcfc | 293 | { |
7d85892b BS |
294 | if (slavio_intctl) |
295 | slavio_irq_info(slavio_intctl); | |
e80cfcfc FB |
296 | } |
297 | ||
327ac2e7 BS |
298 | void cpu_check_irqs(CPUState *env) |
299 | { | |
300 | if (env->pil_in && (env->interrupt_index == 0 || | |
301 | (env->interrupt_index & ~15) == TT_EXTINT)) { | |
302 | unsigned int i; | |
303 | ||
304 | for (i = 15; i > 0; i--) { | |
305 | if (env->pil_in & (1 << i)) { | |
306 | int old_interrupt = env->interrupt_index; | |
307 | ||
308 | env->interrupt_index = TT_EXTINT | i; | |
f32d7ec5 BS |
309 | if (old_interrupt != env->interrupt_index) { |
310 | DPRINTF("Set CPU IRQ %d\n", i); | |
327ac2e7 | 311 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
f32d7ec5 | 312 | } |
327ac2e7 BS |
313 | break; |
314 | } | |
315 | } | |
316 | } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) { | |
f32d7ec5 | 317 | DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15); |
327ac2e7 BS |
318 | env->interrupt_index = 0; |
319 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
320 | } | |
321 | } | |
322 | ||
b3a23197 BS |
323 | static void cpu_set_irq(void *opaque, int irq, int level) |
324 | { | |
325 | CPUState *env = opaque; | |
326 | ||
327 | if (level) { | |
328 | DPRINTF("Raise CPU IRQ %d\n", irq); | |
b3a23197 | 329 | env->halted = 0; |
327ac2e7 BS |
330 | env->pil_in |= 1 << irq; |
331 | cpu_check_irqs(env); | |
b3a23197 BS |
332 | } else { |
333 | DPRINTF("Lower CPU IRQ %d\n", irq); | |
327ac2e7 BS |
334 | env->pil_in &= ~(1 << irq); |
335 | cpu_check_irqs(env); | |
b3a23197 BS |
336 | } |
337 | } | |
338 | ||
339 | static void dummy_cpu_set_irq(void *opaque, int irq, int level) | |
340 | { | |
341 | } | |
342 | ||
3475187d FB |
343 | static void *slavio_misc; |
344 | ||
345 | void qemu_system_powerdown(void) | |
346 | { | |
347 | slavio_set_power_fail(slavio_misc, 1); | |
348 | } | |
349 | ||
c68ea704 FB |
350 | static void main_cpu_reset(void *opaque) |
351 | { | |
352 | CPUState *env = opaque; | |
3d29fbef BS |
353 | |
354 | cpu_reset(env); | |
355 | env->halted = 0; | |
356 | } | |
357 | ||
358 | static void secondary_cpu_reset(void *opaque) | |
359 | { | |
360 | CPUState *env = opaque; | |
361 | ||
c68ea704 | 362 | cpu_reset(env); |
3d29fbef | 363 | env->halted = 1; |
c68ea704 FB |
364 | } |
365 | ||
6d0c293d BS |
366 | static void cpu_halt_signal(void *opaque, int irq, int level) |
367 | { | |
368 | if (level && cpu_single_env) | |
369 | cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT); | |
370 | } | |
371 | ||
3ebf5aaf | 372 | static unsigned long sun4m_load_kernel(const char *kernel_filename, |
293f78bc BS |
373 | const char *initrd_filename, |
374 | ram_addr_t RAM_size) | |
3ebf5aaf BS |
375 | { |
376 | int linux_boot; | |
377 | unsigned int i; | |
378 | long initrd_size, kernel_size; | |
379 | ||
380 | linux_boot = (kernel_filename != NULL); | |
381 | ||
382 | kernel_size = 0; | |
383 | if (linux_boot) { | |
384 | kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL, | |
385 | NULL); | |
386 | if (kernel_size < 0) | |
293f78bc BS |
387 | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, |
388 | RAM_size - KERNEL_LOAD_ADDR); | |
3ebf5aaf | 389 | if (kernel_size < 0) |
293f78bc BS |
390 | kernel_size = load_image_targphys(kernel_filename, |
391 | KERNEL_LOAD_ADDR, | |
392 | RAM_size - KERNEL_LOAD_ADDR); | |
3ebf5aaf BS |
393 | if (kernel_size < 0) { |
394 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
395 | kernel_filename); | |
396 | exit(1); | |
397 | } | |
398 | ||
399 | /* load initrd */ | |
400 | initrd_size = 0; | |
401 | if (initrd_filename) { | |
293f78bc BS |
402 | initrd_size = load_image_targphys(initrd_filename, |
403 | INITRD_LOAD_ADDR, | |
404 | RAM_size - INITRD_LOAD_ADDR); | |
3ebf5aaf BS |
405 | if (initrd_size < 0) { |
406 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
407 | initrd_filename); | |
408 | exit(1); | |
409 | } | |
410 | } | |
411 | if (initrd_size > 0) { | |
412 | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { | |
293f78bc BS |
413 | if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS |
414 | stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR); | |
415 | stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size); | |
3ebf5aaf BS |
416 | break; |
417 | } | |
418 | } | |
419 | } | |
420 | } | |
421 | return kernel_size; | |
422 | } | |
423 | ||
8137cde8 | 424 | static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size, |
3ebf5aaf BS |
425 | const char *boot_device, |
426 | DisplayState *ds, const char *kernel_filename, | |
427 | const char *kernel_cmdline, | |
428 | const char *initrd_filename, const char *cpu_model) | |
36cd9210 | 429 | |
420557e8 | 430 | { |
ba3c64fb | 431 | CPUState *env, *envs[MAX_CPUS]; |
713c45fa | 432 | unsigned int i; |
b3ceef24 | 433 | void *iommu, *espdma, *ledma, *main_esp, *nvram; |
b3a23197 | 434 | qemu_irq *cpu_irqs[MAX_CPUS], *slavio_irq, *slavio_cpu_irq, |
d7edfd27 | 435 | *espdma_irq, *ledma_irq; |
2d069bab | 436 | qemu_irq *esp_reset, *le_reset; |
2be17ebd | 437 | qemu_irq *fdc_tc; |
6d0c293d | 438 | qemu_irq *cpu_halt; |
5c6602c5 BS |
439 | ram_addr_t ram_offset, prom_offset, tcx_offset, idreg_offset; |
440 | unsigned long kernel_size; | |
3ebf5aaf BS |
441 | int ret; |
442 | char buf[1024]; | |
e4bcb14c | 443 | BlockDriverState *fd[MAX_FD]; |
22548760 | 444 | int drive_index; |
3cce6243 | 445 | void *fw_cfg; |
420557e8 | 446 | |
ba3c64fb | 447 | /* init CPUs */ |
3ebf5aaf BS |
448 | if (!cpu_model) |
449 | cpu_model = hwdef->default_cpu_model; | |
b3a23197 | 450 | |
ba3c64fb | 451 | for(i = 0; i < smp_cpus; i++) { |
aaed909a FB |
452 | env = cpu_init(cpu_model); |
453 | if (!env) { | |
8e82c6a8 | 454 | fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n"); |
aaed909a FB |
455 | exit(1); |
456 | } | |
457 | cpu_sparc_set_id(env, i); | |
ba3c64fb | 458 | envs[i] = env; |
3d29fbef BS |
459 | if (i == 0) { |
460 | qemu_register_reset(main_cpu_reset, env); | |
461 | } else { | |
462 | qemu_register_reset(secondary_cpu_reset, env); | |
ba3c64fb | 463 | env->halted = 1; |
3d29fbef | 464 | } |
b3a23197 | 465 | cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS); |
3ebf5aaf | 466 | env->prom_addr = hwdef->slavio_base; |
ba3c64fb | 467 | } |
b3a23197 BS |
468 | |
469 | for (i = smp_cpus; i < MAX_CPUS; i++) | |
470 | cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS); | |
471 | ||
3ebf5aaf | 472 | |
420557e8 | 473 | /* allocate RAM */ |
3ebf5aaf | 474 | if ((uint64_t)RAM_size > hwdef->max_mem) { |
77f193da BS |
475 | fprintf(stderr, |
476 | "qemu: Too much memory for this machine: %d, maximum %d\n", | |
6ef05b95 | 477 | (unsigned int)(RAM_size / (1024 * 1024)), |
3ebf5aaf BS |
478 | (unsigned int)(hwdef->max_mem / (1024 * 1024))); |
479 | exit(1); | |
480 | } | |
5c6602c5 BS |
481 | ram_offset = qemu_ram_alloc(RAM_size); |
482 | cpu_register_physical_memory(0, RAM_size, ram_offset); | |
420557e8 | 483 | |
3ebf5aaf | 484 | /* load boot prom */ |
5c6602c5 | 485 | prom_offset = qemu_ram_alloc(PROM_SIZE_MAX); |
3ebf5aaf BS |
486 | cpu_register_physical_memory(hwdef->slavio_base, |
487 | (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) & | |
488 | TARGET_PAGE_MASK, | |
489 | prom_offset | IO_MEM_ROM); | |
490 | ||
491 | if (bios_name == NULL) | |
492 | bios_name = PROM_FILENAME; | |
493 | snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name); | |
494 | ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL); | |
495 | if (ret < 0 || ret > PROM_SIZE_MAX) | |
e01f4a1c | 496 | ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX); |
3ebf5aaf BS |
497 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
498 | fprintf(stderr, "qemu: could not load prom '%s'\n", | |
499 | buf); | |
500 | exit(1); | |
501 | } | |
502 | ||
503 | /* set up devices */ | |
36cd9210 | 504 | slavio_intctl = slavio_intctl_init(hwdef->intctl_base, |
5dcb6b91 | 505 | hwdef->intctl_base + 0x10000ULL, |
d537cf6c | 506 | &hwdef->intbit_to_level[0], |
d7edfd27 | 507 | &slavio_irq, &slavio_cpu_irq, |
b3a23197 | 508 | cpu_irqs, |
d7edfd27 | 509 | hwdef->clock_irq); |
b3a23197 | 510 | |
fe096129 | 511 | if (hwdef->idreg_base) { |
293f78bc | 512 | static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 }; |
4c2485de | 513 | |
5c6602c5 | 514 | idreg_offset = qemu_ram_alloc(sizeof(idreg_data)); |
293f78bc | 515 | cpu_register_physical_memory(hwdef->idreg_base, sizeof(idreg_data), |
5c6602c5 | 516 | idreg_offset | IO_MEM_ROM); |
293f78bc BS |
517 | cpu_physical_memory_write_rom(hwdef->idreg_base, idreg_data, |
518 | sizeof(idreg_data)); | |
4c2485de BS |
519 | } |
520 | ||
ff403da6 BS |
521 | iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version, |
522 | slavio_irq[hwdef->me_irq]); | |
523 | ||
5aca8c3b | 524 | espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq], |
2d069bab BS |
525 | iommu, &espdma_irq, &esp_reset); |
526 | ||
5aca8c3b | 527 | ledma = sparc32_dma_init(hwdef->dma_base + 16ULL, |
2d069bab BS |
528 | slavio_irq[hwdef->le_irq], iommu, &ledma_irq, |
529 | &le_reset); | |
ba3c64fb | 530 | |
eee0b836 BS |
531 | if (graphic_depth != 8 && graphic_depth != 24) { |
532 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
533 | exit (1); | |
534 | } | |
5c6602c5 BS |
535 | tcx_offset = qemu_ram_alloc(hwdef->vram_size); |
536 | tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset, | |
eee0b836 | 537 | hwdef->vram_size, graphic_width, graphic_height, graphic_depth); |
dbe06e18 | 538 | |
0ae18cee | 539 | lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset); |
dbe06e18 | 540 | |
d537cf6c PB |
541 | nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, |
542 | hwdef->nvram_size, 8); | |
81732d19 BS |
543 | |
544 | slavio_timer_init_all(hwdef->counter_base, slavio_irq[hwdef->clock1_irq], | |
19f8e5dd | 545 | slavio_cpu_irq, smp_cpus); |
81732d19 | 546 | |
577390ff | 547 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq], |
b4ed08e0 | 548 | nographic, ESCC_CLOCK, 1); |
b81b3b10 FB |
549 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
550 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
b4ed08e0 BS |
551 | escc_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq], serial_hds[1], |
552 | serial_hds[0], ESCC_CLOCK, 1); | |
741402f9 | 553 | |
6d0c293d | 554 | cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1); |
2be17ebd BS |
555 | slavio_misc = slavio_misc_init(hwdef->slavio_base, hwdef->apc_base, |
556 | hwdef->aux1_base, hwdef->aux2_base, | |
6d0c293d | 557 | slavio_irq[hwdef->me_irq], cpu_halt[0], |
2be17ebd BS |
558 | &fdc_tc); |
559 | ||
fe096129 | 560 | if (hwdef->fd_base) { |
e4bcb14c | 561 | /* there is zero or one floppy drive */ |
309e60bd | 562 | memset(fd, 0, sizeof(fd)); |
22548760 BS |
563 | drive_index = drive_get_index(IF_FLOPPY, 0, 0); |
564 | if (drive_index != -1) | |
565 | fd[0] = drives_table[drive_index].bdrv; | |
2d069bab | 566 | |
2be17ebd BS |
567 | sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd, |
568 | fdc_tc); | |
e4bcb14c TS |
569 | } |
570 | ||
571 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
572 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
573 | exit(1); | |
574 | } | |
575 | ||
5d20fa6b | 576 | main_esp = esp_init(hwdef->esp_base, 2, |
8b17de88 BS |
577 | espdma_memory_read, espdma_memory_write, |
578 | espdma, *espdma_irq, esp_reset); | |
f1587550 | 579 | |
e4bcb14c | 580 | for (i = 0; i < ESP_MAX_DEVS; i++) { |
22548760 BS |
581 | drive_index = drive_get_index(IF_SCSI, 0, i); |
582 | if (drive_index == -1) | |
e4bcb14c | 583 | continue; |
22548760 | 584 | esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i); |
f1587550 TS |
585 | } |
586 | ||
fe096129 | 587 | if (hwdef->cs_base) |
803b3c7b | 588 | cs_init(hwdef->cs_base, hwdef->cs_irq, slavio_intctl); |
b3ceef24 | 589 | |
293f78bc BS |
590 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, |
591 | RAM_size); | |
36cd9210 | 592 | |
36cd9210 | 593 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, |
b3ceef24 | 594 | boot_device, RAM_size, kernel_size, graphic_width, |
905fdcb5 BS |
595 | graphic_height, graphic_depth, hwdef->nvram_machine_id, |
596 | "Sun4m"); | |
7eb0c8e8 | 597 | |
fe096129 | 598 | if (hwdef->ecc_base) |
e42c20b4 BS |
599 | ecc_init(hwdef->ecc_base, slavio_irq[hwdef->ecc_irq], |
600 | hwdef->ecc_version); | |
3cce6243 BS |
601 | |
602 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
603 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
604 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
605 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
fbfcf955 | 606 | fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth); |
36cd9210 BS |
607 | } |
608 | ||
905fdcb5 BS |
609 | enum { |
610 | ss2_id = 0, | |
611 | ss5_id = 32, | |
612 | vger_id, | |
613 | lx_id, | |
614 | ss4_id, | |
615 | scls_id, | |
616 | sbook_id, | |
617 | ss10_id = 64, | |
618 | ss20_id, | |
619 | ss600mp_id, | |
620 | ss1000_id = 96, | |
621 | ss2000_id, | |
622 | }; | |
623 | ||
8137cde8 | 624 | static const struct sun4m_hwdef sun4m_hwdefs[] = { |
36cd9210 BS |
625 | /* SS-5 */ |
626 | { | |
627 | .iommu_base = 0x10000000, | |
628 | .tcx_base = 0x50000000, | |
629 | .cs_base = 0x6c000000, | |
384ccb5d | 630 | .slavio_base = 0x70000000, |
36cd9210 BS |
631 | .ms_kb_base = 0x71000000, |
632 | .serial_base = 0x71100000, | |
633 | .nvram_base = 0x71200000, | |
634 | .fd_base = 0x71400000, | |
635 | .counter_base = 0x71d00000, | |
636 | .intctl_base = 0x71e00000, | |
4c2485de | 637 | .idreg_base = 0x78000000, |
36cd9210 BS |
638 | .dma_base = 0x78400000, |
639 | .esp_base = 0x78800000, | |
640 | .le_base = 0x78c00000, | |
127fc407 | 641 | .apc_base = 0x6a000000, |
0019ad53 BS |
642 | .aux1_base = 0x71900000, |
643 | .aux2_base = 0x71910000, | |
36cd9210 BS |
644 | .vram_size = 0x00100000, |
645 | .nvram_size = 0x2000, | |
646 | .esp_irq = 18, | |
647 | .le_irq = 16, | |
e3a79bca | 648 | .clock_irq = 7, |
36cd9210 BS |
649 | .clock1_irq = 19, |
650 | .ms_kb_irq = 14, | |
651 | .ser_irq = 15, | |
652 | .fd_irq = 22, | |
653 | .me_irq = 30, | |
654 | .cs_irq = 5, | |
905fdcb5 BS |
655 | .nvram_machine_id = 0x80, |
656 | .machine_id = ss5_id, | |
cf3102ac | 657 | .iommu_version = 0x05000000, |
e0353fe2 | 658 | .intbit_to_level = { |
f930d07e BS |
659 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, |
660 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
e0353fe2 | 661 | }, |
3ebf5aaf BS |
662 | .max_mem = 0x10000000, |
663 | .default_cpu_model = "Fujitsu MB86904", | |
e0353fe2 BS |
664 | }, |
665 | /* SS-10 */ | |
e0353fe2 | 666 | { |
5dcb6b91 BS |
667 | .iommu_base = 0xfe0000000ULL, |
668 | .tcx_base = 0xe20000000ULL, | |
5dcb6b91 BS |
669 | .slavio_base = 0xff0000000ULL, |
670 | .ms_kb_base = 0xff1000000ULL, | |
671 | .serial_base = 0xff1100000ULL, | |
672 | .nvram_base = 0xff1200000ULL, | |
673 | .fd_base = 0xff1700000ULL, | |
674 | .counter_base = 0xff1300000ULL, | |
675 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 676 | .idreg_base = 0xef0000000ULL, |
5dcb6b91 BS |
677 | .dma_base = 0xef0400000ULL, |
678 | .esp_base = 0xef0800000ULL, | |
679 | .le_base = 0xef0c00000ULL, | |
0019ad53 | 680 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
681 | .aux1_base = 0xff1800000ULL, |
682 | .aux2_base = 0xff1a01000ULL, | |
7eb0c8e8 BS |
683 | .ecc_base = 0xf00000000ULL, |
684 | .ecc_version = 0x10000000, // version 0, implementation 1 | |
e0353fe2 BS |
685 | .vram_size = 0x00100000, |
686 | .nvram_size = 0x2000, | |
687 | .esp_irq = 18, | |
688 | .le_irq = 16, | |
e3a79bca | 689 | .clock_irq = 7, |
e0353fe2 BS |
690 | .clock1_irq = 19, |
691 | .ms_kb_irq = 14, | |
692 | .ser_irq = 15, | |
693 | .fd_irq = 22, | |
694 | .me_irq = 30, | |
e42c20b4 | 695 | .ecc_irq = 28, |
905fdcb5 BS |
696 | .nvram_machine_id = 0x72, |
697 | .machine_id = ss10_id, | |
7fbfb139 | 698 | .iommu_version = 0x03000000, |
e0353fe2 | 699 | .intbit_to_level = { |
f930d07e BS |
700 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, |
701 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
e0353fe2 | 702 | }, |
6ef05b95 | 703 | .max_mem = 0xf00000000ULL, |
3ebf5aaf | 704 | .default_cpu_model = "TI SuperSparc II", |
36cd9210 | 705 | }, |
6a3b9cc9 BS |
706 | /* SS-600MP */ |
707 | { | |
708 | .iommu_base = 0xfe0000000ULL, | |
709 | .tcx_base = 0xe20000000ULL, | |
6a3b9cc9 BS |
710 | .slavio_base = 0xff0000000ULL, |
711 | .ms_kb_base = 0xff1000000ULL, | |
712 | .serial_base = 0xff1100000ULL, | |
713 | .nvram_base = 0xff1200000ULL, | |
6a3b9cc9 BS |
714 | .counter_base = 0xff1300000ULL, |
715 | .intctl_base = 0xff1400000ULL, | |
716 | .dma_base = 0xef0081000ULL, | |
717 | .esp_base = 0xef0080000ULL, | |
718 | .le_base = 0xef0060000ULL, | |
0019ad53 | 719 | .apc_base = 0xefa000000ULL, // XXX should not exist |
127fc407 BS |
720 | .aux1_base = 0xff1800000ULL, |
721 | .aux2_base = 0xff1a01000ULL, // XXX should not exist | |
7eb0c8e8 BS |
722 | .ecc_base = 0xf00000000ULL, |
723 | .ecc_version = 0x00000000, // version 0, implementation 0 | |
6a3b9cc9 BS |
724 | .vram_size = 0x00100000, |
725 | .nvram_size = 0x2000, | |
726 | .esp_irq = 18, | |
727 | .le_irq = 16, | |
e3a79bca | 728 | .clock_irq = 7, |
6a3b9cc9 BS |
729 | .clock1_irq = 19, |
730 | .ms_kb_irq = 14, | |
731 | .ser_irq = 15, | |
732 | .fd_irq = 22, | |
733 | .me_irq = 30, | |
e42c20b4 | 734 | .ecc_irq = 28, |
905fdcb5 BS |
735 | .nvram_machine_id = 0x71, |
736 | .machine_id = ss600mp_id, | |
7fbfb139 | 737 | .iommu_version = 0x01000000, |
6a3b9cc9 BS |
738 | .intbit_to_level = { |
739 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
740 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
741 | }, | |
6ef05b95 | 742 | .max_mem = 0xf00000000ULL, |
3ebf5aaf | 743 | .default_cpu_model = "TI SuperSparc II", |
6a3b9cc9 | 744 | }, |
ae40972f BS |
745 | /* SS-20 */ |
746 | { | |
747 | .iommu_base = 0xfe0000000ULL, | |
748 | .tcx_base = 0xe20000000ULL, | |
ae40972f BS |
749 | .slavio_base = 0xff0000000ULL, |
750 | .ms_kb_base = 0xff1000000ULL, | |
751 | .serial_base = 0xff1100000ULL, | |
752 | .nvram_base = 0xff1200000ULL, | |
753 | .fd_base = 0xff1700000ULL, | |
754 | .counter_base = 0xff1300000ULL, | |
755 | .intctl_base = 0xff1400000ULL, | |
4c2485de | 756 | .idreg_base = 0xef0000000ULL, |
ae40972f BS |
757 | .dma_base = 0xef0400000ULL, |
758 | .esp_base = 0xef0800000ULL, | |
759 | .le_base = 0xef0c00000ULL, | |
0019ad53 | 760 | .apc_base = 0xefa000000ULL, // XXX should not exist |
577d8dd4 BS |
761 | .aux1_base = 0xff1800000ULL, |
762 | .aux2_base = 0xff1a01000ULL, | |
ae40972f BS |
763 | .ecc_base = 0xf00000000ULL, |
764 | .ecc_version = 0x20000000, // version 0, implementation 2 | |
765 | .vram_size = 0x00100000, | |
766 | .nvram_size = 0x2000, | |
767 | .esp_irq = 18, | |
768 | .le_irq = 16, | |
e3a79bca | 769 | .clock_irq = 7, |
ae40972f BS |
770 | .clock1_irq = 19, |
771 | .ms_kb_irq = 14, | |
772 | .ser_irq = 15, | |
773 | .fd_irq = 22, | |
774 | .me_irq = 30, | |
e42c20b4 | 775 | .ecc_irq = 28, |
905fdcb5 BS |
776 | .nvram_machine_id = 0x72, |
777 | .machine_id = ss20_id, | |
ae40972f BS |
778 | .iommu_version = 0x13000000, |
779 | .intbit_to_level = { | |
780 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
781 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
782 | }, | |
6ef05b95 | 783 | .max_mem = 0xf00000000ULL, |
ae40972f BS |
784 | .default_cpu_model = "TI SuperSparc II", |
785 | }, | |
a526a31c BS |
786 | /* Voyager */ |
787 | { | |
788 | .iommu_base = 0x10000000, | |
789 | .tcx_base = 0x50000000, | |
a526a31c BS |
790 | .slavio_base = 0x70000000, |
791 | .ms_kb_base = 0x71000000, | |
792 | .serial_base = 0x71100000, | |
793 | .nvram_base = 0x71200000, | |
794 | .fd_base = 0x71400000, | |
795 | .counter_base = 0x71d00000, | |
796 | .intctl_base = 0x71e00000, | |
797 | .idreg_base = 0x78000000, | |
798 | .dma_base = 0x78400000, | |
799 | .esp_base = 0x78800000, | |
800 | .le_base = 0x78c00000, | |
801 | .apc_base = 0x71300000, // pmc | |
802 | .aux1_base = 0x71900000, | |
803 | .aux2_base = 0x71910000, | |
a526a31c BS |
804 | .vram_size = 0x00100000, |
805 | .nvram_size = 0x2000, | |
806 | .esp_irq = 18, | |
807 | .le_irq = 16, | |
808 | .clock_irq = 7, | |
809 | .clock1_irq = 19, | |
810 | .ms_kb_irq = 14, | |
811 | .ser_irq = 15, | |
812 | .fd_irq = 22, | |
813 | .me_irq = 30, | |
905fdcb5 BS |
814 | .nvram_machine_id = 0x80, |
815 | .machine_id = vger_id, | |
a526a31c BS |
816 | .iommu_version = 0x05000000, |
817 | .intbit_to_level = { | |
818 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
819 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
820 | }, | |
821 | .max_mem = 0x10000000, | |
822 | .default_cpu_model = "Fujitsu MB86904", | |
823 | }, | |
824 | /* LX */ | |
825 | { | |
826 | .iommu_base = 0x10000000, | |
827 | .tcx_base = 0x50000000, | |
a526a31c BS |
828 | .slavio_base = 0x70000000, |
829 | .ms_kb_base = 0x71000000, | |
830 | .serial_base = 0x71100000, | |
831 | .nvram_base = 0x71200000, | |
832 | .fd_base = 0x71400000, | |
833 | .counter_base = 0x71d00000, | |
834 | .intctl_base = 0x71e00000, | |
835 | .idreg_base = 0x78000000, | |
836 | .dma_base = 0x78400000, | |
837 | .esp_base = 0x78800000, | |
838 | .le_base = 0x78c00000, | |
a526a31c BS |
839 | .aux1_base = 0x71900000, |
840 | .aux2_base = 0x71910000, | |
a526a31c BS |
841 | .vram_size = 0x00100000, |
842 | .nvram_size = 0x2000, | |
843 | .esp_irq = 18, | |
844 | .le_irq = 16, | |
845 | .clock_irq = 7, | |
846 | .clock1_irq = 19, | |
847 | .ms_kb_irq = 14, | |
848 | .ser_irq = 15, | |
849 | .fd_irq = 22, | |
850 | .me_irq = 30, | |
905fdcb5 BS |
851 | .nvram_machine_id = 0x80, |
852 | .machine_id = lx_id, | |
a526a31c BS |
853 | .iommu_version = 0x04000000, |
854 | .intbit_to_level = { | |
855 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
856 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
857 | }, | |
858 | .max_mem = 0x10000000, | |
859 | .default_cpu_model = "TI MicroSparc I", | |
860 | }, | |
861 | /* SS-4 */ | |
862 | { | |
863 | .iommu_base = 0x10000000, | |
864 | .tcx_base = 0x50000000, | |
865 | .cs_base = 0x6c000000, | |
866 | .slavio_base = 0x70000000, | |
867 | .ms_kb_base = 0x71000000, | |
868 | .serial_base = 0x71100000, | |
869 | .nvram_base = 0x71200000, | |
870 | .fd_base = 0x71400000, | |
871 | .counter_base = 0x71d00000, | |
872 | .intctl_base = 0x71e00000, | |
873 | .idreg_base = 0x78000000, | |
874 | .dma_base = 0x78400000, | |
875 | .esp_base = 0x78800000, | |
876 | .le_base = 0x78c00000, | |
877 | .apc_base = 0x6a000000, | |
878 | .aux1_base = 0x71900000, | |
879 | .aux2_base = 0x71910000, | |
a526a31c BS |
880 | .vram_size = 0x00100000, |
881 | .nvram_size = 0x2000, | |
882 | .esp_irq = 18, | |
883 | .le_irq = 16, | |
884 | .clock_irq = 7, | |
885 | .clock1_irq = 19, | |
886 | .ms_kb_irq = 14, | |
887 | .ser_irq = 15, | |
888 | .fd_irq = 22, | |
889 | .me_irq = 30, | |
890 | .cs_irq = 5, | |
905fdcb5 BS |
891 | .nvram_machine_id = 0x80, |
892 | .machine_id = ss4_id, | |
a526a31c BS |
893 | .iommu_version = 0x05000000, |
894 | .intbit_to_level = { | |
895 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
896 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
897 | }, | |
898 | .max_mem = 0x10000000, | |
899 | .default_cpu_model = "Fujitsu MB86904", | |
900 | }, | |
901 | /* SPARCClassic */ | |
902 | { | |
903 | .iommu_base = 0x10000000, | |
904 | .tcx_base = 0x50000000, | |
a526a31c BS |
905 | .slavio_base = 0x70000000, |
906 | .ms_kb_base = 0x71000000, | |
907 | .serial_base = 0x71100000, | |
908 | .nvram_base = 0x71200000, | |
909 | .fd_base = 0x71400000, | |
910 | .counter_base = 0x71d00000, | |
911 | .intctl_base = 0x71e00000, | |
912 | .idreg_base = 0x78000000, | |
913 | .dma_base = 0x78400000, | |
914 | .esp_base = 0x78800000, | |
915 | .le_base = 0x78c00000, | |
916 | .apc_base = 0x6a000000, | |
917 | .aux1_base = 0x71900000, | |
918 | .aux2_base = 0x71910000, | |
a526a31c BS |
919 | .vram_size = 0x00100000, |
920 | .nvram_size = 0x2000, | |
921 | .esp_irq = 18, | |
922 | .le_irq = 16, | |
923 | .clock_irq = 7, | |
924 | .clock1_irq = 19, | |
925 | .ms_kb_irq = 14, | |
926 | .ser_irq = 15, | |
927 | .fd_irq = 22, | |
928 | .me_irq = 30, | |
905fdcb5 BS |
929 | .nvram_machine_id = 0x80, |
930 | .machine_id = scls_id, | |
a526a31c BS |
931 | .iommu_version = 0x05000000, |
932 | .intbit_to_level = { | |
933 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
934 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
935 | }, | |
936 | .max_mem = 0x10000000, | |
937 | .default_cpu_model = "TI MicroSparc I", | |
938 | }, | |
939 | /* SPARCbook */ | |
940 | { | |
941 | .iommu_base = 0x10000000, | |
942 | .tcx_base = 0x50000000, // XXX | |
a526a31c BS |
943 | .slavio_base = 0x70000000, |
944 | .ms_kb_base = 0x71000000, | |
945 | .serial_base = 0x71100000, | |
946 | .nvram_base = 0x71200000, | |
947 | .fd_base = 0x71400000, | |
948 | .counter_base = 0x71d00000, | |
949 | .intctl_base = 0x71e00000, | |
950 | .idreg_base = 0x78000000, | |
951 | .dma_base = 0x78400000, | |
952 | .esp_base = 0x78800000, | |
953 | .le_base = 0x78c00000, | |
954 | .apc_base = 0x6a000000, | |
955 | .aux1_base = 0x71900000, | |
956 | .aux2_base = 0x71910000, | |
a526a31c BS |
957 | .vram_size = 0x00100000, |
958 | .nvram_size = 0x2000, | |
959 | .esp_irq = 18, | |
960 | .le_irq = 16, | |
961 | .clock_irq = 7, | |
962 | .clock1_irq = 19, | |
963 | .ms_kb_irq = 14, | |
964 | .ser_irq = 15, | |
965 | .fd_irq = 22, | |
966 | .me_irq = 30, | |
905fdcb5 BS |
967 | .nvram_machine_id = 0x80, |
968 | .machine_id = sbook_id, | |
a526a31c BS |
969 | .iommu_version = 0x05000000, |
970 | .intbit_to_level = { | |
971 | 2, 3, 5, 7, 9, 11, 0, 14, 3, 5, 7, 9, 11, 13, 12, 12, | |
972 | 6, 0, 4, 10, 8, 0, 11, 0, 0, 0, 0, 0, 15, 0, 15, 0, | |
973 | }, | |
974 | .max_mem = 0x10000000, | |
975 | .default_cpu_model = "TI MicroSparc I", | |
976 | }, | |
36cd9210 BS |
977 | }; |
978 | ||
36cd9210 | 979 | /* SPARCstation 5 hardware initialisation */ |
00f82b8a | 980 | static void ss5_init(ram_addr_t RAM_size, int vga_ram_size, |
b881c2c6 BS |
981 | const char *boot_device, DisplayState *ds, |
982 | const char *kernel_filename, const char *kernel_cmdline, | |
983 | const char *initrd_filename, const char *cpu_model) | |
36cd9210 | 984 | { |
8137cde8 | 985 | sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, ds, kernel_filename, |
3ebf5aaf | 986 | kernel_cmdline, initrd_filename, cpu_model); |
420557e8 | 987 | } |
c0e564d5 | 988 | |
e0353fe2 | 989 | /* SPARCstation 10 hardware initialisation */ |
00f82b8a | 990 | static void ss10_init(ram_addr_t RAM_size, int vga_ram_size, |
b881c2c6 BS |
991 | const char *boot_device, DisplayState *ds, |
992 | const char *kernel_filename, const char *kernel_cmdline, | |
993 | const char *initrd_filename, const char *cpu_model) | |
e0353fe2 | 994 | { |
8137cde8 | 995 | sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, ds, kernel_filename, |
3ebf5aaf | 996 | kernel_cmdline, initrd_filename, cpu_model); |
e0353fe2 BS |
997 | } |
998 | ||
6a3b9cc9 | 999 | /* SPARCserver 600MP hardware initialisation */ |
00f82b8a | 1000 | static void ss600mp_init(ram_addr_t RAM_size, int vga_ram_size, |
b881c2c6 | 1001 | const char *boot_device, DisplayState *ds, |
77f193da BS |
1002 | const char *kernel_filename, |
1003 | const char *kernel_cmdline, | |
6a3b9cc9 BS |
1004 | const char *initrd_filename, const char *cpu_model) |
1005 | { | |
8137cde8 | 1006 | sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, ds, kernel_filename, |
3ebf5aaf | 1007 | kernel_cmdline, initrd_filename, cpu_model); |
6a3b9cc9 BS |
1008 | } |
1009 | ||
ae40972f | 1010 | /* SPARCstation 20 hardware initialisation */ |
00f82b8a | 1011 | static void ss20_init(ram_addr_t RAM_size, int vga_ram_size, |
ae40972f BS |
1012 | const char *boot_device, DisplayState *ds, |
1013 | const char *kernel_filename, const char *kernel_cmdline, | |
1014 | const char *initrd_filename, const char *cpu_model) | |
1015 | { | |
8137cde8 | 1016 | sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, ds, kernel_filename, |
ee76f82e BS |
1017 | kernel_cmdline, initrd_filename, cpu_model); |
1018 | } | |
1019 | ||
a526a31c | 1020 | /* SPARCstation Voyager hardware initialisation */ |
6ef05b95 | 1021 | static void vger_init(ram_addr_t RAM_size, int vga_ram_size, |
a526a31c BS |
1022 | const char *boot_device, DisplayState *ds, |
1023 | const char *kernel_filename, const char *kernel_cmdline, | |
1024 | const char *initrd_filename, const char *cpu_model) | |
1025 | { | |
8137cde8 | 1026 | sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, ds, kernel_filename, |
a526a31c BS |
1027 | kernel_cmdline, initrd_filename, cpu_model); |
1028 | } | |
1029 | ||
1030 | /* SPARCstation LX hardware initialisation */ | |
6ef05b95 | 1031 | static void ss_lx_init(ram_addr_t RAM_size, int vga_ram_size, |
a526a31c BS |
1032 | const char *boot_device, DisplayState *ds, |
1033 | const char *kernel_filename, const char *kernel_cmdline, | |
1034 | const char *initrd_filename, const char *cpu_model) | |
1035 | { | |
8137cde8 | 1036 | sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, ds, kernel_filename, |
a526a31c BS |
1037 | kernel_cmdline, initrd_filename, cpu_model); |
1038 | } | |
1039 | ||
1040 | /* SPARCstation 4 hardware initialisation */ | |
6ef05b95 | 1041 | static void ss4_init(ram_addr_t RAM_size, int vga_ram_size, |
a526a31c BS |
1042 | const char *boot_device, DisplayState *ds, |
1043 | const char *kernel_filename, const char *kernel_cmdline, | |
1044 | const char *initrd_filename, const char *cpu_model) | |
1045 | { | |
8137cde8 | 1046 | sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, ds, kernel_filename, |
a526a31c BS |
1047 | kernel_cmdline, initrd_filename, cpu_model); |
1048 | } | |
1049 | ||
1050 | /* SPARCClassic hardware initialisation */ | |
6ef05b95 | 1051 | static void scls_init(ram_addr_t RAM_size, int vga_ram_size, |
a526a31c BS |
1052 | const char *boot_device, DisplayState *ds, |
1053 | const char *kernel_filename, const char *kernel_cmdline, | |
1054 | const char *initrd_filename, const char *cpu_model) | |
1055 | { | |
8137cde8 | 1056 | sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, ds, kernel_filename, |
a526a31c BS |
1057 | kernel_cmdline, initrd_filename, cpu_model); |
1058 | } | |
1059 | ||
1060 | /* SPARCbook hardware initialisation */ | |
6ef05b95 | 1061 | static void sbook_init(ram_addr_t RAM_size, int vga_ram_size, |
a526a31c BS |
1062 | const char *boot_device, DisplayState *ds, |
1063 | const char *kernel_filename, const char *kernel_cmdline, | |
1064 | const char *initrd_filename, const char *cpu_model) | |
1065 | { | |
8137cde8 | 1066 | sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, ds, kernel_filename, |
a526a31c BS |
1067 | kernel_cmdline, initrd_filename, cpu_model); |
1068 | } | |
1069 | ||
36cd9210 | 1070 | QEMUMachine ss5_machine = { |
66de733b BS |
1071 | .name = "SS-5", |
1072 | .desc = "Sun4m platform, SPARCstation 5", | |
1073 | .init = ss5_init, | |
1074 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1075 | .nodisk_ok = 1, |
c9b1ae2c | 1076 | .use_scsi = 1, |
c0e564d5 | 1077 | }; |
e0353fe2 BS |
1078 | |
1079 | QEMUMachine ss10_machine = { | |
66de733b BS |
1080 | .name = "SS-10", |
1081 | .desc = "Sun4m platform, SPARCstation 10", | |
1082 | .init = ss10_init, | |
1083 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1084 | .nodisk_ok = 1, |
c9b1ae2c | 1085 | .use_scsi = 1, |
1bcee014 | 1086 | .max_cpus = 4, |
e0353fe2 | 1087 | }; |
6a3b9cc9 BS |
1088 | |
1089 | QEMUMachine ss600mp_machine = { | |
66de733b BS |
1090 | .name = "SS-600MP", |
1091 | .desc = "Sun4m platform, SPARCserver 600MP", | |
1092 | .init = ss600mp_init, | |
1093 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1094 | .nodisk_ok = 1, |
c9b1ae2c | 1095 | .use_scsi = 1, |
1bcee014 | 1096 | .max_cpus = 4, |
6a3b9cc9 | 1097 | }; |
ae40972f BS |
1098 | |
1099 | QEMUMachine ss20_machine = { | |
66de733b BS |
1100 | .name = "SS-20", |
1101 | .desc = "Sun4m platform, SPARCstation 20", | |
1102 | .init = ss20_init, | |
1103 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1104 | .nodisk_ok = 1, |
c9b1ae2c | 1105 | .use_scsi = 1, |
1bcee014 | 1106 | .max_cpus = 4, |
ae40972f BS |
1107 | }; |
1108 | ||
a526a31c | 1109 | QEMUMachine voyager_machine = { |
66de733b BS |
1110 | .name = "Voyager", |
1111 | .desc = "Sun4m platform, SPARCstation Voyager", | |
1112 | .init = vger_init, | |
1113 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1114 | .nodisk_ok = 1, |
c9b1ae2c | 1115 | .use_scsi = 1, |
a526a31c BS |
1116 | }; |
1117 | ||
1118 | QEMUMachine ss_lx_machine = { | |
66de733b BS |
1119 | .name = "LX", |
1120 | .desc = "Sun4m platform, SPARCstation LX", | |
1121 | .init = ss_lx_init, | |
1122 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1123 | .nodisk_ok = 1, |
c9b1ae2c | 1124 | .use_scsi = 1, |
a526a31c BS |
1125 | }; |
1126 | ||
1127 | QEMUMachine ss4_machine = { | |
66de733b BS |
1128 | .name = "SS-4", |
1129 | .desc = "Sun4m platform, SPARCstation 4", | |
1130 | .init = ss4_init, | |
1131 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1132 | .nodisk_ok = 1, |
c9b1ae2c | 1133 | .use_scsi = 1, |
a526a31c BS |
1134 | }; |
1135 | ||
1136 | QEMUMachine scls_machine = { | |
66de733b BS |
1137 | .name = "SPARCClassic", |
1138 | .desc = "Sun4m platform, SPARCClassic", | |
1139 | .init = scls_init, | |
1140 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1141 | .nodisk_ok = 1, |
c9b1ae2c | 1142 | .use_scsi = 1, |
a526a31c BS |
1143 | }; |
1144 | ||
1145 | QEMUMachine sbook_machine = { | |
66de733b BS |
1146 | .name = "SPARCbook", |
1147 | .desc = "Sun4m platform, SPARCbook", | |
1148 | .init = sbook_init, | |
1149 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1150 | .nodisk_ok = 1, |
c9b1ae2c | 1151 | .use_scsi = 1, |
a526a31c BS |
1152 | }; |
1153 | ||
7d85892b BS |
1154 | static const struct sun4d_hwdef sun4d_hwdefs[] = { |
1155 | /* SS-1000 */ | |
1156 | { | |
1157 | .iounit_bases = { | |
1158 | 0xfe0200000ULL, | |
1159 | 0xfe1200000ULL, | |
1160 | 0xfe2200000ULL, | |
1161 | 0xfe3200000ULL, | |
1162 | -1, | |
1163 | }, | |
1164 | .tcx_base = 0x820000000ULL, | |
1165 | .slavio_base = 0xf00000000ULL, | |
1166 | .ms_kb_base = 0xf00240000ULL, | |
1167 | .serial_base = 0xf00200000ULL, | |
1168 | .nvram_base = 0xf00280000ULL, | |
1169 | .counter_base = 0xf00300000ULL, | |
1170 | .espdma_base = 0x800081000ULL, | |
1171 | .esp_base = 0x800080000ULL, | |
1172 | .ledma_base = 0x800040000ULL, | |
1173 | .le_base = 0x800060000ULL, | |
1174 | .sbi_base = 0xf02800000ULL, | |
c1d00dc0 | 1175 | .vram_size = 0x00100000, |
7d85892b BS |
1176 | .nvram_size = 0x2000, |
1177 | .esp_irq = 3, | |
1178 | .le_irq = 4, | |
1179 | .clock_irq = 14, | |
1180 | .clock1_irq = 10, | |
1181 | .ms_kb_irq = 12, | |
1182 | .ser_irq = 12, | |
905fdcb5 BS |
1183 | .nvram_machine_id = 0x80, |
1184 | .machine_id = ss1000_id, | |
7d85892b | 1185 | .iounit_version = 0x03000000, |
6ef05b95 | 1186 | .max_mem = 0xf00000000ULL, |
7d85892b BS |
1187 | .default_cpu_model = "TI SuperSparc II", |
1188 | }, | |
1189 | /* SS-2000 */ | |
1190 | { | |
1191 | .iounit_bases = { | |
1192 | 0xfe0200000ULL, | |
1193 | 0xfe1200000ULL, | |
1194 | 0xfe2200000ULL, | |
1195 | 0xfe3200000ULL, | |
1196 | 0xfe4200000ULL, | |
1197 | }, | |
1198 | .tcx_base = 0x820000000ULL, | |
1199 | .slavio_base = 0xf00000000ULL, | |
1200 | .ms_kb_base = 0xf00240000ULL, | |
1201 | .serial_base = 0xf00200000ULL, | |
1202 | .nvram_base = 0xf00280000ULL, | |
1203 | .counter_base = 0xf00300000ULL, | |
1204 | .espdma_base = 0x800081000ULL, | |
1205 | .esp_base = 0x800080000ULL, | |
1206 | .ledma_base = 0x800040000ULL, | |
1207 | .le_base = 0x800060000ULL, | |
1208 | .sbi_base = 0xf02800000ULL, | |
c1d00dc0 | 1209 | .vram_size = 0x00100000, |
7d85892b BS |
1210 | .nvram_size = 0x2000, |
1211 | .esp_irq = 3, | |
1212 | .le_irq = 4, | |
1213 | .clock_irq = 14, | |
1214 | .clock1_irq = 10, | |
1215 | .ms_kb_irq = 12, | |
1216 | .ser_irq = 12, | |
905fdcb5 BS |
1217 | .nvram_machine_id = 0x80, |
1218 | .machine_id = ss2000_id, | |
7d85892b | 1219 | .iounit_version = 0x03000000, |
6ef05b95 | 1220 | .max_mem = 0xf00000000ULL, |
7d85892b BS |
1221 | .default_cpu_model = "TI SuperSparc II", |
1222 | }, | |
1223 | }; | |
1224 | ||
6ef05b95 | 1225 | static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size, |
7d85892b BS |
1226 | const char *boot_device, |
1227 | DisplayState *ds, const char *kernel_filename, | |
1228 | const char *kernel_cmdline, | |
1229 | const char *initrd_filename, const char *cpu_model) | |
1230 | { | |
1231 | CPUState *env, *envs[MAX_CPUS]; | |
1232 | unsigned int i; | |
1233 | void *iounits[MAX_IOUNITS], *espdma, *ledma, *main_esp, *nvram, *sbi; | |
1234 | qemu_irq *cpu_irqs[MAX_CPUS], *sbi_irq, *sbi_cpu_irq, | |
1235 | *espdma_irq, *ledma_irq; | |
1236 | qemu_irq *esp_reset, *le_reset; | |
5c6602c5 BS |
1237 | ram_addr_t ram_offset, prom_offset, tcx_offset; |
1238 | unsigned long kernel_size; | |
7d85892b BS |
1239 | int ret; |
1240 | char buf[1024]; | |
22548760 | 1241 | int drive_index; |
3cce6243 | 1242 | void *fw_cfg; |
7d85892b BS |
1243 | |
1244 | /* init CPUs */ | |
1245 | if (!cpu_model) | |
1246 | cpu_model = hwdef->default_cpu_model; | |
1247 | ||
1248 | for (i = 0; i < smp_cpus; i++) { | |
1249 | env = cpu_init(cpu_model); | |
1250 | if (!env) { | |
8e82c6a8 | 1251 | fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n"); |
7d85892b BS |
1252 | exit(1); |
1253 | } | |
1254 | cpu_sparc_set_id(env, i); | |
1255 | envs[i] = env; | |
1256 | if (i == 0) { | |
1257 | qemu_register_reset(main_cpu_reset, env); | |
1258 | } else { | |
1259 | qemu_register_reset(secondary_cpu_reset, env); | |
1260 | env->halted = 1; | |
1261 | } | |
7d85892b BS |
1262 | cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS); |
1263 | env->prom_addr = hwdef->slavio_base; | |
1264 | } | |
1265 | ||
1266 | for (i = smp_cpus; i < MAX_CPUS; i++) | |
1267 | cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS); | |
1268 | ||
1269 | /* allocate RAM */ | |
1270 | if ((uint64_t)RAM_size > hwdef->max_mem) { | |
77f193da BS |
1271 | fprintf(stderr, |
1272 | "qemu: Too much memory for this machine: %d, maximum %d\n", | |
6ef05b95 | 1273 | (unsigned int)(RAM_size / (1024 * 1024)), |
7d85892b BS |
1274 | (unsigned int)(hwdef->max_mem / (1024 * 1024))); |
1275 | exit(1); | |
1276 | } | |
5c6602c5 BS |
1277 | ram_offset = qemu_ram_alloc(RAM_size); |
1278 | cpu_register_physical_memory(0, RAM_size, ram_offset); | |
7d85892b BS |
1279 | |
1280 | /* load boot prom */ | |
5c6602c5 | 1281 | prom_offset = qemu_ram_alloc(PROM_SIZE_MAX); |
7d85892b BS |
1282 | cpu_register_physical_memory(hwdef->slavio_base, |
1283 | (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) & | |
1284 | TARGET_PAGE_MASK, | |
1285 | prom_offset | IO_MEM_ROM); | |
1286 | ||
1287 | if (bios_name == NULL) | |
1288 | bios_name = PROM_FILENAME; | |
1289 | snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name); | |
1290 | ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL); | |
1291 | if (ret < 0 || ret > PROM_SIZE_MAX) | |
e01f4a1c | 1292 | ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX); |
7d85892b BS |
1293 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
1294 | fprintf(stderr, "qemu: could not load prom '%s'\n", | |
1295 | buf); | |
1296 | exit(1); | |
1297 | } | |
1298 | ||
1299 | /* set up devices */ | |
1300 | sbi = sbi_init(hwdef->sbi_base, &sbi_irq, &sbi_cpu_irq, cpu_irqs); | |
1301 | ||
1302 | for (i = 0; i < MAX_IOUNITS; i++) | |
1303 | if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1) | |
ff403da6 BS |
1304 | iounits[i] = iommu_init(hwdef->iounit_bases[i], |
1305 | hwdef->iounit_version, | |
1306 | sbi_irq[hwdef->me_irq]); | |
7d85892b BS |
1307 | |
1308 | espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[hwdef->esp_irq], | |
1309 | iounits[0], &espdma_irq, &esp_reset); | |
1310 | ||
1311 | ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[hwdef->le_irq], | |
1312 | iounits[0], &ledma_irq, &le_reset); | |
1313 | ||
1314 | if (graphic_depth != 8 && graphic_depth != 24) { | |
1315 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
1316 | exit (1); | |
1317 | } | |
5c6602c5 BS |
1318 | tcx_offset = qemu_ram_alloc(hwdef->vram_size); |
1319 | tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset, | |
7d85892b BS |
1320 | hwdef->vram_size, graphic_width, graphic_height, graphic_depth); |
1321 | ||
0ae18cee | 1322 | lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset); |
7d85892b BS |
1323 | |
1324 | nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0, | |
1325 | hwdef->nvram_size, 8); | |
1326 | ||
1327 | slavio_timer_init_all(hwdef->counter_base, sbi_irq[hwdef->clock1_irq], | |
1328 | sbi_cpu_irq, smp_cpus); | |
1329 | ||
1330 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[hwdef->ms_kb_irq], | |
b4ed08e0 | 1331 | nographic, ESCC_CLOCK, 1); |
7d85892b BS |
1332 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
1333 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
b4ed08e0 BS |
1334 | escc_init(hwdef->serial_base, sbi_irq[hwdef->ser_irq], serial_hds[1], |
1335 | serial_hds[0], ESCC_CLOCK, 1); | |
7d85892b BS |
1336 | |
1337 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
1338 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
1339 | exit(1); | |
1340 | } | |
1341 | ||
5d20fa6b | 1342 | main_esp = esp_init(hwdef->esp_base, 2, |
8b17de88 BS |
1343 | espdma_memory_read, espdma_memory_write, |
1344 | espdma, *espdma_irq, esp_reset); | |
7d85892b BS |
1345 | |
1346 | for (i = 0; i < ESP_MAX_DEVS; i++) { | |
22548760 BS |
1347 | drive_index = drive_get_index(IF_SCSI, 0, i); |
1348 | if (drive_index == -1) | |
7d85892b | 1349 | continue; |
22548760 | 1350 | esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i); |
7d85892b BS |
1351 | } |
1352 | ||
293f78bc BS |
1353 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, |
1354 | RAM_size); | |
7d85892b BS |
1355 | |
1356 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, | |
1357 | boot_device, RAM_size, kernel_size, graphic_width, | |
905fdcb5 BS |
1358 | graphic_height, graphic_depth, hwdef->nvram_machine_id, |
1359 | "Sun4d"); | |
3cce6243 BS |
1360 | |
1361 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
1362 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
1363 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
1364 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
7d85892b BS |
1365 | } |
1366 | ||
1367 | /* SPARCserver 1000 hardware initialisation */ | |
00f82b8a | 1368 | static void ss1000_init(ram_addr_t RAM_size, int vga_ram_size, |
7d85892b BS |
1369 | const char *boot_device, DisplayState *ds, |
1370 | const char *kernel_filename, const char *kernel_cmdline, | |
1371 | const char *initrd_filename, const char *cpu_model) | |
1372 | { | |
1373 | sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, ds, kernel_filename, | |
1374 | kernel_cmdline, initrd_filename, cpu_model); | |
1375 | } | |
1376 | ||
1377 | /* SPARCcenter 2000 hardware initialisation */ | |
00f82b8a | 1378 | static void ss2000_init(ram_addr_t RAM_size, int vga_ram_size, |
7d85892b BS |
1379 | const char *boot_device, DisplayState *ds, |
1380 | const char *kernel_filename, const char *kernel_cmdline, | |
1381 | const char *initrd_filename, const char *cpu_model) | |
1382 | { | |
1383 | sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, ds, kernel_filename, | |
1384 | kernel_cmdline, initrd_filename, cpu_model); | |
1385 | } | |
1386 | ||
1387 | QEMUMachine ss1000_machine = { | |
66de733b BS |
1388 | .name = "SS-1000", |
1389 | .desc = "Sun4d platform, SPARCserver 1000", | |
1390 | .init = ss1000_init, | |
1391 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1392 | .nodisk_ok = 1, |
c9b1ae2c | 1393 | .use_scsi = 1, |
1bcee014 | 1394 | .max_cpus = 8, |
7d85892b BS |
1395 | }; |
1396 | ||
1397 | QEMUMachine ss2000_machine = { | |
66de733b BS |
1398 | .name = "SS-2000", |
1399 | .desc = "Sun4d platform, SPARCcenter 2000", | |
1400 | .init = ss2000_init, | |
1401 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
f88e4b91 | 1402 | .nodisk_ok = 1, |
c9b1ae2c | 1403 | .use_scsi = 1, |
1bcee014 | 1404 | .max_cpus = 20, |
7d85892b | 1405 | }; |
8137cde8 BS |
1406 | |
1407 | static const struct sun4c_hwdef sun4c_hwdefs[] = { | |
1408 | /* SS-2 */ | |
1409 | { | |
1410 | .iommu_base = 0xf8000000, | |
1411 | .tcx_base = 0xfe000000, | |
8137cde8 BS |
1412 | .slavio_base = 0xf6000000, |
1413 | .intctl_base = 0xf5000000, | |
1414 | .counter_base = 0xf3000000, | |
1415 | .ms_kb_base = 0xf0000000, | |
1416 | .serial_base = 0xf1000000, | |
1417 | .nvram_base = 0xf2000000, | |
1418 | .fd_base = 0xf7200000, | |
1419 | .dma_base = 0xf8400000, | |
1420 | .esp_base = 0xf8800000, | |
1421 | .le_base = 0xf8c00000, | |
8137cde8 | 1422 | .aux1_base = 0xf7400003, |
8137cde8 BS |
1423 | .vram_size = 0x00100000, |
1424 | .nvram_size = 0x800, | |
1425 | .esp_irq = 2, | |
1426 | .le_irq = 3, | |
1427 | .clock_irq = 5, | |
1428 | .clock1_irq = 7, | |
1429 | .ms_kb_irq = 1, | |
1430 | .ser_irq = 1, | |
1431 | .fd_irq = 1, | |
1432 | .me_irq = 1, | |
8137cde8 BS |
1433 | .nvram_machine_id = 0x55, |
1434 | .machine_id = ss2_id, | |
1435 | .max_mem = 0x10000000, | |
1436 | .default_cpu_model = "Cypress CY7C601", | |
1437 | }, | |
1438 | }; | |
1439 | ||
1440 | static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size, | |
1441 | const char *boot_device, | |
1442 | DisplayState *ds, const char *kernel_filename, | |
1443 | const char *kernel_cmdline, | |
1444 | const char *initrd_filename, const char *cpu_model) | |
1445 | { | |
1446 | CPUState *env; | |
1447 | unsigned int i; | |
1448 | void *iommu, *espdma, *ledma, *main_esp, *nvram; | |
1449 | qemu_irq *cpu_irqs, *slavio_irq, *espdma_irq, *ledma_irq; | |
1450 | qemu_irq *esp_reset, *le_reset; | |
1451 | qemu_irq *fdc_tc; | |
5c6602c5 BS |
1452 | ram_addr_t ram_offset, prom_offset, tcx_offset; |
1453 | unsigned long kernel_size; | |
8137cde8 BS |
1454 | int ret; |
1455 | char buf[1024]; | |
1456 | BlockDriverState *fd[MAX_FD]; | |
1457 | int drive_index; | |
1458 | void *fw_cfg; | |
1459 | ||
1460 | /* init CPU */ | |
1461 | if (!cpu_model) | |
1462 | cpu_model = hwdef->default_cpu_model; | |
1463 | ||
1464 | env = cpu_init(cpu_model); | |
1465 | if (!env) { | |
1466 | fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n"); | |
1467 | exit(1); | |
1468 | } | |
1469 | ||
1470 | cpu_sparc_set_id(env, 0); | |
1471 | ||
1472 | qemu_register_reset(main_cpu_reset, env); | |
1473 | cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS); | |
1474 | env->prom_addr = hwdef->slavio_base; | |
1475 | ||
1476 | /* allocate RAM */ | |
1477 | if ((uint64_t)RAM_size > hwdef->max_mem) { | |
1478 | fprintf(stderr, | |
1479 | "qemu: Too much memory for this machine: %d, maximum %d\n", | |
1480 | (unsigned int)(RAM_size / (1024 * 1024)), | |
1481 | (unsigned int)(hwdef->max_mem / (1024 * 1024))); | |
1482 | exit(1); | |
1483 | } | |
5c6602c5 BS |
1484 | ram_offset = qemu_ram_alloc(RAM_size); |
1485 | cpu_register_physical_memory(0, RAM_size, ram_offset); | |
8137cde8 BS |
1486 | |
1487 | /* load boot prom */ | |
5c6602c5 | 1488 | prom_offset = qemu_ram_alloc(PROM_SIZE_MAX); |
8137cde8 BS |
1489 | cpu_register_physical_memory(hwdef->slavio_base, |
1490 | (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) & | |
1491 | TARGET_PAGE_MASK, | |
1492 | prom_offset | IO_MEM_ROM); | |
1493 | ||
1494 | if (bios_name == NULL) | |
1495 | bios_name = PROM_FILENAME; | |
1496 | snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name); | |
1497 | ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL); | |
1498 | if (ret < 0 || ret > PROM_SIZE_MAX) | |
1499 | ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX); | |
1500 | if (ret < 0 || ret > PROM_SIZE_MAX) { | |
1501 | fprintf(stderr, "qemu: could not load prom '%s'\n", | |
1502 | buf); | |
1503 | exit(1); | |
1504 | } | |
8137cde8 BS |
1505 | |
1506 | /* set up devices */ | |
1507 | slavio_intctl = sun4c_intctl_init(hwdef->intctl_base, | |
1508 | &slavio_irq, cpu_irqs); | |
1509 | ||
1510 | iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version, | |
1511 | slavio_irq[hwdef->me_irq]); | |
1512 | ||
1513 | espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq], | |
1514 | iommu, &espdma_irq, &esp_reset); | |
1515 | ||
1516 | ledma = sparc32_dma_init(hwdef->dma_base + 16ULL, | |
1517 | slavio_irq[hwdef->le_irq], iommu, &ledma_irq, | |
1518 | &le_reset); | |
1519 | ||
1520 | if (graphic_depth != 8 && graphic_depth != 24) { | |
1521 | fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth); | |
1522 | exit (1); | |
1523 | } | |
5c6602c5 BS |
1524 | tcx_offset = qemu_ram_alloc(hwdef->vram_size); |
1525 | tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset, | |
8137cde8 BS |
1526 | hwdef->vram_size, graphic_width, graphic_height, graphic_depth); |
1527 | ||
0ae18cee | 1528 | lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset); |
8137cde8 BS |
1529 | |
1530 | nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, | |
1531 | hwdef->nvram_size, 2); | |
1532 | ||
1533 | slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq], | |
b4ed08e0 | 1534 | nographic, ESCC_CLOCK, 1); |
8137cde8 BS |
1535 | // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device |
1536 | // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device | |
f5cbc474 AJ |
1537 | escc_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq], serial_hds[0], |
1538 | serial_hds[1], ESCC_CLOCK, 1); | |
8137cde8 | 1539 | |
fe096129 | 1540 | slavio_misc = slavio_misc_init(0, 0, hwdef->aux1_base, 0, |
6d0c293d | 1541 | slavio_irq[hwdef->me_irq], NULL, &fdc_tc); |
8137cde8 BS |
1542 | |
1543 | if (hwdef->fd_base != (target_phys_addr_t)-1) { | |
1544 | /* there is zero or one floppy drive */ | |
ce802585 | 1545 | memset(fd, 0, sizeof(fd)); |
8137cde8 BS |
1546 | drive_index = drive_get_index(IF_FLOPPY, 0, 0); |
1547 | if (drive_index != -1) | |
1548 | fd[0] = drives_table[drive_index].bdrv; | |
1549 | ||
1550 | sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd, | |
1551 | fdc_tc); | |
1552 | } | |
1553 | ||
1554 | if (drive_get_max_bus(IF_SCSI) > 0) { | |
1555 | fprintf(stderr, "qemu: too many SCSI bus\n"); | |
1556 | exit(1); | |
1557 | } | |
1558 | ||
1559 | main_esp = esp_init(hwdef->esp_base, 2, | |
1560 | espdma_memory_read, espdma_memory_write, | |
1561 | espdma, *espdma_irq, esp_reset); | |
1562 | ||
1563 | for (i = 0; i < ESP_MAX_DEVS; i++) { | |
1564 | drive_index = drive_get_index(IF_SCSI, 0, i); | |
1565 | if (drive_index == -1) | |
1566 | continue; | |
1567 | esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i); | |
1568 | } | |
1569 | ||
1570 | kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename, | |
1571 | RAM_size); | |
1572 | ||
1573 | nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline, | |
1574 | boot_device, RAM_size, kernel_size, graphic_width, | |
1575 | graphic_height, graphic_depth, hwdef->nvram_machine_id, | |
1576 | "Sun4c"); | |
1577 | ||
1578 | fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2); | |
1579 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
1580 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); | |
1581 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
1582 | } | |
1583 | ||
1584 | /* SPARCstation 2 hardware initialisation */ | |
1585 | static void ss2_init(ram_addr_t RAM_size, int vga_ram_size, | |
1586 | const char *boot_device, DisplayState *ds, | |
1587 | const char *kernel_filename, const char *kernel_cmdline, | |
1588 | const char *initrd_filename, const char *cpu_model) | |
1589 | { | |
1590 | sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, ds, kernel_filename, | |
1591 | kernel_cmdline, initrd_filename, cpu_model); | |
1592 | } | |
1593 | ||
1594 | QEMUMachine ss2_machine = { | |
1595 | .name = "SS-2", | |
1596 | .desc = "Sun4c platform, SPARCstation 2", | |
1597 | .init = ss2_init, | |
1598 | .ram_require = PROM_SIZE_MAX + TCX_SIZE, | |
1599 | .nodisk_ok = 1, | |
1600 | .use_scsi = 1, | |
8137cde8 | 1601 | }; |