]> Git Repo - qemu.git/blame - hw/omap.h
omap_tap: convert to memory API
[qemu.git] / hw / omap.h
CommitLineData
c3d2689d
AZ
1/*
2 * Texas Instruments OMAP processors.
3 *
b4e3104b 4 * Copyright (C) 2006-2008 Andrzej Zaborowski <[email protected]>
c3d2689d
AZ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
827df9f3
AZ
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
c3d2689d
AZ
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
fad6cb1a 16 * You should have received a copy of the GNU General Public License along
8167ee88 17 * with this program; if not, see <http://www.gnu.org/licenses/>.
c3d2689d
AZ
18 */
19#ifndef hw_omap_h
64066a8f 20#include "memory.h"
c3d2689d
AZ
21# define hw_omap_h "omap.h"
22
23# define OMAP_EMIFS_BASE 0x00000000
827df9f3 24# define OMAP2_Q0_BASE 0x00000000
c3d2689d
AZ
25# define OMAP_CS0_BASE 0x00000000
26# define OMAP_CS1_BASE 0x04000000
27# define OMAP_CS2_BASE 0x08000000
28# define OMAP_CS3_BASE 0x0c000000
29# define OMAP_EMIFF_BASE 0x10000000
30# define OMAP_IMIF_BASE 0x20000000
31# define OMAP_LOCALBUS_BASE 0x30000000
827df9f3
AZ
32# define OMAP2_Q1_BASE 0x40000000
33# define OMAP2_L4_BASE 0x48000000
34# define OMAP2_SRAM_BASE 0x40200000
35# define OMAP2_L3_BASE 0x68000000
36# define OMAP2_Q2_BASE 0x80000000
37# define OMAP2_Q3_BASE 0xc0000000
c3d2689d
AZ
38# define OMAP_MPUI_BASE 0xe1000000
39
40# define OMAP730_SRAM_SIZE 0x00032000
41# define OMAP15XX_SRAM_SIZE 0x00030000
42# define OMAP16XX_SRAM_SIZE 0x00004000
43# define OMAP1611_SRAM_SIZE 0x0003e800
827df9f3
AZ
44# define OMAP242X_SRAM_SIZE 0x000a0000
45# define OMAP243X_SRAM_SIZE 0x00010000
c3d2689d
AZ
46# define OMAP_CS0_SIZE 0x04000000
47# define OMAP_CS1_SIZE 0x04000000
48# define OMAP_CS2_SIZE 0x04000000
49# define OMAP_CS3_SIZE 0x04000000
50
827df9f3 51/* omap_clk.c */
c3d2689d
AZ
52struct omap_mpu_state_s;
53typedef struct clk *omap_clk;
54omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
55void omap_clk_init(struct omap_mpu_state_s *mpu);
56void omap_clk_adduser(struct clk *clk, qemu_irq user);
57void omap_clk_get(omap_clk clk);
58void omap_clk_put(omap_clk clk);
59void omap_clk_onoff(omap_clk clk, int on);
60void omap_clk_canidle(omap_clk clk, int can);
61void omap_clk_setrate(omap_clk clk, int divide, int multiply);
62int64_t omap_clk_getrate(omap_clk clk);
63void omap_clk_reparent(omap_clk clk, omap_clk parent);
64
2c1d9ecb 65/* OMAP2 l4 Interconnect */
827df9f3 66struct omap_l4_s;
2c1d9ecb 67struct omap_l4_region_s {
68 target_phys_addr_t offset;
69 size_t size;
70 int access;
71};
72struct omap_l4_agent_info_s {
73 int ta;
74 int region;
75 int regions;
76 int ta_region;
77};
78struct omap_target_agent_s {
79 struct omap_l4_s *bus;
80 int regions;
81 const struct omap_l4_region_s *start;
82 target_phys_addr_t base;
83 uint32_t component;
84 uint32_t control;
85 uint32_t status;
86};
f3226149
AK
87struct omap_l4_s *omap_l4_init(MemoryRegion *address_space,
88 target_phys_addr_t base, int ta_num);
827df9f3
AZ
89
90struct omap_target_agent_s;
2c1d9ecb 91struct omap_target_agent_s *omap_l4ta_get(
92 struct omap_l4_s *bus,
93 const struct omap_l4_region_s *regions,
94 const struct omap_l4_agent_info_s *agents,
95 int cs);
c227f099 96target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
827df9f3 97 int iotype);
f3226149
AK
98target_phys_addr_t omap_l4_attach_region(struct omap_target_agent_s *ta,
99 int region, MemoryRegion *mr);
f9049203
JR
100target_phys_addr_t omap_l4_region_base(struct omap_target_agent_s *ta,
101 int region);
f3226149
AK
102target_phys_addr_t omap_l4_region_size(struct omap_target_agent_s *ta,
103 int region);
827df9f3 104
0bf43016 105/* OMAP2 SDRAM controller */
827df9f3 106struct omap_sdrc_s;
c227f099 107struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
0bf43016 108void omap_sdrc_reset(struct omap_sdrc_s *s);
827df9f3 109
f3354b0e 110/* OMAP2 general purpose memory controller */
827df9f3 111struct omap_gpmc_s;
b5325c27 112struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
eee0a1c6
PM
113 target_phys_addr_t base,
114 qemu_irq irq, qemu_irq drq);
f3354b0e 115void omap_gpmc_reset(struct omap_gpmc_s *s);
07bc2f80 116void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
2a952feb 117void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
29885477 118
c3d2689d
AZ
119/*
120 * Common IRQ numbers for level 1 interrupt handler
121 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
122 */
123# define OMAP_INT_CAMERA 1
124# define OMAP_INT_FIQ 3
125# define OMAP_INT_RTDX 6
126# define OMAP_INT_DSP_MMU_ABORT 7
127# define OMAP_INT_HOST 8
128# define OMAP_INT_ABORT 9
129# define OMAP_INT_BRIDGE_PRIV 13
130# define OMAP_INT_GPIO_BANK1 14
131# define OMAP_INT_UART3 15
132# define OMAP_INT_TIMER3 16
133# define OMAP_INT_DMA_CH0_6 19
134# define OMAP_INT_DMA_CH1_7 20
135# define OMAP_INT_DMA_CH2_8 21
136# define OMAP_INT_DMA_CH3 22
137# define OMAP_INT_DMA_CH4 23
138# define OMAP_INT_DMA_CH5 24
139# define OMAP_INT_DMA_LCD 25
140# define OMAP_INT_TIMER1 26
141# define OMAP_INT_WD_TIMER 27
142# define OMAP_INT_BRIDGE_PUB 28
143# define OMAP_INT_TIMER2 30
144# define OMAP_INT_LCD_CTRL 31
145
146/*
147 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
148 */
149# define OMAP_INT_15XX_IH2_IRQ 0
150# define OMAP_INT_15XX_LB_MMU 17
151# define OMAP_INT_15XX_LOCAL_BUS 29
152
153/*
154 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
155 */
156# define OMAP_INT_1510_SPI_TX 4
157# define OMAP_INT_1510_SPI_RX 5
158# define OMAP_INT_1510_DSP_MAILBOX1 10
159# define OMAP_INT_1510_DSP_MAILBOX2 11
160
161/*
162 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
163 */
164# define OMAP_INT_310_McBSP2_TX 4
165# define OMAP_INT_310_McBSP2_RX 5
166# define OMAP_INT_310_HSB_MAILBOX1 12
167# define OMAP_INT_310_HSAB_MMU 18
168
169/*
170 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
171 */
172# define OMAP_INT_1610_IH2_IRQ 0
173# define OMAP_INT_1610_IH2_FIQ 2
174# define OMAP_INT_1610_McBSP2_TX 4
175# define OMAP_INT_1610_McBSP2_RX 5
176# define OMAP_INT_1610_DSP_MAILBOX1 10
177# define OMAP_INT_1610_DSP_MAILBOX2 11
178# define OMAP_INT_1610_LCD_LINE 12
179# define OMAP_INT_1610_GPTIMER1 17
180# define OMAP_INT_1610_GPTIMER2 18
181# define OMAP_INT_1610_SSR_FIFO_0 29
182
183/*
184 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
185 */
186# define OMAP_INT_730_IH2_FIQ 0
187# define OMAP_INT_730_IH2_IRQ 1
188# define OMAP_INT_730_USB_NON_ISO 2
189# define OMAP_INT_730_USB_ISO 3
190# define OMAP_INT_730_ICR 4
191# define OMAP_INT_730_EAC 5
192# define OMAP_INT_730_GPIO_BANK1 6
193# define OMAP_INT_730_GPIO_BANK2 7
194# define OMAP_INT_730_GPIO_BANK3 8
195# define OMAP_INT_730_McBSP2TX 10
196# define OMAP_INT_730_McBSP2RX 11
197# define OMAP_INT_730_McBSP2RX_OVF 12
198# define OMAP_INT_730_LCD_LINE 14
199# define OMAP_INT_730_GSM_PROTECT 15
200# define OMAP_INT_730_TIMER3 16
201# define OMAP_INT_730_GPIO_BANK5 17
202# define OMAP_INT_730_GPIO_BANK6 18
203# define OMAP_INT_730_SPGIO_WR 29
204
205/*
206 * Common IRQ numbers for level 2 interrupt handler
207 */
208# define OMAP_INT_KEYBOARD 1
209# define OMAP_INT_uWireTX 2
210# define OMAP_INT_uWireRX 3
211# define OMAP_INT_I2C 4
212# define OMAP_INT_MPUIO 5
213# define OMAP_INT_USB_HHC_1 6
214# define OMAP_INT_McBSP3TX 10
215# define OMAP_INT_McBSP3RX 11
216# define OMAP_INT_McBSP1TX 12
217# define OMAP_INT_McBSP1RX 13
218# define OMAP_INT_UART1 14
219# define OMAP_INT_UART2 15
220# define OMAP_INT_USB_W2FC 20
221# define OMAP_INT_1WIRE 21
222# define OMAP_INT_OS_TIMER 22
b30bb3a2 223# define OMAP_INT_OQN 23
c3d2689d
AZ
224# define OMAP_INT_GAUGE_32K 24
225# define OMAP_INT_RTC_TIMER 25
226# define OMAP_INT_RTC_ALARM 26
227# define OMAP_INT_DSP_MMU 28
228
229/*
230 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
231 */
232# define OMAP_INT_1510_BT_MCSI1TX 16
233# define OMAP_INT_1510_BT_MCSI1RX 17
234# define OMAP_INT_1510_SoSSI_MATCH 19
235# define OMAP_INT_1510_MEM_STICK 27
236# define OMAP_INT_1510_COM_SPI_RO 31
237
238/*
239 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
240 */
241# define OMAP_INT_310_FAC 0
242# define OMAP_INT_310_USB_HHC_2 7
243# define OMAP_INT_310_MCSI1_FE 16
244# define OMAP_INT_310_MCSI2_FE 17
245# define OMAP_INT_310_USB_W2FC_ISO 29
246# define OMAP_INT_310_USB_W2FC_NON_ISO 30
247# define OMAP_INT_310_McBSP2RX_OF 31
248
249/*
250 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
251 */
252# define OMAP_INT_1610_FAC 0
253# define OMAP_INT_1610_USB_HHC_2 7
254# define OMAP_INT_1610_USB_OTG 8
255# define OMAP_INT_1610_SoSSI 9
256# define OMAP_INT_1610_BT_MCSI1TX 16
257# define OMAP_INT_1610_BT_MCSI1RX 17
258# define OMAP_INT_1610_SoSSI_MATCH 19
259# define OMAP_INT_1610_MEM_STICK 27
260# define OMAP_INT_1610_McBSP2RX_OF 31
261# define OMAP_INT_1610_STI 32
262# define OMAP_INT_1610_STI_WAKEUP 33
263# define OMAP_INT_1610_GPTIMER3 34
264# define OMAP_INT_1610_GPTIMER4 35
265# define OMAP_INT_1610_GPTIMER5 36
266# define OMAP_INT_1610_GPTIMER6 37
267# define OMAP_INT_1610_GPTIMER7 38
268# define OMAP_INT_1610_GPTIMER8 39
269# define OMAP_INT_1610_GPIO_BANK2 40
270# define OMAP_INT_1610_GPIO_BANK3 41
271# define OMAP_INT_1610_MMC2 42
272# define OMAP_INT_1610_CF 43
273# define OMAP_INT_1610_WAKE_UP_REQ 46
274# define OMAP_INT_1610_GPIO_BANK4 48
275# define OMAP_INT_1610_SPI 49
276# define OMAP_INT_1610_DMA_CH6 53
277# define OMAP_INT_1610_DMA_CH7 54
278# define OMAP_INT_1610_DMA_CH8 55
279# define OMAP_INT_1610_DMA_CH9 56
280# define OMAP_INT_1610_DMA_CH10 57
281# define OMAP_INT_1610_DMA_CH11 58
282# define OMAP_INT_1610_DMA_CH12 59
283# define OMAP_INT_1610_DMA_CH13 60
284# define OMAP_INT_1610_DMA_CH14 61
285# define OMAP_INT_1610_DMA_CH15 62
286# define OMAP_INT_1610_NAND 63
287
288/*
289 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
290 */
291# define OMAP_INT_730_HW_ERRORS 0
292# define OMAP_INT_730_NFIQ_PWR_FAIL 1
293# define OMAP_INT_730_CFCD 2
294# define OMAP_INT_730_CFIREQ 3
295# define OMAP_INT_730_I2C 4
296# define OMAP_INT_730_PCC 5
297# define OMAP_INT_730_MPU_EXT_NIRQ 6
298# define OMAP_INT_730_SPI_100K_1 7
299# define OMAP_INT_730_SYREN_SPI 8
300# define OMAP_INT_730_VLYNQ 9
301# define OMAP_INT_730_GPIO_BANK4 10
302# define OMAP_INT_730_McBSP1TX 11
303# define OMAP_INT_730_McBSP1RX 12
304# define OMAP_INT_730_McBSP1RX_OF 13
305# define OMAP_INT_730_UART_MODEM_IRDA_2 14
306# define OMAP_INT_730_UART_MODEM_1 15
307# define OMAP_INT_730_MCSI 16
308# define OMAP_INT_730_uWireTX 17
309# define OMAP_INT_730_uWireRX 18
310# define OMAP_INT_730_SMC_CD 19
311# define OMAP_INT_730_SMC_IREQ 20
312# define OMAP_INT_730_HDQ_1WIRE 21
313# define OMAP_INT_730_TIMER32K 22
314# define OMAP_INT_730_MMC_SDIO 23
315# define OMAP_INT_730_UPLD 24
316# define OMAP_INT_730_USB_HHC_1 27
317# define OMAP_INT_730_USB_HHC_2 28
318# define OMAP_INT_730_USB_GENI 29
319# define OMAP_INT_730_USB_OTG 30
320# define OMAP_INT_730_CAMERA_IF 31
321# define OMAP_INT_730_RNG 32
322# define OMAP_INT_730_DUAL_MODE_TIMER 33
323# define OMAP_INT_730_DBB_RF_EN 34
324# define OMAP_INT_730_MPUIO_KEYPAD 35
325# define OMAP_INT_730_SHA1_MD5 36
326# define OMAP_INT_730_SPI_100K_2 37
327# define OMAP_INT_730_RNG_IDLE 38
328# define OMAP_INT_730_MPUIO 39
329# define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
330# define OMAP_INT_730_LLPC_OE_FALLING 41
331# define OMAP_INT_730_LLPC_OE_RISING 42
332# define OMAP_INT_730_LLPC_VSYNC 43
333# define OMAP_INT_730_WAKE_UP_REQ 46
334# define OMAP_INT_730_DMA_CH6 53
335# define OMAP_INT_730_DMA_CH7 54
336# define OMAP_INT_730_DMA_CH8 55
337# define OMAP_INT_730_DMA_CH9 56
338# define OMAP_INT_730_DMA_CH10 57
339# define OMAP_INT_730_DMA_CH11 58
340# define OMAP_INT_730_DMA_CH12 59
341# define OMAP_INT_730_DMA_CH13 60
342# define OMAP_INT_730_DMA_CH14 61
343# define OMAP_INT_730_DMA_CH15 62
344# define OMAP_INT_730_NAND 63
345
346/*
347 * OMAP-24xx common IRQ numbers
348 */
54585ffe 349# define OMAP_INT_24XX_STI 4
c3d2689d 350# define OMAP_INT_24XX_SYS_NIRQ 7
827df9f3
AZ
351# define OMAP_INT_24XX_L3_IRQ 10
352# define OMAP_INT_24XX_PRCM_MPU_IRQ 11
c3d2689d
AZ
353# define OMAP_INT_24XX_SDMA_IRQ0 12
354# define OMAP_INT_24XX_SDMA_IRQ1 13
355# define OMAP_INT_24XX_SDMA_IRQ2 14
356# define OMAP_INT_24XX_SDMA_IRQ3 15
827df9f3
AZ
357# define OMAP_INT_243X_MCBSP2_IRQ 16
358# define OMAP_INT_243X_MCBSP3_IRQ 17
359# define OMAP_INT_243X_MCBSP4_IRQ 18
360# define OMAP_INT_243X_MCBSP5_IRQ 19
361# define OMAP_INT_24XX_GPMC_IRQ 20
362# define OMAP_INT_24XX_GUFFAW_IRQ 21
363# define OMAP_INT_24XX_IVA_IRQ 22
364# define OMAP_INT_24XX_EAC_IRQ 23
c3d2689d
AZ
365# define OMAP_INT_24XX_CAM_IRQ 24
366# define OMAP_INT_24XX_DSS_IRQ 25
367# define OMAP_INT_24XX_MAIL_U0_MPU 26
368# define OMAP_INT_24XX_DSP_UMA 27
369# define OMAP_INT_24XX_DSP_MMU 28
370# define OMAP_INT_24XX_GPIO_BANK1 29
371# define OMAP_INT_24XX_GPIO_BANK2 30
372# define OMAP_INT_24XX_GPIO_BANK3 31
373# define OMAP_INT_24XX_GPIO_BANK4 32
827df9f3 374# define OMAP_INT_243X_GPIO_BANK5 33
c3d2689d 375# define OMAP_INT_24XX_MAIL_U3_MPU 34
827df9f3
AZ
376# define OMAP_INT_24XX_WDT3 35
377# define OMAP_INT_24XX_WDT4 36
c3d2689d
AZ
378# define OMAP_INT_24XX_GPTIMER1 37
379# define OMAP_INT_24XX_GPTIMER2 38
380# define OMAP_INT_24XX_GPTIMER3 39
381# define OMAP_INT_24XX_GPTIMER4 40
382# define OMAP_INT_24XX_GPTIMER5 41
383# define OMAP_INT_24XX_GPTIMER6 42
384# define OMAP_INT_24XX_GPTIMER7 43
385# define OMAP_INT_24XX_GPTIMER8 44
386# define OMAP_INT_24XX_GPTIMER9 45
387# define OMAP_INT_24XX_GPTIMER10 46
388# define OMAP_INT_24XX_GPTIMER11 47
389# define OMAP_INT_24XX_GPTIMER12 48
827df9f3
AZ
390# define OMAP_INT_24XX_PKA_IRQ 50
391# define OMAP_INT_24XX_SHA1MD5_IRQ 51
392# define OMAP_INT_24XX_RNG_IRQ 52
393# define OMAP_INT_24XX_MG_IRQ 53
394# define OMAP_INT_24XX_I2C1_IRQ 56
395# define OMAP_INT_24XX_I2C2_IRQ 57
c3d2689d
AZ
396# define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
397# define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
398# define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
399# define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
827df9f3
AZ
400# define OMAP_INT_243X_MCBSP1_IRQ 64
401# define OMAP_INT_24XX_MCSPI1_IRQ 65
402# define OMAP_INT_24XX_MCSPI2_IRQ 66
403# define OMAP_INT_24XX_SSI1_IRQ0 67
404# define OMAP_INT_24XX_SSI1_IRQ1 68
405# define OMAP_INT_24XX_SSI2_IRQ0 69
406# define OMAP_INT_24XX_SSI2_IRQ1 70
407# define OMAP_INT_24XX_SSI_GDD_IRQ 71
c3d2689d
AZ
408# define OMAP_INT_24XX_UART1_IRQ 72
409# define OMAP_INT_24XX_UART2_IRQ 73
410# define OMAP_INT_24XX_UART3_IRQ 74
411# define OMAP_INT_24XX_USB_IRQ_GEN 75
412# define OMAP_INT_24XX_USB_IRQ_NISO 76
413# define OMAP_INT_24XX_USB_IRQ_ISO 77
414# define OMAP_INT_24XX_USB_IRQ_HGEN 78
415# define OMAP_INT_24XX_USB_IRQ_HSOF 79
416# define OMAP_INT_24XX_USB_IRQ_OTG 80
827df9f3 417# define OMAP_INT_24XX_VLYNQ_IRQ 81
c3d2689d 418# define OMAP_INT_24XX_MMC_IRQ 83
827df9f3
AZ
419# define OMAP_INT_24XX_MS_IRQ 84
420# define OMAP_INT_24XX_FAC_IRQ 85
421# define OMAP_INT_24XX_MCSPI3_IRQ 91
c3d2689d
AZ
422# define OMAP_INT_243X_HS_USB_MC 92
423# define OMAP_INT_243X_HS_USB_DMA 93
424# define OMAP_INT_243X_CARKIT 94
827df9f3 425# define OMAP_INT_34XX_GPTIMER12 95
c3d2689d 426
b4e3104b 427/* omap_dma.c */
089b7c0a 428enum omap_dma_model {
b4e3104b
AZ
429 omap_dma_3_0,
430 omap_dma_3_1,
431 omap_dma_3_2,
432 omap_dma_4,
089b7c0a
AZ
433};
434
afbb5194 435struct soc_dma_s;
c227f099 436struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
089b7c0a
AZ
437 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
438 enum omap_dma_model model);
c227f099 439struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
827df9f3
AZ
440 struct omap_mpu_state_s *mpu, int fifo,
441 int chans, omap_clk iclk, omap_clk fclk);
afbb5194 442void omap_dma_reset(struct soc_dma_s *s);
c3d2689d 443
b4e3104b
AZ
444struct dma_irq_map {
445 int ih;
446 int intr;
447};
448
449/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
450enum omap_dma_port {
451 emiff = 0,
452 emifs,
089b7c0a 453 imif, /* omap16xx: ocp_t1 */
c3d2689d 454 tipb,
089b7c0a 455 local, /* omap16xx: ocp_t2 */
c3d2689d 456 tipb_mpui,
827df9f3 457 __omap_dma_port_last,
c3d2689d
AZ
458};
459
089b7c0a
AZ
460typedef enum {
461 constant = 0,
462 post_incremented,
463 single_index,
464 double_index,
c227f099 465} omap_dma_addressing_t;
089b7c0a 466
b4e3104b 467/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
468struct omap_dma_lcd_channel_s {
469 enum omap_dma_port src;
c227f099
AL
470 target_phys_addr_t src_f1_top;
471 target_phys_addr_t src_f1_bottom;
472 target_phys_addr_t src_f2_top;
473 target_phys_addr_t src_f2_bottom;
089b7c0a
AZ
474
475 /* Used in OMAP DMA 3.2 gigacell */
476 unsigned char brust_f1;
477 unsigned char pack_f1;
478 unsigned char data_type_f1;
479 unsigned char brust_f2;
480 unsigned char pack_f2;
481 unsigned char data_type_f2;
482 unsigned char end_prog;
483 unsigned char repeat;
484 unsigned char auto_init;
485 unsigned char priority;
486 unsigned char fs;
487 unsigned char running;
488 unsigned char bs;
489 unsigned char omap_3_1_compatible_disable;
490 unsigned char dst;
491 unsigned char lch_type;
492 int16_t element_index_f1;
493 int16_t element_index_f2;
494 int32_t frame_index_f1;
495 int32_t frame_index_f2;
496 uint16_t elements_f1;
497 uint16_t frames_f1;
498 uint16_t elements_f2;
499 uint16_t frames_f2;
c227f099
AL
500 omap_dma_addressing_t mode_f1;
501 omap_dma_addressing_t mode_f2;
089b7c0a 502
c3d2689d
AZ
503 /* Destination port is fixed. */
504 int interrupts;
505 int condition;
506 int dual;
507
508 int current_frame;
c227f099 509 target_phys_addr_t phys_framebuffer[2];
c3d2689d
AZ
510 qemu_irq irq;
511 struct omap_mpu_state_s *mpu;
afbb5194 512} *omap_dma_get_lcdch(struct soc_dma_s *s);
c3d2689d
AZ
513
514/*
515 * DMA request numbers for OMAP1
516 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
517 */
518# define OMAP_DMA_NO_DEVICE 0
519# define OMAP_DMA_MCSI1_TX 1
520# define OMAP_DMA_MCSI1_RX 2
521# define OMAP_DMA_I2C_RX 3
522# define OMAP_DMA_I2C_TX 4
523# define OMAP_DMA_EXT_NDMA_REQ0 5
524# define OMAP_DMA_EXT_NDMA_REQ1 6
525# define OMAP_DMA_UWIRE_TX 7
526# define OMAP_DMA_MCBSP1_TX 8
527# define OMAP_DMA_MCBSP1_RX 9
528# define OMAP_DMA_MCBSP3_TX 10
529# define OMAP_DMA_MCBSP3_RX 11
530# define OMAP_DMA_UART1_TX 12
531# define OMAP_DMA_UART1_RX 13
532# define OMAP_DMA_UART2_TX 14
533# define OMAP_DMA_UART2_RX 15
534# define OMAP_DMA_MCBSP2_TX 16
535# define OMAP_DMA_MCBSP2_RX 17
536# define OMAP_DMA_UART3_TX 18
537# define OMAP_DMA_UART3_RX 19
538# define OMAP_DMA_CAMERA_IF_RX 20
539# define OMAP_DMA_MMC_TX 21
540# define OMAP_DMA_MMC_RX 22
541# define OMAP_DMA_NAND 23 /* Not in OMAP310 */
542# define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
543# define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
544# define OMAP_DMA_USB_W2FC_RX0 26
545# define OMAP_DMA_USB_W2FC_RX1 27
546# define OMAP_DMA_USB_W2FC_RX2 28
547# define OMAP_DMA_USB_W2FC_TX0 29
548# define OMAP_DMA_USB_W2FC_TX1 30
549# define OMAP_DMA_USB_W2FC_TX2 31
550
551/* These are only for 1610 */
552# define OMAP_DMA_CRYPTO_DES_IN 32
553# define OMAP_DMA_SPI_TX 33
554# define OMAP_DMA_SPI_RX 34
555# define OMAP_DMA_CRYPTO_HASH 35
556# define OMAP_DMA_CCP_ATTN 36
557# define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
558# define OMAP_DMA_CMT_APE_TX_CHAN_0 38
559# define OMAP_DMA_CMT_APE_RV_CHAN_0 39
560# define OMAP_DMA_CMT_APE_TX_CHAN_1 40
561# define OMAP_DMA_CMT_APE_RV_CHAN_1 41
562# define OMAP_DMA_CMT_APE_TX_CHAN_2 42
563# define OMAP_DMA_CMT_APE_RV_CHAN_2 43
564# define OMAP_DMA_CMT_APE_TX_CHAN_3 44
565# define OMAP_DMA_CMT_APE_RV_CHAN_3 45
566# define OMAP_DMA_CMT_APE_TX_CHAN_4 46
567# define OMAP_DMA_CMT_APE_RV_CHAN_4 47
568# define OMAP_DMA_CMT_APE_TX_CHAN_5 48
569# define OMAP_DMA_CMT_APE_RV_CHAN_5 49
570# define OMAP_DMA_CMT_APE_TX_CHAN_6 50
571# define OMAP_DMA_CMT_APE_RV_CHAN_6 51
572# define OMAP_DMA_CMT_APE_TX_CHAN_7 52
573# define OMAP_DMA_CMT_APE_RV_CHAN_7 53
574# define OMAP_DMA_MMC2_TX 54
575# define OMAP_DMA_MMC2_RX 55
576# define OMAP_DMA_CRYPTO_DES_OUT 56
577
827df9f3
AZ
578/*
579 * DMA request numbers for the OMAP2
580 */
581# define OMAP24XX_DMA_NO_DEVICE 0
582# define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
583# define OMAP24XX_DMA_EXT_DMAREQ0 2
584# define OMAP24XX_DMA_EXT_DMAREQ1 3
585# define OMAP24XX_DMA_GPMC 4
586# define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
587# define OMAP24XX_DMA_DSS 6
588# define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
589# define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
590# define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
591# define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
592# define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
593# define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
594# define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
595# define OMAP24XX_DMA_EXT_DMAREQ2 14
596# define OMAP24XX_DMA_EXT_DMAREQ3 15
597# define OMAP24XX_DMA_EXT_DMAREQ4 16
598# define OMAP24XX_DMA_EAC_AC_RD 17
599# define OMAP24XX_DMA_EAC_AC_WR 18
600# define OMAP24XX_DMA_EAC_MD_UL_RD 19
601# define OMAP24XX_DMA_EAC_MD_UL_WR 20
602# define OMAP24XX_DMA_EAC_MD_DL_RD 21
603# define OMAP24XX_DMA_EAC_MD_DL_WR 22
604# define OMAP24XX_DMA_EAC_BT_UL_RD 23
605# define OMAP24XX_DMA_EAC_BT_UL_WR 24
606# define OMAP24XX_DMA_EAC_BT_DL_RD 25
607# define OMAP24XX_DMA_EAC_BT_DL_WR 26
608# define OMAP24XX_DMA_I2C1_TX 27
609# define OMAP24XX_DMA_I2C1_RX 28
610# define OMAP24XX_DMA_I2C2_TX 29
611# define OMAP24XX_DMA_I2C2_RX 30
612# define OMAP24XX_DMA_MCBSP1_TX 31
613# define OMAP24XX_DMA_MCBSP1_RX 32
614# define OMAP24XX_DMA_MCBSP2_TX 33
615# define OMAP24XX_DMA_MCBSP2_RX 34
616# define OMAP24XX_DMA_SPI1_TX0 35
617# define OMAP24XX_DMA_SPI1_RX0 36
618# define OMAP24XX_DMA_SPI1_TX1 37
619# define OMAP24XX_DMA_SPI1_RX1 38
620# define OMAP24XX_DMA_SPI1_TX2 39
621# define OMAP24XX_DMA_SPI1_RX2 40
622# define OMAP24XX_DMA_SPI1_TX3 41
623# define OMAP24XX_DMA_SPI1_RX3 42
624# define OMAP24XX_DMA_SPI2_TX0 43
625# define OMAP24XX_DMA_SPI2_RX0 44
626# define OMAP24XX_DMA_SPI2_TX1 45
627# define OMAP24XX_DMA_SPI2_RX1 46
628
629# define OMAP24XX_DMA_UART1_TX 49
630# define OMAP24XX_DMA_UART1_RX 50
631# define OMAP24XX_DMA_UART2_TX 51
632# define OMAP24XX_DMA_UART2_RX 52
633# define OMAP24XX_DMA_UART3_TX 53
634# define OMAP24XX_DMA_UART3_RX 54
635# define OMAP24XX_DMA_USB_W2FC_TX0 55
636# define OMAP24XX_DMA_USB_W2FC_RX0 56
637# define OMAP24XX_DMA_USB_W2FC_TX1 57
638# define OMAP24XX_DMA_USB_W2FC_RX1 58
639# define OMAP24XX_DMA_USB_W2FC_TX2 59
640# define OMAP24XX_DMA_USB_W2FC_RX2 60
641# define OMAP24XX_DMA_MMC1_TX 61
642# define OMAP24XX_DMA_MMC1_RX 62
643# define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
644# define OMAP24XX_DMA_EXT_DMAREQ5 64
645
b4e3104b 646/* omap[123].c */
c58d37cf 647/* OMAP2 gp timer */
827df9f3
AZ
648struct omap_gp_timer_s;
649struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
650 qemu_irq irq, omap_clk fclk, omap_clk iclk);
c58d37cf 651void omap_gp_timer_reset(struct omap_gp_timer_s *s);
827df9f3 652
011d87d0 653/* OMAP2 sysctimer */
654struct omap_synctimer_s;
655struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
827df9f3 656 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
011d87d0 657void omap_synctimer_reset(struct omap_synctimer_s *s);
827df9f3 658
c3d2689d 659struct omap_uart_s;
c227f099 660struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
827df9f3 661 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
662 qemu_irq txdma, qemu_irq rxdma,
663 const char *label, CharDriverState *chr);
aee39503
AK
664struct omap_uart_s *omap2_uart_init(MemoryRegion *sysmem,
665 struct omap_target_agent_s *ta,
827df9f3 666 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
667 qemu_irq txdma, qemu_irq rxdma,
668 const char *label, CharDriverState *chr);
827df9f3 669void omap_uart_reset(struct omap_uart_s *s);
75554a3c 670void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
c3d2689d 671
fe71e81a 672struct omap_mpuio_s;
e7aa0ae0
AK
673struct omap_mpuio_s *omap_mpuio_init(MemoryRegion *system_memory,
674 target_phys_addr_t base,
fe71e81a
AZ
675 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
676 omap_clk clk);
677qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
678void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
679void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
680
bc24a225 681struct uWireSlave {
d951f6ff
AZ
682 uint16_t (*receive)(void *opaque);
683 void (*send)(void *opaque, uint16_t data);
684 void *opaque;
685};
686struct omap_uwire_s;
d951f6ff 687void omap_uwire_attach(struct omap_uwire_s *s,
bc24a225 688 uWireSlave *slave, int chipselect);
d951f6ff 689
2d08cc7c 690/* OMAP2 spi */
827df9f3
AZ
691struct omap_mcspi_s;
692struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
693 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
694void omap_mcspi_attach(struct omap_mcspi_s *s,
e927bb00 695 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
827df9f3 696 int chipselect);
2d08cc7c 697void omap_mcspi_reset(struct omap_mcspi_s *s);
827df9f3 698
bc24a225 699struct I2SCodec {
d8f699cb
AZ
700 void *opaque;
701
702 /* The CPU can call this if it is generating the clock signal on the
703 * i2s port. The CODEC can ignore it if it is set up as a clock
704 * master and generates its own clock. */
705 void (*set_rate)(void *opaque, int in, int out);
706
707 void (*tx_swallow)(void *opaque);
708 qemu_irq rx_swallow;
709 qemu_irq tx_start;
710
73560bc8
AZ
711 int tx_rate;
712 int cts;
713 int rx_rate;
714 int rts;
715
d8f699cb
AZ
716 struct i2s_fifo_s {
717 uint8_t *fifo;
718 int len;
719 int start;
720 int size;
721 } in, out;
722};
723struct omap_mcbsp_s;
bc24a225 724void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
d8f699cb 725
827df9f3
AZ
726void omap_tap_init(struct omap_target_agent_s *ta,
727 struct omap_mpu_state_s *mpu);
728
c3d2689d
AZ
729/* omap_lcdc.c */
730struct omap_lcd_panel_s;
731void omap_lcdc_reset(struct omap_lcd_panel_s *s);
c227f099 732struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
9898b79a 733 struct omap_dma_lcd_channel_s *dma, omap_clk clk);
c3d2689d 734
827df9f3
AZ
735/* omap_dss.c */
736struct rfbi_chip_s {
737 void *opaque;
738 void (*write)(void *opaque, int dc, uint16_t value);
739 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
740 uint16_t (*read)(void *opaque, int dc);
741};
742struct omap_dss_s;
743void omap_dss_reset(struct omap_dss_s *s);
744struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
c227f099 745 target_phys_addr_t l3_base,
827df9f3
AZ
746 qemu_irq irq, qemu_irq drq,
747 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
748 omap_clk ick1, omap_clk ick2);
749void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
750
b30bb3a2
AZ
751/* omap_mmc.c */
752struct omap_mmc_s;
c227f099 753struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
c304fed7 754 MemoryRegion *sysmem,
87ecb68b 755 BlockDriverState *bd,
b30bb3a2 756 qemu_irq irq, qemu_irq dma[], omap_clk clk);
827df9f3
AZ
757struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
758 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
759 omap_clk fclk, omap_clk iclk);
b30bb3a2 760void omap_mmc_reset(struct omap_mmc_s *s);
8e129e07 761void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
827df9f3 762void omap_mmc_enable(struct omap_mmc_s *s, int enable);
b30bb3a2 763
02645926
AZ
764/* omap_i2c.c */
765struct omap_i2c_s;
c227f099 766struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
02645926 767 qemu_irq irq, qemu_irq *dma, omap_clk clk);
29885477
AZ
768struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
769 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
02645926
AZ
770void omap_i2c_reset(struct omap_i2c_s *s);
771i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
772
c3d2689d
AZ
773# define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
774# define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
827df9f3
AZ
775# define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
776# define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
777# define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
778# define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
779# define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
780# define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
f13e656e 781# define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
827df9f3 782
c3d2689d
AZ
783# define cpu_is_omap15xx(cpu) \
784 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
827df9f3
AZ
785# define cpu_is_omap16xx(cpu) \
786 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
787# define cpu_is_omap24xx(cpu) \
788 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
789
790# define cpu_class_omap1(cpu) \
791 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
792# define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
f13e656e
PM
793# define cpu_class_omap3(cpu) \
794 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
c3d2689d
AZ
795
796struct omap_mpu_state_s {
827df9f3 797 enum omap_mpu_model {
c3d2689d
AZ
798 omap310,
799 omap1510,
827df9f3
AZ
800 omap1610,
801 omap1710,
802 omap2410,
803 omap2420,
804 omap2422,
805 omap2423,
806 omap2430,
807 omap3430,
f13e656e 808 omap3630,
c3d2689d
AZ
809 } mpu_model;
810
811 CPUState *env;
812
c3d2689d
AZ
813 qemu_irq *drq;
814
815 qemu_irq wakeup;
816
4b3fedf3
AK
817 MemoryRegion ulpd_pm_iomem;
818 MemoryRegion pin_cfg_iomem;
819 MemoryRegion id_iomem;
820 MemoryRegion id_iomem_e18;
821 MemoryRegion id_iomem_ed4;
822 MemoryRegion id_iomem_e20;
823 MemoryRegion mpui_iomem;
e7aa0ae0
AK
824 MemoryRegion tcmi_iomem;
825 MemoryRegion clkm_iomem;
826 MemoryRegion clkdsp_iomem;
a4ebbd18
AK
827 MemoryRegion pwl_iomem;
828 MemoryRegion pwt_iomem;
60fe76e3 829 MemoryRegion mpui_io_iomem;
0a9ee1a7 830 MemoryRegion tap_iomem;
2654c962
AK
831 MemoryRegion imif_ram;
832 MemoryRegion emiff_ram;
4b3fedf3 833
c3d2689d 834 struct omap_dma_port_if_s {
5fafdf24 835 uint32_t (*read[3])(struct omap_mpu_state_s *s,
c227f099 836 target_phys_addr_t offset);
c3d2689d 837 void (*write[3])(struct omap_mpu_state_s *s,
c227f099 838 target_phys_addr_t offset, uint32_t value);
c3d2689d 839 int (*addr_valid)(struct omap_mpu_state_s *s,
c227f099 840 target_phys_addr_t addr);
827df9f3 841 } port[__omap_dma_port_last];
c3d2689d
AZ
842
843 unsigned long sdram_size;
844 unsigned long sram_size;
845
846 /* MPUI-TIPB peripherals */
d951f6ff
AZ
847 struct omap_uart_s *uart[3];
848
77831c20 849 DeviceState *gpio;
c3d2689d 850
d8f699cb
AZ
851 struct omap_mcbsp_s *mcbsp1;
852 struct omap_mcbsp_s *mcbsp3;
853
c3d2689d
AZ
854 /* MPU public TIPB peripherals */
855 struct omap_32khz_timer_s *os_timer;
856
b30bb3a2
AZ
857 struct omap_mmc_s *mmc;
858
d951f6ff
AZ
859 struct omap_mpuio_s *mpuio;
860
861 struct omap_uwire_s *microwire;
862
66450b15 863 struct {
66450b15
AZ
864 uint8_t output;
865 uint8_t level;
866 uint8_t enable;
867 int clk;
868 } pwl;
869
f34c417b 870 struct {
f34c417b
AZ
871 uint8_t frc;
872 uint8_t vrc;
873 uint8_t gcr;
874 omap_clk clk;
875 } pwt;
876
827df9f3 877 struct omap_i2c_s *i2c[2];
4a2c8ac2 878
02645926
AZ
879 struct omap_rtc_s *rtc;
880
d8f699cb
AZ
881 struct omap_mcbsp_s *mcbsp2;
882
f9d43072
AZ
883 struct omap_lpg_s *led[2];
884
c3d2689d 885 /* MPU private TIPB peripherals */
0919ac78 886 DeviceState *ih[2];
c3d2689d 887
afbb5194 888 struct soc_dma_s *dma;
c3d2689d
AZ
889
890 struct omap_mpu_timer_s *timer[3];
891 struct omap_watchdog_timer_s *wdt;
892
893 struct omap_lcd_panel_s *lcd;
894
c3d2689d
AZ
895 uint32_t ulpd_pm_regs[21];
896 int64_t ulpd_gauge_start;
897
c3d2689d
AZ
898 uint32_t func_mux_ctrl[14];
899 uint32_t comp_mode_ctrl[1];
900 uint32_t pull_dwn_ctrl[4];
901 uint32_t gate_inh_ctrl[1];
902 uint32_t voltage_ctrl[1];
903 uint32_t test_dbg_ctrl[1];
904 uint32_t mod_conf_ctrl[1];
905 int compat1509;
906
907 uint32_t mpui_ctrl;
c3d2689d
AZ
908
909 struct omap_tipb_bridge_s *private_tipb;
910 struct omap_tipb_bridge_s *public_tipb;
911
c3d2689d
AZ
912 uint32_t tcmi_regs[17];
913
914 struct dpll_ctl_s {
e7aa0ae0 915 MemoryRegion iomem;
c3d2689d
AZ
916 uint16_t mode;
917 omap_clk dpll;
918 } dpll[3];
919
920 omap_clk clks;
921 struct {
c3d2689d
AZ
922 int cold_start;
923 int clocking_scheme;
924 uint16_t arm_ckctl;
925 uint16_t arm_idlect1;
926 uint16_t arm_idlect2;
927 uint16_t arm_ewupct;
928 uint16_t arm_rstct1;
929 uint16_t arm_rstct2;
930 uint16_t arm_ckout1;
931 int dpll1_mode;
932 uint16_t dsp_idlect1;
933 uint16_t dsp_idlect2;
934 uint16_t dsp_rstct2;
935 } clkm;
827df9f3
AZ
936
937 /* OMAP2-only peripherals */
938 struct omap_l4_s *l4;
939
940 struct omap_gp_timer_s *gptimer[12];
011d87d0 941 struct omap_synctimer_s *synctimer;
827df9f3
AZ
942
943 struct omap_prcm_s *prcm;
944 struct omap_sdrc_s *sdrc;
945 struct omap_gpmc_s *gpmc;
946 struct omap_sysctl_s *sysc;
947
827df9f3
AZ
948 struct omap_mcspi_s *mcspi[2];
949
950 struct omap_dss_s *dss;
99570a40
AZ
951
952 struct omap_eac_s *eac;
827df9f3
AZ
953};
954
955/* omap1.c */
4b3fedf3
AK
956struct omap_mpu_state_s *omap310_mpu_init(MemoryRegion *system_memory,
957 unsigned long sdram_size,
3023f332 958 const char *core);
827df9f3
AZ
959
960/* omap2.c */
aee39503
AK
961struct omap_mpu_state_s *omap2420_mpu_init(MemoryRegion *sysmem,
962 unsigned long sdram_size,
3023f332 963 const char *core);
c3d2689d
AZ
964
965# if TARGET_PHYS_ADDR_BITS == 32
966# define OMAP_FMT_plx "%#08x"
967# elif TARGET_PHYS_ADDR_BITS == 64
968# define OMAP_FMT_plx "%#08" PRIx64
969# else
970# error TARGET_PHYS_ADDR_BITS undefined
971# endif
972
c227f099
AL
973uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
974void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
9596ebb7 975 uint32_t value);
c227f099
AL
976uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
977void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
b30bb3a2 978 uint32_t value);
c227f099
AL
979uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
980void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
b30bb3a2
AZ
981 uint32_t value);
982
827df9f3
AZ
983void omap_mpu_wakeup(void *opaque, int irq, int req);
984
c3d2689d 985# define OMAP_BAD_REG(paddr) \
827df9f3
AZ
986 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
987 __FUNCTION__, paddr)
c3d2689d 988# define OMAP_RO_REG(paddr) \
827df9f3 989 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
c3d2689d 990 __FUNCTION__, paddr)
b854bc19 991
827df9f3
AZ
992/* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
993 (Board-specifc tags are not here) */
994#define OMAP_TAG_CLOCK 0x4f01
995#define OMAP_TAG_MMC 0x4f02
996#define OMAP_TAG_SERIAL_CONSOLE 0x4f03
997#define OMAP_TAG_USB 0x4f04
998#define OMAP_TAG_LCD 0x4f05
999#define OMAP_TAG_GPIO_SWITCH 0x4f06
1000#define OMAP_TAG_UART 0x4f07
1001#define OMAP_TAG_FBMEM 0x4f08
1002#define OMAP_TAG_STI_CONSOLE 0x4f09
1003#define OMAP_TAG_CAMERA_SENSOR 0x4f0a
1004#define OMAP_TAG_PARTITION 0x4f0b
1005#define OMAP_TAG_TEA5761 0x4f10
1006#define OMAP_TAG_TMP105 0x4f11
1007#define OMAP_TAG_BOOT_REASON 0x4f80
1008#define OMAP_TAG_FLASH_PART_STR 0x4f81
1009#define OMAP_TAG_VERSION_STR 0x4f82
1010
e927bb00
AZ
1011enum {
1012 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1013 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1014 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1015};
1016
1017#define OMAP_GPIOSW_INVERTED 0x0001
1018#define OMAP_GPIOSW_OUTPUT 0x0002
1019
b854bc19 1020# define TCMI_VERBOSE 1
d8f699cb 1021//# define MEM_VERBOSE 1
b854bc19
AZ
1022
1023# ifdef TCMI_VERBOSE
1024# define OMAP_8B_REG(paddr) \
827df9f3 1025 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
66450b15 1026 __FUNCTION__, paddr)
b854bc19 1027# define OMAP_16B_REG(paddr) \
827df9f3 1028 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1029 __FUNCTION__, paddr)
b854bc19 1030# define OMAP_32B_REG(paddr) \
827df9f3 1031 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1032 __FUNCTION__, paddr)
b854bc19
AZ
1033# else
1034# define OMAP_8B_REG(paddr)
1035# define OMAP_16B_REG(paddr)
1036# define OMAP_32B_REG(paddr)
1037# endif
c3d2689d 1038
cf965d24
AZ
1039# define OMAP_MPUI_REG_MASK 0x000007ff
1040
d8f699cb
AZ
1041# ifdef MEM_VERBOSE
1042struct io_fn {
d60efc6b
BS
1043 CPUReadMemoryFunc * const *mem_read;
1044 CPUWriteMemoryFunc * const *mem_write;
d8f699cb
AZ
1045 void *opaque;
1046 int in;
1047};
1048
c227f099 1049static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1050{
1051 struct io_fn *s = opaque;
1052 uint32_t ret;
1053
1054 s->in ++;
1055 ret = s->mem_read[0](s->opaque, addr);
1056 s->in --;
1057 if (!s->in)
1058 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1059 return ret;
1060}
c227f099 1061static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1062{
1063 struct io_fn *s = opaque;
1064 uint32_t ret;
1065
1066 s->in ++;
1067 ret = s->mem_read[1](s->opaque, addr);
1068 s->in --;
1069 if (!s->in)
1070 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1071 return ret;
1072}
c227f099 1073static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1074{
1075 struct io_fn *s = opaque;
1076 uint32_t ret;
1077
1078 s->in ++;
1079 ret = s->mem_read[2](s->opaque, addr);
1080 s->in --;
1081 if (!s->in)
1082 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1083 return ret;
1084}
c227f099 1085static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1086{
1087 struct io_fn *s = opaque;
1088
1089 if (!s->in)
1090 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1091 s->in ++;
1092 s->mem_write[0](s->opaque, addr, value);
1093 s->in --;
1094}
c227f099 1095static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1096{
1097 struct io_fn *s = opaque;
1098
1099 if (!s->in)
1100 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1101 s->in ++;
1102 s->mem_write[1](s->opaque, addr, value);
1103 s->in --;
1104}
c227f099 1105static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1106{
1107 struct io_fn *s = opaque;
1108
1109 if (!s->in)
1110 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1111 s->in ++;
1112 s->mem_write[2](s->opaque, addr, value);
1113 s->in --;
1114}
1115
d60efc6b
BS
1116static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1117static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
d8f699cb 1118
d60efc6b
BS
1119inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1120 CPUWriteMemoryFunc * const *mem_write,
1121 void *opaque)
d8f699cb 1122{
7267c094 1123 struct io_fn *s = g_malloc(sizeof(struct io_fn));
d8f699cb
AZ
1124
1125 s->mem_read = mem_read;
1126 s->mem_write = mem_write;
1127 s->opaque = opaque;
1128 s->in = 0;
2507c12a
AG
1129 return cpu_register_io_memory(io_readfn, io_writefn, s,
1130 DEVICE_NATIVE_ENDIAN);
d8f699cb
AZ
1131}
1132# define cpu_register_io_memory debug_register_io_memory
1133# endif
1134
c3d2689d 1135#endif /* hw_omap_h */
This page took 0.683726 seconds and 4 git commands to generate.