]> Git Repo - qemu.git/blame - hw/omap.h
omap_gpmc: Pull prefetch engine data into sub-struct
[qemu.git] / hw / omap.h
CommitLineData
c3d2689d
AZ
1/*
2 * Texas Instruments OMAP processors.
3 *
b4e3104b 4 * Copyright (C) 2006-2008 Andrzej Zaborowski <[email protected]>
c3d2689d
AZ
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
827df9f3
AZ
8 * published by the Free Software Foundation; either version 2 or
9 * (at your option) version 3 of the License.
c3d2689d
AZ
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
fad6cb1a 16 * You should have received a copy of the GNU General Public License along
8167ee88 17 * with this program; if not, see <http://www.gnu.org/licenses/>.
c3d2689d
AZ
18 */
19#ifndef hw_omap_h
64066a8f 20#include "memory.h"
c3d2689d
AZ
21# define hw_omap_h "omap.h"
22
23# define OMAP_EMIFS_BASE 0x00000000
827df9f3 24# define OMAP2_Q0_BASE 0x00000000
c3d2689d
AZ
25# define OMAP_CS0_BASE 0x00000000
26# define OMAP_CS1_BASE 0x04000000
27# define OMAP_CS2_BASE 0x08000000
28# define OMAP_CS3_BASE 0x0c000000
29# define OMAP_EMIFF_BASE 0x10000000
30# define OMAP_IMIF_BASE 0x20000000
31# define OMAP_LOCALBUS_BASE 0x30000000
827df9f3
AZ
32# define OMAP2_Q1_BASE 0x40000000
33# define OMAP2_L4_BASE 0x48000000
34# define OMAP2_SRAM_BASE 0x40200000
35# define OMAP2_L3_BASE 0x68000000
36# define OMAP2_Q2_BASE 0x80000000
37# define OMAP2_Q3_BASE 0xc0000000
c3d2689d
AZ
38# define OMAP_MPUI_BASE 0xe1000000
39
40# define OMAP730_SRAM_SIZE 0x00032000
41# define OMAP15XX_SRAM_SIZE 0x00030000
42# define OMAP16XX_SRAM_SIZE 0x00004000
43# define OMAP1611_SRAM_SIZE 0x0003e800
827df9f3
AZ
44# define OMAP242X_SRAM_SIZE 0x000a0000
45# define OMAP243X_SRAM_SIZE 0x00010000
c3d2689d
AZ
46# define OMAP_CS0_SIZE 0x04000000
47# define OMAP_CS1_SIZE 0x04000000
48# define OMAP_CS2_SIZE 0x04000000
49# define OMAP_CS3_SIZE 0x04000000
50
827df9f3 51/* omap_clk.c */
c3d2689d
AZ
52struct omap_mpu_state_s;
53typedef struct clk *omap_clk;
54omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
55void omap_clk_init(struct omap_mpu_state_s *mpu);
56void omap_clk_adduser(struct clk *clk, qemu_irq user);
57void omap_clk_get(omap_clk clk);
58void omap_clk_put(omap_clk clk);
59void omap_clk_onoff(omap_clk clk, int on);
60void omap_clk_canidle(omap_clk clk, int can);
61void omap_clk_setrate(omap_clk clk, int divide, int multiply);
62int64_t omap_clk_getrate(omap_clk clk);
63void omap_clk_reparent(omap_clk clk, omap_clk parent);
64
2c1d9ecb 65/* OMAP2 l4 Interconnect */
827df9f3 66struct omap_l4_s;
2c1d9ecb 67struct omap_l4_region_s {
68 target_phys_addr_t offset;
69 size_t size;
70 int access;
71};
72struct omap_l4_agent_info_s {
73 int ta;
74 int region;
75 int regions;
76 int ta_region;
77};
78struct omap_target_agent_s {
79 struct omap_l4_s *bus;
80 int regions;
81 const struct omap_l4_region_s *start;
82 target_phys_addr_t base;
83 uint32_t component;
84 uint32_t control;
85 uint32_t status;
86};
c227f099 87struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
827df9f3
AZ
88
89struct omap_target_agent_s;
2c1d9ecb 90struct omap_target_agent_s *omap_l4ta_get(
91 struct omap_l4_s *bus,
92 const struct omap_l4_region_s *regions,
93 const struct omap_l4_agent_info_s *agents,
94 int cs);
c227f099 95target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
827df9f3 96 int iotype);
f9049203
JR
97target_phys_addr_t omap_l4_region_base(struct omap_target_agent_s *ta,
98 int region);
2c1d9ecb 99int l4_register_io_memory(CPUReadMemoryFunc * const *mem_read,
100 CPUWriteMemoryFunc * const *mem_write, void *opaque);
827df9f3 101
7f132a21 102/* OMAP interrupt controller */
c3d2689d 103struct omap_intr_handler_s;
c227f099 104struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
827df9f3 105 unsigned long size, unsigned char nbanks, qemu_irq **pins,
106627d0 106 qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
c227f099 107struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
827df9f3
AZ
108 int size, int nbanks, qemu_irq **pins,
109 qemu_irq parent_irq, qemu_irq parent_fiq,
110 omap_clk fclk, omap_clk iclk);
111void omap_inth_reset(struct omap_intr_handler_s *s);
7f132a21 112qemu_irq omap_inth_get_pin(struct omap_intr_handler_s *s, int n);
827df9f3 113
0bf43016 114/* OMAP2 SDRAM controller */
827df9f3 115struct omap_sdrc_s;
c227f099 116struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
0bf43016 117void omap_sdrc_reset(struct omap_sdrc_s *s);
827df9f3 118
f3354b0e 119/* OMAP2 general purpose memory controller */
827df9f3 120struct omap_gpmc_s;
b5325c27
JR
121struct omap_gpmc_s *omap_gpmc_init(struct omap_mpu_state_s *mpu,
122 target_phys_addr_t base, qemu_irq irq);
f3354b0e 123void omap_gpmc_reset(struct omap_gpmc_s *s);
07bc2f80 124void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, MemoryRegion *iomem);
2a952feb 125void omap_gpmc_attach_nand(struct omap_gpmc_s *s, int cs, DeviceState *nand);
29885477 126
c3d2689d
AZ
127/*
128 * Common IRQ numbers for level 1 interrupt handler
129 * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
130 */
131# define OMAP_INT_CAMERA 1
132# define OMAP_INT_FIQ 3
133# define OMAP_INT_RTDX 6
134# define OMAP_INT_DSP_MMU_ABORT 7
135# define OMAP_INT_HOST 8
136# define OMAP_INT_ABORT 9
137# define OMAP_INT_BRIDGE_PRIV 13
138# define OMAP_INT_GPIO_BANK1 14
139# define OMAP_INT_UART3 15
140# define OMAP_INT_TIMER3 16
141# define OMAP_INT_DMA_CH0_6 19
142# define OMAP_INT_DMA_CH1_7 20
143# define OMAP_INT_DMA_CH2_8 21
144# define OMAP_INT_DMA_CH3 22
145# define OMAP_INT_DMA_CH4 23
146# define OMAP_INT_DMA_CH5 24
147# define OMAP_INT_DMA_LCD 25
148# define OMAP_INT_TIMER1 26
149# define OMAP_INT_WD_TIMER 27
150# define OMAP_INT_BRIDGE_PUB 28
151# define OMAP_INT_TIMER2 30
152# define OMAP_INT_LCD_CTRL 31
153
154/*
155 * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
156 */
157# define OMAP_INT_15XX_IH2_IRQ 0
158# define OMAP_INT_15XX_LB_MMU 17
159# define OMAP_INT_15XX_LOCAL_BUS 29
160
161/*
162 * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
163 */
164# define OMAP_INT_1510_SPI_TX 4
165# define OMAP_INT_1510_SPI_RX 5
166# define OMAP_INT_1510_DSP_MAILBOX1 10
167# define OMAP_INT_1510_DSP_MAILBOX2 11
168
169/*
170 * OMAP-310 specific IRQ numbers for level 1 interrupt handler
171 */
172# define OMAP_INT_310_McBSP2_TX 4
173# define OMAP_INT_310_McBSP2_RX 5
174# define OMAP_INT_310_HSB_MAILBOX1 12
175# define OMAP_INT_310_HSAB_MMU 18
176
177/*
178 * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
179 */
180# define OMAP_INT_1610_IH2_IRQ 0
181# define OMAP_INT_1610_IH2_FIQ 2
182# define OMAP_INT_1610_McBSP2_TX 4
183# define OMAP_INT_1610_McBSP2_RX 5
184# define OMAP_INT_1610_DSP_MAILBOX1 10
185# define OMAP_INT_1610_DSP_MAILBOX2 11
186# define OMAP_INT_1610_LCD_LINE 12
187# define OMAP_INT_1610_GPTIMER1 17
188# define OMAP_INT_1610_GPTIMER2 18
189# define OMAP_INT_1610_SSR_FIFO_0 29
190
191/*
192 * OMAP-730 specific IRQ numbers for level 1 interrupt handler
193 */
194# define OMAP_INT_730_IH2_FIQ 0
195# define OMAP_INT_730_IH2_IRQ 1
196# define OMAP_INT_730_USB_NON_ISO 2
197# define OMAP_INT_730_USB_ISO 3
198# define OMAP_INT_730_ICR 4
199# define OMAP_INT_730_EAC 5
200# define OMAP_INT_730_GPIO_BANK1 6
201# define OMAP_INT_730_GPIO_BANK2 7
202# define OMAP_INT_730_GPIO_BANK3 8
203# define OMAP_INT_730_McBSP2TX 10
204# define OMAP_INT_730_McBSP2RX 11
205# define OMAP_INT_730_McBSP2RX_OVF 12
206# define OMAP_INT_730_LCD_LINE 14
207# define OMAP_INT_730_GSM_PROTECT 15
208# define OMAP_INT_730_TIMER3 16
209# define OMAP_INT_730_GPIO_BANK5 17
210# define OMAP_INT_730_GPIO_BANK6 18
211# define OMAP_INT_730_SPGIO_WR 29
212
213/*
214 * Common IRQ numbers for level 2 interrupt handler
215 */
216# define OMAP_INT_KEYBOARD 1
217# define OMAP_INT_uWireTX 2
218# define OMAP_INT_uWireRX 3
219# define OMAP_INT_I2C 4
220# define OMAP_INT_MPUIO 5
221# define OMAP_INT_USB_HHC_1 6
222# define OMAP_INT_McBSP3TX 10
223# define OMAP_INT_McBSP3RX 11
224# define OMAP_INT_McBSP1TX 12
225# define OMAP_INT_McBSP1RX 13
226# define OMAP_INT_UART1 14
227# define OMAP_INT_UART2 15
228# define OMAP_INT_USB_W2FC 20
229# define OMAP_INT_1WIRE 21
230# define OMAP_INT_OS_TIMER 22
b30bb3a2 231# define OMAP_INT_OQN 23
c3d2689d
AZ
232# define OMAP_INT_GAUGE_32K 24
233# define OMAP_INT_RTC_TIMER 25
234# define OMAP_INT_RTC_ALARM 26
235# define OMAP_INT_DSP_MMU 28
236
237/*
238 * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
239 */
240# define OMAP_INT_1510_BT_MCSI1TX 16
241# define OMAP_INT_1510_BT_MCSI1RX 17
242# define OMAP_INT_1510_SoSSI_MATCH 19
243# define OMAP_INT_1510_MEM_STICK 27
244# define OMAP_INT_1510_COM_SPI_RO 31
245
246/*
247 * OMAP-310 specific IRQ numbers for level 2 interrupt handler
248 */
249# define OMAP_INT_310_FAC 0
250# define OMAP_INT_310_USB_HHC_2 7
251# define OMAP_INT_310_MCSI1_FE 16
252# define OMAP_INT_310_MCSI2_FE 17
253# define OMAP_INT_310_USB_W2FC_ISO 29
254# define OMAP_INT_310_USB_W2FC_NON_ISO 30
255# define OMAP_INT_310_McBSP2RX_OF 31
256
257/*
258 * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
259 */
260# define OMAP_INT_1610_FAC 0
261# define OMAP_INT_1610_USB_HHC_2 7
262# define OMAP_INT_1610_USB_OTG 8
263# define OMAP_INT_1610_SoSSI 9
264# define OMAP_INT_1610_BT_MCSI1TX 16
265# define OMAP_INT_1610_BT_MCSI1RX 17
266# define OMAP_INT_1610_SoSSI_MATCH 19
267# define OMAP_INT_1610_MEM_STICK 27
268# define OMAP_INT_1610_McBSP2RX_OF 31
269# define OMAP_INT_1610_STI 32
270# define OMAP_INT_1610_STI_WAKEUP 33
271# define OMAP_INT_1610_GPTIMER3 34
272# define OMAP_INT_1610_GPTIMER4 35
273# define OMAP_INT_1610_GPTIMER5 36
274# define OMAP_INT_1610_GPTIMER6 37
275# define OMAP_INT_1610_GPTIMER7 38
276# define OMAP_INT_1610_GPTIMER8 39
277# define OMAP_INT_1610_GPIO_BANK2 40
278# define OMAP_INT_1610_GPIO_BANK3 41
279# define OMAP_INT_1610_MMC2 42
280# define OMAP_INT_1610_CF 43
281# define OMAP_INT_1610_WAKE_UP_REQ 46
282# define OMAP_INT_1610_GPIO_BANK4 48
283# define OMAP_INT_1610_SPI 49
284# define OMAP_INT_1610_DMA_CH6 53
285# define OMAP_INT_1610_DMA_CH7 54
286# define OMAP_INT_1610_DMA_CH8 55
287# define OMAP_INT_1610_DMA_CH9 56
288# define OMAP_INT_1610_DMA_CH10 57
289# define OMAP_INT_1610_DMA_CH11 58
290# define OMAP_INT_1610_DMA_CH12 59
291# define OMAP_INT_1610_DMA_CH13 60
292# define OMAP_INT_1610_DMA_CH14 61
293# define OMAP_INT_1610_DMA_CH15 62
294# define OMAP_INT_1610_NAND 63
295
296/*
297 * OMAP-730 specific IRQ numbers for level 2 interrupt handler
298 */
299# define OMAP_INT_730_HW_ERRORS 0
300# define OMAP_INT_730_NFIQ_PWR_FAIL 1
301# define OMAP_INT_730_CFCD 2
302# define OMAP_INT_730_CFIREQ 3
303# define OMAP_INT_730_I2C 4
304# define OMAP_INT_730_PCC 5
305# define OMAP_INT_730_MPU_EXT_NIRQ 6
306# define OMAP_INT_730_SPI_100K_1 7
307# define OMAP_INT_730_SYREN_SPI 8
308# define OMAP_INT_730_VLYNQ 9
309# define OMAP_INT_730_GPIO_BANK4 10
310# define OMAP_INT_730_McBSP1TX 11
311# define OMAP_INT_730_McBSP1RX 12
312# define OMAP_INT_730_McBSP1RX_OF 13
313# define OMAP_INT_730_UART_MODEM_IRDA_2 14
314# define OMAP_INT_730_UART_MODEM_1 15
315# define OMAP_INT_730_MCSI 16
316# define OMAP_INT_730_uWireTX 17
317# define OMAP_INT_730_uWireRX 18
318# define OMAP_INT_730_SMC_CD 19
319# define OMAP_INT_730_SMC_IREQ 20
320# define OMAP_INT_730_HDQ_1WIRE 21
321# define OMAP_INT_730_TIMER32K 22
322# define OMAP_INT_730_MMC_SDIO 23
323# define OMAP_INT_730_UPLD 24
324# define OMAP_INT_730_USB_HHC_1 27
325# define OMAP_INT_730_USB_HHC_2 28
326# define OMAP_INT_730_USB_GENI 29
327# define OMAP_INT_730_USB_OTG 30
328# define OMAP_INT_730_CAMERA_IF 31
329# define OMAP_INT_730_RNG 32
330# define OMAP_INT_730_DUAL_MODE_TIMER 33
331# define OMAP_INT_730_DBB_RF_EN 34
332# define OMAP_INT_730_MPUIO_KEYPAD 35
333# define OMAP_INT_730_SHA1_MD5 36
334# define OMAP_INT_730_SPI_100K_2 37
335# define OMAP_INT_730_RNG_IDLE 38
336# define OMAP_INT_730_MPUIO 39
337# define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
338# define OMAP_INT_730_LLPC_OE_FALLING 41
339# define OMAP_INT_730_LLPC_OE_RISING 42
340# define OMAP_INT_730_LLPC_VSYNC 43
341# define OMAP_INT_730_WAKE_UP_REQ 46
342# define OMAP_INT_730_DMA_CH6 53
343# define OMAP_INT_730_DMA_CH7 54
344# define OMAP_INT_730_DMA_CH8 55
345# define OMAP_INT_730_DMA_CH9 56
346# define OMAP_INT_730_DMA_CH10 57
347# define OMAP_INT_730_DMA_CH11 58
348# define OMAP_INT_730_DMA_CH12 59
349# define OMAP_INT_730_DMA_CH13 60
350# define OMAP_INT_730_DMA_CH14 61
351# define OMAP_INT_730_DMA_CH15 62
352# define OMAP_INT_730_NAND 63
353
354/*
355 * OMAP-24xx common IRQ numbers
356 */
54585ffe 357# define OMAP_INT_24XX_STI 4
c3d2689d 358# define OMAP_INT_24XX_SYS_NIRQ 7
827df9f3
AZ
359# define OMAP_INT_24XX_L3_IRQ 10
360# define OMAP_INT_24XX_PRCM_MPU_IRQ 11
c3d2689d
AZ
361# define OMAP_INT_24XX_SDMA_IRQ0 12
362# define OMAP_INT_24XX_SDMA_IRQ1 13
363# define OMAP_INT_24XX_SDMA_IRQ2 14
364# define OMAP_INT_24XX_SDMA_IRQ3 15
827df9f3
AZ
365# define OMAP_INT_243X_MCBSP2_IRQ 16
366# define OMAP_INT_243X_MCBSP3_IRQ 17
367# define OMAP_INT_243X_MCBSP4_IRQ 18
368# define OMAP_INT_243X_MCBSP5_IRQ 19
369# define OMAP_INT_24XX_GPMC_IRQ 20
370# define OMAP_INT_24XX_GUFFAW_IRQ 21
371# define OMAP_INT_24XX_IVA_IRQ 22
372# define OMAP_INT_24XX_EAC_IRQ 23
c3d2689d
AZ
373# define OMAP_INT_24XX_CAM_IRQ 24
374# define OMAP_INT_24XX_DSS_IRQ 25
375# define OMAP_INT_24XX_MAIL_U0_MPU 26
376# define OMAP_INT_24XX_DSP_UMA 27
377# define OMAP_INT_24XX_DSP_MMU 28
378# define OMAP_INT_24XX_GPIO_BANK1 29
379# define OMAP_INT_24XX_GPIO_BANK2 30
380# define OMAP_INT_24XX_GPIO_BANK3 31
381# define OMAP_INT_24XX_GPIO_BANK4 32
827df9f3 382# define OMAP_INT_243X_GPIO_BANK5 33
c3d2689d 383# define OMAP_INT_24XX_MAIL_U3_MPU 34
827df9f3
AZ
384# define OMAP_INT_24XX_WDT3 35
385# define OMAP_INT_24XX_WDT4 36
c3d2689d
AZ
386# define OMAP_INT_24XX_GPTIMER1 37
387# define OMAP_INT_24XX_GPTIMER2 38
388# define OMAP_INT_24XX_GPTIMER3 39
389# define OMAP_INT_24XX_GPTIMER4 40
390# define OMAP_INT_24XX_GPTIMER5 41
391# define OMAP_INT_24XX_GPTIMER6 42
392# define OMAP_INT_24XX_GPTIMER7 43
393# define OMAP_INT_24XX_GPTIMER8 44
394# define OMAP_INT_24XX_GPTIMER9 45
395# define OMAP_INT_24XX_GPTIMER10 46
396# define OMAP_INT_24XX_GPTIMER11 47
397# define OMAP_INT_24XX_GPTIMER12 48
827df9f3
AZ
398# define OMAP_INT_24XX_PKA_IRQ 50
399# define OMAP_INT_24XX_SHA1MD5_IRQ 51
400# define OMAP_INT_24XX_RNG_IRQ 52
401# define OMAP_INT_24XX_MG_IRQ 53
402# define OMAP_INT_24XX_I2C1_IRQ 56
403# define OMAP_INT_24XX_I2C2_IRQ 57
c3d2689d
AZ
404# define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
405# define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
406# define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
407# define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
827df9f3
AZ
408# define OMAP_INT_243X_MCBSP1_IRQ 64
409# define OMAP_INT_24XX_MCSPI1_IRQ 65
410# define OMAP_INT_24XX_MCSPI2_IRQ 66
411# define OMAP_INT_24XX_SSI1_IRQ0 67
412# define OMAP_INT_24XX_SSI1_IRQ1 68
413# define OMAP_INT_24XX_SSI2_IRQ0 69
414# define OMAP_INT_24XX_SSI2_IRQ1 70
415# define OMAP_INT_24XX_SSI_GDD_IRQ 71
c3d2689d
AZ
416# define OMAP_INT_24XX_UART1_IRQ 72
417# define OMAP_INT_24XX_UART2_IRQ 73
418# define OMAP_INT_24XX_UART3_IRQ 74
419# define OMAP_INT_24XX_USB_IRQ_GEN 75
420# define OMAP_INT_24XX_USB_IRQ_NISO 76
421# define OMAP_INT_24XX_USB_IRQ_ISO 77
422# define OMAP_INT_24XX_USB_IRQ_HGEN 78
423# define OMAP_INT_24XX_USB_IRQ_HSOF 79
424# define OMAP_INT_24XX_USB_IRQ_OTG 80
827df9f3 425# define OMAP_INT_24XX_VLYNQ_IRQ 81
c3d2689d 426# define OMAP_INT_24XX_MMC_IRQ 83
827df9f3
AZ
427# define OMAP_INT_24XX_MS_IRQ 84
428# define OMAP_INT_24XX_FAC_IRQ 85
429# define OMAP_INT_24XX_MCSPI3_IRQ 91
c3d2689d
AZ
430# define OMAP_INT_243X_HS_USB_MC 92
431# define OMAP_INT_243X_HS_USB_DMA 93
432# define OMAP_INT_243X_CARKIT 94
827df9f3 433# define OMAP_INT_34XX_GPTIMER12 95
c3d2689d 434
b4e3104b 435/* omap_dma.c */
089b7c0a 436enum omap_dma_model {
b4e3104b
AZ
437 omap_dma_3_0,
438 omap_dma_3_1,
439 omap_dma_3_2,
440 omap_dma_4,
089b7c0a
AZ
441};
442
afbb5194 443struct soc_dma_s;
c227f099 444struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
089b7c0a
AZ
445 qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
446 enum omap_dma_model model);
c227f099 447struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
827df9f3
AZ
448 struct omap_mpu_state_s *mpu, int fifo,
449 int chans, omap_clk iclk, omap_clk fclk);
afbb5194 450void omap_dma_reset(struct soc_dma_s *s);
c3d2689d 451
b4e3104b
AZ
452struct dma_irq_map {
453 int ih;
454 int intr;
455};
456
457/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
458enum omap_dma_port {
459 emiff = 0,
460 emifs,
089b7c0a 461 imif, /* omap16xx: ocp_t1 */
c3d2689d 462 tipb,
089b7c0a 463 local, /* omap16xx: ocp_t2 */
c3d2689d 464 tipb_mpui,
827df9f3 465 __omap_dma_port_last,
c3d2689d
AZ
466};
467
089b7c0a
AZ
468typedef enum {
469 constant = 0,
470 post_incremented,
471 single_index,
472 double_index,
c227f099 473} omap_dma_addressing_t;
089b7c0a 474
b4e3104b 475/* Only used in OMAP DMA 3.x gigacells */
c3d2689d
AZ
476struct omap_dma_lcd_channel_s {
477 enum omap_dma_port src;
c227f099
AL
478 target_phys_addr_t src_f1_top;
479 target_phys_addr_t src_f1_bottom;
480 target_phys_addr_t src_f2_top;
481 target_phys_addr_t src_f2_bottom;
089b7c0a
AZ
482
483 /* Used in OMAP DMA 3.2 gigacell */
484 unsigned char brust_f1;
485 unsigned char pack_f1;
486 unsigned char data_type_f1;
487 unsigned char brust_f2;
488 unsigned char pack_f2;
489 unsigned char data_type_f2;
490 unsigned char end_prog;
491 unsigned char repeat;
492 unsigned char auto_init;
493 unsigned char priority;
494 unsigned char fs;
495 unsigned char running;
496 unsigned char bs;
497 unsigned char omap_3_1_compatible_disable;
498 unsigned char dst;
499 unsigned char lch_type;
500 int16_t element_index_f1;
501 int16_t element_index_f2;
502 int32_t frame_index_f1;
503 int32_t frame_index_f2;
504 uint16_t elements_f1;
505 uint16_t frames_f1;
506 uint16_t elements_f2;
507 uint16_t frames_f2;
c227f099
AL
508 omap_dma_addressing_t mode_f1;
509 omap_dma_addressing_t mode_f2;
089b7c0a 510
c3d2689d
AZ
511 /* Destination port is fixed. */
512 int interrupts;
513 int condition;
514 int dual;
515
516 int current_frame;
c227f099 517 target_phys_addr_t phys_framebuffer[2];
c3d2689d
AZ
518 qemu_irq irq;
519 struct omap_mpu_state_s *mpu;
afbb5194 520} *omap_dma_get_lcdch(struct soc_dma_s *s);
c3d2689d
AZ
521
522/*
523 * DMA request numbers for OMAP1
524 * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
525 */
526# define OMAP_DMA_NO_DEVICE 0
527# define OMAP_DMA_MCSI1_TX 1
528# define OMAP_DMA_MCSI1_RX 2
529# define OMAP_DMA_I2C_RX 3
530# define OMAP_DMA_I2C_TX 4
531# define OMAP_DMA_EXT_NDMA_REQ0 5
532# define OMAP_DMA_EXT_NDMA_REQ1 6
533# define OMAP_DMA_UWIRE_TX 7
534# define OMAP_DMA_MCBSP1_TX 8
535# define OMAP_DMA_MCBSP1_RX 9
536# define OMAP_DMA_MCBSP3_TX 10
537# define OMAP_DMA_MCBSP3_RX 11
538# define OMAP_DMA_UART1_TX 12
539# define OMAP_DMA_UART1_RX 13
540# define OMAP_DMA_UART2_TX 14
541# define OMAP_DMA_UART2_RX 15
542# define OMAP_DMA_MCBSP2_TX 16
543# define OMAP_DMA_MCBSP2_RX 17
544# define OMAP_DMA_UART3_TX 18
545# define OMAP_DMA_UART3_RX 19
546# define OMAP_DMA_CAMERA_IF_RX 20
547# define OMAP_DMA_MMC_TX 21
548# define OMAP_DMA_MMC_RX 22
549# define OMAP_DMA_NAND 23 /* Not in OMAP310 */
550# define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
551# define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
552# define OMAP_DMA_USB_W2FC_RX0 26
553# define OMAP_DMA_USB_W2FC_RX1 27
554# define OMAP_DMA_USB_W2FC_RX2 28
555# define OMAP_DMA_USB_W2FC_TX0 29
556# define OMAP_DMA_USB_W2FC_TX1 30
557# define OMAP_DMA_USB_W2FC_TX2 31
558
559/* These are only for 1610 */
560# define OMAP_DMA_CRYPTO_DES_IN 32
561# define OMAP_DMA_SPI_TX 33
562# define OMAP_DMA_SPI_RX 34
563# define OMAP_DMA_CRYPTO_HASH 35
564# define OMAP_DMA_CCP_ATTN 36
565# define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
566# define OMAP_DMA_CMT_APE_TX_CHAN_0 38
567# define OMAP_DMA_CMT_APE_RV_CHAN_0 39
568# define OMAP_DMA_CMT_APE_TX_CHAN_1 40
569# define OMAP_DMA_CMT_APE_RV_CHAN_1 41
570# define OMAP_DMA_CMT_APE_TX_CHAN_2 42
571# define OMAP_DMA_CMT_APE_RV_CHAN_2 43
572# define OMAP_DMA_CMT_APE_TX_CHAN_3 44
573# define OMAP_DMA_CMT_APE_RV_CHAN_3 45
574# define OMAP_DMA_CMT_APE_TX_CHAN_4 46
575# define OMAP_DMA_CMT_APE_RV_CHAN_4 47
576# define OMAP_DMA_CMT_APE_TX_CHAN_5 48
577# define OMAP_DMA_CMT_APE_RV_CHAN_5 49
578# define OMAP_DMA_CMT_APE_TX_CHAN_6 50
579# define OMAP_DMA_CMT_APE_RV_CHAN_6 51
580# define OMAP_DMA_CMT_APE_TX_CHAN_7 52
581# define OMAP_DMA_CMT_APE_RV_CHAN_7 53
582# define OMAP_DMA_MMC2_TX 54
583# define OMAP_DMA_MMC2_RX 55
584# define OMAP_DMA_CRYPTO_DES_OUT 56
585
827df9f3
AZ
586/*
587 * DMA request numbers for the OMAP2
588 */
589# define OMAP24XX_DMA_NO_DEVICE 0
590# define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
591# define OMAP24XX_DMA_EXT_DMAREQ0 2
592# define OMAP24XX_DMA_EXT_DMAREQ1 3
593# define OMAP24XX_DMA_GPMC 4
594# define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
595# define OMAP24XX_DMA_DSS 6
596# define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
597# define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
598# define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
599# define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
600# define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
601# define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
602# define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
603# define OMAP24XX_DMA_EXT_DMAREQ2 14
604# define OMAP24XX_DMA_EXT_DMAREQ3 15
605# define OMAP24XX_DMA_EXT_DMAREQ4 16
606# define OMAP24XX_DMA_EAC_AC_RD 17
607# define OMAP24XX_DMA_EAC_AC_WR 18
608# define OMAP24XX_DMA_EAC_MD_UL_RD 19
609# define OMAP24XX_DMA_EAC_MD_UL_WR 20
610# define OMAP24XX_DMA_EAC_MD_DL_RD 21
611# define OMAP24XX_DMA_EAC_MD_DL_WR 22
612# define OMAP24XX_DMA_EAC_BT_UL_RD 23
613# define OMAP24XX_DMA_EAC_BT_UL_WR 24
614# define OMAP24XX_DMA_EAC_BT_DL_RD 25
615# define OMAP24XX_DMA_EAC_BT_DL_WR 26
616# define OMAP24XX_DMA_I2C1_TX 27
617# define OMAP24XX_DMA_I2C1_RX 28
618# define OMAP24XX_DMA_I2C2_TX 29
619# define OMAP24XX_DMA_I2C2_RX 30
620# define OMAP24XX_DMA_MCBSP1_TX 31
621# define OMAP24XX_DMA_MCBSP1_RX 32
622# define OMAP24XX_DMA_MCBSP2_TX 33
623# define OMAP24XX_DMA_MCBSP2_RX 34
624# define OMAP24XX_DMA_SPI1_TX0 35
625# define OMAP24XX_DMA_SPI1_RX0 36
626# define OMAP24XX_DMA_SPI1_TX1 37
627# define OMAP24XX_DMA_SPI1_RX1 38
628# define OMAP24XX_DMA_SPI1_TX2 39
629# define OMAP24XX_DMA_SPI1_RX2 40
630# define OMAP24XX_DMA_SPI1_TX3 41
631# define OMAP24XX_DMA_SPI1_RX3 42
632# define OMAP24XX_DMA_SPI2_TX0 43
633# define OMAP24XX_DMA_SPI2_RX0 44
634# define OMAP24XX_DMA_SPI2_TX1 45
635# define OMAP24XX_DMA_SPI2_RX1 46
636
637# define OMAP24XX_DMA_UART1_TX 49
638# define OMAP24XX_DMA_UART1_RX 50
639# define OMAP24XX_DMA_UART2_TX 51
640# define OMAP24XX_DMA_UART2_RX 52
641# define OMAP24XX_DMA_UART3_TX 53
642# define OMAP24XX_DMA_UART3_RX 54
643# define OMAP24XX_DMA_USB_W2FC_TX0 55
644# define OMAP24XX_DMA_USB_W2FC_RX0 56
645# define OMAP24XX_DMA_USB_W2FC_TX1 57
646# define OMAP24XX_DMA_USB_W2FC_RX1 58
647# define OMAP24XX_DMA_USB_W2FC_TX2 59
648# define OMAP24XX_DMA_USB_W2FC_RX2 60
649# define OMAP24XX_DMA_MMC1_TX 61
650# define OMAP24XX_DMA_MMC1_RX 62
651# define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
652# define OMAP24XX_DMA_EXT_DMAREQ5 64
653
b4e3104b 654/* omap[123].c */
c58d37cf 655/* OMAP2 gp timer */
827df9f3
AZ
656struct omap_gp_timer_s;
657struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
658 qemu_irq irq, omap_clk fclk, omap_clk iclk);
c58d37cf 659void omap_gp_timer_reset(struct omap_gp_timer_s *s);
827df9f3 660
011d87d0 661/* OMAP2 sysctimer */
662struct omap_synctimer_s;
663struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
827df9f3 664 struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
011d87d0 665void omap_synctimer_reset(struct omap_synctimer_s *s);
827df9f3 666
c3d2689d 667struct omap_uart_s;
c227f099 668struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
827df9f3 669 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
670 qemu_irq txdma, qemu_irq rxdma,
671 const char *label, CharDriverState *chr);
827df9f3
AZ
672struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
673 qemu_irq irq, omap_clk fclk, omap_clk iclk,
6a8aabd3
SW
674 qemu_irq txdma, qemu_irq rxdma,
675 const char *label, CharDriverState *chr);
827df9f3 676void omap_uart_reset(struct omap_uart_s *s);
75554a3c 677void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
c3d2689d 678
fe71e81a 679struct omap_mpuio_s;
c227f099 680struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
fe71e81a
AZ
681 qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
682 omap_clk clk);
683qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
684void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
685void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
686
bc24a225 687struct uWireSlave {
d951f6ff
AZ
688 uint16_t (*receive)(void *opaque);
689 void (*send)(void *opaque, uint16_t data);
690 void *opaque;
691};
692struct omap_uwire_s;
c227f099 693struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
d951f6ff
AZ
694 qemu_irq *irq, qemu_irq dma, omap_clk clk);
695void omap_uwire_attach(struct omap_uwire_s *s,
bc24a225 696 uWireSlave *slave, int chipselect);
d951f6ff 697
2d08cc7c 698/* OMAP2 spi */
827df9f3
AZ
699struct omap_mcspi_s;
700struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
701 qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
702void omap_mcspi_attach(struct omap_mcspi_s *s,
e927bb00 703 uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
827df9f3 704 int chipselect);
2d08cc7c 705void omap_mcspi_reset(struct omap_mcspi_s *s);
827df9f3 706
bc24a225 707struct I2SCodec {
d8f699cb
AZ
708 void *opaque;
709
710 /* The CPU can call this if it is generating the clock signal on the
711 * i2s port. The CODEC can ignore it if it is set up as a clock
712 * master and generates its own clock. */
713 void (*set_rate)(void *opaque, int in, int out);
714
715 void (*tx_swallow)(void *opaque);
716 qemu_irq rx_swallow;
717 qemu_irq tx_start;
718
73560bc8
AZ
719 int tx_rate;
720 int cts;
721 int rx_rate;
722 int rts;
723
d8f699cb
AZ
724 struct i2s_fifo_s {
725 uint8_t *fifo;
726 int len;
727 int start;
728 int size;
729 } in, out;
730};
731struct omap_mcbsp_s;
c227f099 732struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
d8f699cb 733 qemu_irq *irq, qemu_irq *dma, omap_clk clk);
bc24a225 734void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
d8f699cb 735
827df9f3
AZ
736void omap_tap_init(struct omap_target_agent_s *ta,
737 struct omap_mpu_state_s *mpu);
738
c3d2689d
AZ
739/* omap_lcdc.c */
740struct omap_lcd_panel_s;
741void omap_lcdc_reset(struct omap_lcd_panel_s *s);
c227f099 742struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
3023f332 743 struct omap_dma_lcd_channel_s *dma,
c227f099 744 ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
c3d2689d 745
827df9f3
AZ
746/* omap_dss.c */
747struct rfbi_chip_s {
748 void *opaque;
749 void (*write)(void *opaque, int dc, uint16_t value);
750 void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
751 uint16_t (*read)(void *opaque, int dc);
752};
753struct omap_dss_s;
754void omap_dss_reset(struct omap_dss_s *s);
755struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
c227f099 756 target_phys_addr_t l3_base,
827df9f3
AZ
757 qemu_irq irq, qemu_irq drq,
758 omap_clk fck1, omap_clk fck2, omap_clk ck54m,
759 omap_clk ick1, omap_clk ick2);
760void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
761
b30bb3a2
AZ
762/* omap_mmc.c */
763struct omap_mmc_s;
c227f099 764struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
87ecb68b 765 BlockDriverState *bd,
b30bb3a2 766 qemu_irq irq, qemu_irq dma[], omap_clk clk);
827df9f3
AZ
767struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
768 BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
769 omap_clk fclk, omap_clk iclk);
b30bb3a2 770void omap_mmc_reset(struct omap_mmc_s *s);
8e129e07 771void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
827df9f3 772void omap_mmc_enable(struct omap_mmc_s *s, int enable);
b30bb3a2 773
02645926
AZ
774/* omap_i2c.c */
775struct omap_i2c_s;
c227f099 776struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
02645926 777 qemu_irq irq, qemu_irq *dma, omap_clk clk);
29885477
AZ
778struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
779 qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
02645926
AZ
780void omap_i2c_reset(struct omap_i2c_s *s);
781i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
782
c3d2689d
AZ
783# define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
784# define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
827df9f3
AZ
785# define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
786# define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
787# define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
788# define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
789# define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
790# define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
f13e656e 791# define cpu_is_omap3630(cpu) (cpu->mpu_model == omap3630)
827df9f3 792
c3d2689d
AZ
793# define cpu_is_omap15xx(cpu) \
794 (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
827df9f3
AZ
795# define cpu_is_omap16xx(cpu) \
796 (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
797# define cpu_is_omap24xx(cpu) \
798 (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
799
800# define cpu_class_omap1(cpu) \
801 (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
802# define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
f13e656e
PM
803# define cpu_class_omap3(cpu) \
804 (cpu_is_omap3430(cpu) || cpu_is_omap3630(cpu))
c3d2689d
AZ
805
806struct omap_mpu_state_s {
827df9f3 807 enum omap_mpu_model {
c3d2689d
AZ
808 omap310,
809 omap1510,
827df9f3
AZ
810 omap1610,
811 omap1710,
812 omap2410,
813 omap2420,
814 omap2422,
815 omap2423,
816 omap2430,
817 omap3430,
f13e656e 818 omap3630,
c3d2689d
AZ
819 } mpu_model;
820
821 CPUState *env;
822
823 qemu_irq *irq[2];
824 qemu_irq *drq;
825
826 qemu_irq wakeup;
827
828 struct omap_dma_port_if_s {
5fafdf24 829 uint32_t (*read[3])(struct omap_mpu_state_s *s,
c227f099 830 target_phys_addr_t offset);
c3d2689d 831 void (*write[3])(struct omap_mpu_state_s *s,
c227f099 832 target_phys_addr_t offset, uint32_t value);
c3d2689d 833 int (*addr_valid)(struct omap_mpu_state_s *s,
c227f099 834 target_phys_addr_t addr);
827df9f3 835 } port[__omap_dma_port_last];
c3d2689d
AZ
836
837 unsigned long sdram_size;
838 unsigned long sram_size;
839
840 /* MPUI-TIPB peripherals */
d951f6ff
AZ
841 struct omap_uart_s *uart[3];
842
77831c20 843 DeviceState *gpio;
c3d2689d 844
d8f699cb
AZ
845 struct omap_mcbsp_s *mcbsp1;
846 struct omap_mcbsp_s *mcbsp3;
847
c3d2689d
AZ
848 /* MPU public TIPB peripherals */
849 struct omap_32khz_timer_s *os_timer;
850
b30bb3a2
AZ
851 struct omap_mmc_s *mmc;
852
d951f6ff
AZ
853 struct omap_mpuio_s *mpuio;
854
855 struct omap_uwire_s *microwire;
856
66450b15 857 struct {
66450b15
AZ
858 uint8_t output;
859 uint8_t level;
860 uint8_t enable;
861 int clk;
862 } pwl;
863
f34c417b 864 struct {
f34c417b
AZ
865 uint8_t frc;
866 uint8_t vrc;
867 uint8_t gcr;
868 omap_clk clk;
869 } pwt;
870
827df9f3 871 struct omap_i2c_s *i2c[2];
4a2c8ac2 872
02645926
AZ
873 struct omap_rtc_s *rtc;
874
d8f699cb
AZ
875 struct omap_mcbsp_s *mcbsp2;
876
f9d43072
AZ
877 struct omap_lpg_s *led[2];
878
c3d2689d
AZ
879 /* MPU private TIPB peripherals */
880 struct omap_intr_handler_s *ih[2];
881
afbb5194 882 struct soc_dma_s *dma;
c3d2689d
AZ
883
884 struct omap_mpu_timer_s *timer[3];
885 struct omap_watchdog_timer_s *wdt;
886
887 struct omap_lcd_panel_s *lcd;
888
c3d2689d
AZ
889 uint32_t ulpd_pm_regs[21];
890 int64_t ulpd_gauge_start;
891
c3d2689d
AZ
892 uint32_t func_mux_ctrl[14];
893 uint32_t comp_mode_ctrl[1];
894 uint32_t pull_dwn_ctrl[4];
895 uint32_t gate_inh_ctrl[1];
896 uint32_t voltage_ctrl[1];
897 uint32_t test_dbg_ctrl[1];
898 uint32_t mod_conf_ctrl[1];
899 int compat1509;
900
901 uint32_t mpui_ctrl;
c3d2689d
AZ
902
903 struct omap_tipb_bridge_s *private_tipb;
904 struct omap_tipb_bridge_s *public_tipb;
905
c3d2689d
AZ
906 uint32_t tcmi_regs[17];
907
908 struct dpll_ctl_s {
c3d2689d
AZ
909 uint16_t mode;
910 omap_clk dpll;
911 } dpll[3];
912
913 omap_clk clks;
914 struct {
c3d2689d
AZ
915 int cold_start;
916 int clocking_scheme;
917 uint16_t arm_ckctl;
918 uint16_t arm_idlect1;
919 uint16_t arm_idlect2;
920 uint16_t arm_ewupct;
921 uint16_t arm_rstct1;
922 uint16_t arm_rstct2;
923 uint16_t arm_ckout1;
924 int dpll1_mode;
925 uint16_t dsp_idlect1;
926 uint16_t dsp_idlect2;
927 uint16_t dsp_rstct2;
928 } clkm;
827df9f3
AZ
929
930 /* OMAP2-only peripherals */
931 struct omap_l4_s *l4;
932
933 struct omap_gp_timer_s *gptimer[12];
011d87d0 934 struct omap_synctimer_s *synctimer;
827df9f3
AZ
935
936 struct omap_prcm_s *prcm;
937 struct omap_sdrc_s *sdrc;
938 struct omap_gpmc_s *gpmc;
939 struct omap_sysctl_s *sysc;
940
827df9f3
AZ
941 struct omap_mcspi_s *mcspi[2];
942
943 struct omap_dss_s *dss;
99570a40
AZ
944
945 struct omap_eac_s *eac;
827df9f3
AZ
946};
947
948/* omap1.c */
949struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
3023f332 950 const char *core);
827df9f3
AZ
951
952/* omap2.c */
953struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
3023f332 954 const char *core);
c3d2689d
AZ
955
956# if TARGET_PHYS_ADDR_BITS == 32
957# define OMAP_FMT_plx "%#08x"
958# elif TARGET_PHYS_ADDR_BITS == 64
959# define OMAP_FMT_plx "%#08" PRIx64
960# else
961# error TARGET_PHYS_ADDR_BITS undefined
962# endif
963
c227f099
AL
964uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
965void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
9596ebb7 966 uint32_t value);
c227f099
AL
967uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
968void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
b30bb3a2 969 uint32_t value);
c227f099
AL
970uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
971void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
b30bb3a2
AZ
972 uint32_t value);
973
827df9f3
AZ
974void omap_mpu_wakeup(void *opaque, int irq, int req);
975
c3d2689d 976# define OMAP_BAD_REG(paddr) \
827df9f3
AZ
977 fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
978 __FUNCTION__, paddr)
c3d2689d 979# define OMAP_RO_REG(paddr) \
827df9f3 980 fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
c3d2689d 981 __FUNCTION__, paddr)
b854bc19 982
827df9f3
AZ
983/* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
984 (Board-specifc tags are not here) */
985#define OMAP_TAG_CLOCK 0x4f01
986#define OMAP_TAG_MMC 0x4f02
987#define OMAP_TAG_SERIAL_CONSOLE 0x4f03
988#define OMAP_TAG_USB 0x4f04
989#define OMAP_TAG_LCD 0x4f05
990#define OMAP_TAG_GPIO_SWITCH 0x4f06
991#define OMAP_TAG_UART 0x4f07
992#define OMAP_TAG_FBMEM 0x4f08
993#define OMAP_TAG_STI_CONSOLE 0x4f09
994#define OMAP_TAG_CAMERA_SENSOR 0x4f0a
995#define OMAP_TAG_PARTITION 0x4f0b
996#define OMAP_TAG_TEA5761 0x4f10
997#define OMAP_TAG_TMP105 0x4f11
998#define OMAP_TAG_BOOT_REASON 0x4f80
999#define OMAP_TAG_FLASH_PART_STR 0x4f81
1000#define OMAP_TAG_VERSION_STR 0x4f82
1001
e927bb00
AZ
1002enum {
1003 OMAP_GPIOSW_TYPE_COVER = 0 << 4,
1004 OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
1005 OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
1006};
1007
1008#define OMAP_GPIOSW_INVERTED 0x0001
1009#define OMAP_GPIOSW_OUTPUT 0x0002
1010
b854bc19 1011# define TCMI_VERBOSE 1
d8f699cb 1012//# define MEM_VERBOSE 1
b854bc19
AZ
1013
1014# ifdef TCMI_VERBOSE
1015# define OMAP_8B_REG(paddr) \
827df9f3 1016 fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
66450b15 1017 __FUNCTION__, paddr)
b854bc19 1018# define OMAP_16B_REG(paddr) \
827df9f3 1019 fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1020 __FUNCTION__, paddr)
b854bc19 1021# define OMAP_32B_REG(paddr) \
827df9f3 1022 fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
c3d2689d 1023 __FUNCTION__, paddr)
b854bc19
AZ
1024# else
1025# define OMAP_8B_REG(paddr)
1026# define OMAP_16B_REG(paddr)
1027# define OMAP_32B_REG(paddr)
1028# endif
c3d2689d 1029
cf965d24
AZ
1030# define OMAP_MPUI_REG_MASK 0x000007ff
1031
d8f699cb
AZ
1032# ifdef MEM_VERBOSE
1033struct io_fn {
d60efc6b
BS
1034 CPUReadMemoryFunc * const *mem_read;
1035 CPUWriteMemoryFunc * const *mem_write;
d8f699cb
AZ
1036 void *opaque;
1037 int in;
1038};
1039
c227f099 1040static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1041{
1042 struct io_fn *s = opaque;
1043 uint32_t ret;
1044
1045 s->in ++;
1046 ret = s->mem_read[0](s->opaque, addr);
1047 s->in --;
1048 if (!s->in)
1049 fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
1050 return ret;
1051}
c227f099 1052static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1053{
1054 struct io_fn *s = opaque;
1055 uint32_t ret;
1056
1057 s->in ++;
1058 ret = s->mem_read[1](s->opaque, addr);
1059 s->in --;
1060 if (!s->in)
1061 fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
1062 return ret;
1063}
c227f099 1064static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
d8f699cb
AZ
1065{
1066 struct io_fn *s = opaque;
1067 uint32_t ret;
1068
1069 s->in ++;
1070 ret = s->mem_read[2](s->opaque, addr);
1071 s->in --;
1072 if (!s->in)
1073 fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
1074 return ret;
1075}
c227f099 1076static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1077{
1078 struct io_fn *s = opaque;
1079
1080 if (!s->in)
1081 fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
1082 s->in ++;
1083 s->mem_write[0](s->opaque, addr, value);
1084 s->in --;
1085}
c227f099 1086static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1087{
1088 struct io_fn *s = opaque;
1089
1090 if (!s->in)
1091 fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
1092 s->in ++;
1093 s->mem_write[1](s->opaque, addr, value);
1094 s->in --;
1095}
c227f099 1096static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
d8f699cb
AZ
1097{
1098 struct io_fn *s = opaque;
1099
1100 if (!s->in)
1101 fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
1102 s->in ++;
1103 s->mem_write[2](s->opaque, addr, value);
1104 s->in --;
1105}
1106
d60efc6b
BS
1107static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
1108static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
d8f699cb 1109
d60efc6b
BS
1110inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
1111 CPUWriteMemoryFunc * const *mem_write,
1112 void *opaque)
d8f699cb 1113{
7267c094 1114 struct io_fn *s = g_malloc(sizeof(struct io_fn));
d8f699cb
AZ
1115
1116 s->mem_read = mem_read;
1117 s->mem_write = mem_write;
1118 s->opaque = opaque;
1119 s->in = 0;
2507c12a
AG
1120 return cpu_register_io_memory(io_readfn, io_writefn, s,
1121 DEVICE_NATIVE_ENDIAN);
d8f699cb
AZ
1122}
1123# define cpu_register_io_memory debug_register_io_memory
1124# endif
1125
c66fb5bc 1126/* Define when we want to reduce the number of IO regions registered. */
477b24ef 1127/*# define L4_MUX_HACK*/
c66fb5bc 1128
c3d2689d 1129#endif /* hw_omap_h */
This page took 0.643946 seconds and 4 git commands to generate.