]> Git Repo - qemu.git/blame - hw/acpi/ich9.c
opts-visitor: Favor new visit_free() function
[qemu.git] / hw / acpi / ich9.c
CommitLineData
e516572f
JB
1/*
2 * ACPI implementation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
6f918e40
JB
5 * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
7 * Copyright (C) 2012 Jason Baron <[email protected]>
8 *
9 * This is based on acpi.c.
e516572f
JB
10 *
11 * This library is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU Lesser General Public
13 * License version 2 as published by the Free Software Foundation.
14 *
15 * This library is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * Lesser General Public License for more details.
19 *
20 * You should have received a copy of the GNU Lesser General Public
21 * License along with this library; if not, see <http://www.gnu.org/licenses/>
e516572f 22 *
6f918e40
JB
23 * Contributions after 2012-01-13 are licensed under the terms of the
24 * GNU GPL, version 2 or (at your option) any later version.
e516572f 25 */
b6a0aa05 26#include "qemu/osdep.h"
83c9f4ca 27#include "hw/hw.h"
da34e65c 28#include "qapi/error.h"
6f1426ab 29#include "qapi/visitor.h"
0d09e41a 30#include "hw/i386/pc.h"
83c9f4ca 31#include "hw/pci/pci.h"
1de7afc9 32#include "qemu/timer.h"
9c17d615 33#include "sysemu/sysemu.h"
0d09e41a 34#include "hw/acpi/acpi.h"
92055797 35#include "hw/acpi/tco.h"
9c17d615 36#include "sysemu/kvm.h"
022c62cb 37#include "exec/address-spaces.h"
e516572f 38
0d09e41a 39#include "hw/i386/ich9.h"
1f862184 40#include "hw/mem/pc-dimm.h"
e516572f
JB
41
42//#define DEBUG
43
44#ifdef DEBUG
45#define ICH9_DEBUG(fmt, ...) \
46do { printf("%s "fmt, __func__, ## __VA_ARGS__); } while (0)
47#else
48#define ICH9_DEBUG(fmt, ...) do { } while (0)
49#endif
50
e516572f
JB
51static void ich9_pm_update_sci_fn(ACPIREGS *regs)
52{
53 ICH9LPCPMRegs *pm = container_of(regs, ICH9LPCPMRegs, acpi_regs);
06313503 54 acpi_update_sci(&pm->acpi_regs, pm->irq);
e516572f
JB
55}
56
76a7daf9
GH
57static uint64_t ich9_gpe_readb(void *opaque, hwaddr addr, unsigned width)
58{
59 ICH9LPCPMRegs *pm = opaque;
60 return acpi_gpe_ioport_readb(&pm->acpi_regs, addr);
61}
62
63static void ich9_gpe_writeb(void *opaque, hwaddr addr, uint64_t val,
64 unsigned width)
65{
66 ICH9LPCPMRegs *pm = opaque;
67 acpi_gpe_ioport_writeb(&pm->acpi_regs, addr, val);
2c047956 68 acpi_update_sci(&pm->acpi_regs, pm->irq);
76a7daf9
GH
69}
70
71static const MemoryRegionOps ich9_gpe_ops = {
72 .read = ich9_gpe_readb,
73 .write = ich9_gpe_writeb,
74 .valid.min_access_size = 1,
75 .valid.max_access_size = 4,
76 .impl.min_access_size = 1,
77 .impl.max_access_size = 1,
78 .endianness = DEVICE_LITTLE_ENDIAN,
79};
80
10cc69b0
GH
81static uint64_t ich9_smi_readl(void *opaque, hwaddr addr, unsigned width)
82{
83 ICH9LPCPMRegs *pm = opaque;
84 switch (addr) {
85 case 0:
86 return pm->smi_en;
87 case 4:
88 return pm->smi_sts;
89 default:
90 return 0;
91 }
92}
93
94static void ich9_smi_writel(void *opaque, hwaddr addr, uint64_t val,
95 unsigned width)
96{
97 ICH9LPCPMRegs *pm = opaque;
92055797
PA
98 TCOIORegs *tr = &pm->tco_regs;
99 uint64_t tco_en;
100
10cc69b0
GH
101 switch (addr) {
102 case 0:
92055797
PA
103 tco_en = pm->smi_en & ICH9_PMIO_SMI_EN_TCO_EN;
104 /* once TCO_LOCK bit is set, TCO_EN bit cannot be overwritten */
105 if (tr->tco.cnt1 & TCO_LOCK) {
106 val = (val & ~ICH9_PMIO_SMI_EN_TCO_EN) | tco_en;
107 }
11e66a15
GH
108 pm->smi_en &= ~pm->smi_en_wmask;
109 pm->smi_en |= (val & pm->smi_en_wmask);
10cc69b0
GH
110 break;
111 }
112}
113
114static const MemoryRegionOps ich9_smi_ops = {
115 .read = ich9_smi_readl,
116 .write = ich9_smi_writel,
117 .valid.min_access_size = 4,
118 .valid.max_access_size = 4,
119 .endianness = DEVICE_LITTLE_ENDIAN,
120};
121
e516572f
JB
122void ich9_pm_iospace_update(ICH9LPCPMRegs *pm, uint32_t pm_io_base)
123{
124 ICH9_DEBUG("to 0x%x\n", pm_io_base);
125
126 assert((pm_io_base & ICH9_PMIO_MASK) == 0);
127
e516572f 128 pm->pm_io_base = pm_io_base;
cacaab8b
GH
129 memory_region_transaction_begin();
130 memory_region_set_enabled(&pm->io, pm->pm_io_base != 0);
131 memory_region_set_address(&pm->io, pm->pm_io_base);
132 memory_region_transaction_commit();
e516572f
JB
133}
134
135static int ich9_pm_post_load(void *opaque, int version_id)
136{
137 ICH9LPCPMRegs *pm = opaque;
138 uint32_t pm_io_base = pm->pm_io_base;
139 pm->pm_io_base = 0;
140 ich9_pm_iospace_update(pm, pm_io_base);
141 return 0;
142}
143
144#define VMSTATE_GPE_ARRAY(_field, _state) \
145 { \
146 .name = (stringify(_field)), \
147 .version_id = 0, \
148 .num = ICH9_PMIO_GPE0_LEN, \
149 .info = &vmstate_info_uint8, \
150 .size = sizeof(uint8_t), \
151 .flags = VMS_ARRAY | VMS_POINTER, \
152 .offset = vmstate_offset_pointer(_state, _field, uint8_t), \
153 }
154
f816a62d
IM
155static bool vmstate_test_use_memhp(void *opaque)
156{
157 ICH9LPCPMRegs *s = opaque;
158 return s->acpi_memory_hotplug.is_enabled;
159}
160
161static const VMStateDescription vmstate_memhp_state = {
162 .name = "ich9_pm/memhp",
163 .version_id = 1,
164 .minimum_version_id = 1,
165 .minimum_version_id_old = 1,
5cd8cada 166 .needed = vmstate_test_use_memhp,
f816a62d
IM
167 .fields = (VMStateField[]) {
168 VMSTATE_MEMORY_HOTPLUG(acpi_memory_hotplug, ICH9LPCPMRegs),
169 VMSTATE_END_OF_LIST()
170 }
171};
172
92055797
PA
173static bool vmstate_test_use_tco(void *opaque)
174{
175 ICH9LPCPMRegs *s = opaque;
176 return s->enable_tco;
177}
178
179static const VMStateDescription vmstate_tco_io_state = {
180 .name = "ich9_pm/tco",
181 .version_id = 1,
182 .minimum_version_id = 1,
183 .minimum_version_id_old = 1,
184 .needed = vmstate_test_use_tco,
185 .fields = (VMStateField[]) {
186 VMSTATE_STRUCT(tco_regs, ICH9LPCPMRegs, 1, vmstate_tco_io_sts,
187 TCOIORegs),
188 VMSTATE_END_OF_LIST()
189 }
190};
191
679dd1a9
IM
192static bool vmstate_test_use_cpuhp(void *opaque)
193{
194 ICH9LPCPMRegs *s = opaque;
195 return !s->cpu_hotplug_legacy;
196}
197
198static int vmstate_cpuhp_pre_load(void *opaque)
199{
200 ICH9LPCPMRegs *s = opaque;
201 Object *obj = OBJECT(s->gpe_cpu.device);
202 object_property_set_bool(obj, false, "cpu-hotplug-legacy", &error_abort);
203 return 0;
204}
205
206static const VMStateDescription vmstate_cpuhp_state = {
207 .name = "ich9_pm/cpuhp",
208 .version_id = 1,
209 .minimum_version_id = 1,
210 .minimum_version_id_old = 1,
211 .needed = vmstate_test_use_cpuhp,
212 .pre_load = vmstate_cpuhp_pre_load,
213 .fields = (VMStateField[]) {
214 VMSTATE_CPU_HOTPLUG(cpuhp_state, ICH9LPCPMRegs),
215 VMSTATE_END_OF_LIST()
216 }
217};
218
e516572f
JB
219const VMStateDescription vmstate_ich9_pm = {
220 .name = "ich9_pm",
221 .version_id = 1,
222 .minimum_version_id = 1,
e516572f
JB
223 .post_load = ich9_pm_post_load,
224 .fields = (VMStateField[]) {
225 VMSTATE_UINT16(acpi_regs.pm1.evt.sts, ICH9LPCPMRegs),
226 VMSTATE_UINT16(acpi_regs.pm1.evt.en, ICH9LPCPMRegs),
227 VMSTATE_UINT16(acpi_regs.pm1.cnt.cnt, ICH9LPCPMRegs),
e720677e 228 VMSTATE_TIMER_PTR(acpi_regs.tmr.timer, ICH9LPCPMRegs),
e516572f
JB
229 VMSTATE_INT64(acpi_regs.tmr.overflow_time, ICH9LPCPMRegs),
230 VMSTATE_GPE_ARRAY(acpi_regs.gpe.sts, ICH9LPCPMRegs),
231 VMSTATE_GPE_ARRAY(acpi_regs.gpe.en, ICH9LPCPMRegs),
232 VMSTATE_UINT32(smi_en, ICH9LPCPMRegs),
233 VMSTATE_UINT32(smi_sts, ICH9LPCPMRegs),
234 VMSTATE_END_OF_LIST()
f816a62d 235 },
5cd8cada
JQ
236 .subsections = (const VMStateDescription*[]) {
237 &vmstate_memhp_state,
92055797 238 &vmstate_tco_io_state,
679dd1a9 239 &vmstate_cpuhp_state,
92055797 240 NULL
e516572f
JB
241 }
242};
243
244static void pm_reset(void *opaque)
245{
246 ICH9LPCPMRegs *pm = opaque;
247 ich9_pm_iospace_update(pm, 0);
248
249 acpi_pm1_evt_reset(&pm->acpi_regs);
250 acpi_pm1_cnt_reset(&pm->acpi_regs);
251 acpi_pm_tmr_reset(&pm->acpi_regs);
252 acpi_gpe_reset(&pm->acpi_regs);
253
be66680e 254 pm->smi_en = 0;
fba72476 255 if (!pm->smm_enabled) {
f3c30aea 256 /* Mark SMM as already inited to prevent SMM from running. */
21bcfdd9
JK
257 pm->smi_en |= ICH9_PMIO_SMI_EN_APMC_EN;
258 }
11e66a15 259 pm->smi_en_wmask = ~0;
21bcfdd9 260
06313503 261 acpi_update_sci(&pm->acpi_regs, pm->irq);
e516572f
JB
262}
263
264static void pm_powerdown_req(Notifier *n, void *opaque)
265{
266 ICH9LPCPMRegs *pm = container_of(n, ICH9LPCPMRegs, powerdown_notifier);
267
268 acpi_pm1_evt_power_down(&pm->acpi_regs);
269}
270
92055797 271void ich9_pm_init(PCIDevice *lpc_pci, ICH9LPCPMRegs *pm,
18d6abae 272 bool smm_enabled,
a3ac6b53 273 qemu_irq sci_irq)
e516572f 274{
64bde0f3 275 memory_region_init(&pm->io, OBJECT(lpc_pci), "ich9-pm", ICH9_PMIO_SIZE);
cacaab8b 276 memory_region_set_enabled(&pm->io, false);
503b19fc
GH
277 memory_region_add_subregion(pci_address_space_io(lpc_pci),
278 0, &pm->io);
cacaab8b 279
77d58b1e 280 acpi_pm_tmr_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
b5a7c024 281 acpi_pm1_evt_init(&pm->acpi_regs, ich9_pm_update_sci_fn, &pm->io);
9a10bbb4
LE
282 acpi_pm1_cnt_init(&pm->acpi_regs, &pm->io, pm->disable_s3, pm->disable_s4,
283 pm->s4_val);
76a7daf9 284
e516572f 285 acpi_gpe_init(&pm->acpi_regs, ICH9_PMIO_GPE0_LEN);
64bde0f3 286 memory_region_init_io(&pm->io_gpe, OBJECT(lpc_pci), &ich9_gpe_ops, pm,
75902802 287 "acpi-gpe0", ICH9_PMIO_GPE0_LEN);
76a7daf9 288 memory_region_add_subregion(&pm->io, ICH9_PMIO_GPE0_STS, &pm->io_gpe);
e516572f 289
64bde0f3 290 memory_region_init_io(&pm->io_smi, OBJECT(lpc_pci), &ich9_smi_ops, pm,
75902802 291 "acpi-smi", 8);
10cc69b0
GH
292 memory_region_add_subregion(&pm->io, ICH9_PMIO_SMI_EN, &pm->io_smi);
293
fba72476 294 pm->smm_enabled = smm_enabled;
92055797 295
18d6abae
EH
296 pm->enable_tco = true;
297 acpi_pm_tco_init(&pm->tco_regs, &pm->io);
92055797 298
e516572f
JB
299 pm->irq = sci_irq;
300 qemu_register_reset(pm_reset, pm);
301 pm->powerdown_notifier.notify = pm_powerdown_req;
302 qemu_register_powerdown_notifier(&pm->powerdown_notifier);
d6610bc2 303
96e3e12b
IM
304 legacy_acpi_cpu_hotplug_init(pci_address_space_io(lpc_pci),
305 OBJECT(lpc_pci), &pm->gpe_cpu, ICH9_CPU_HOTPLUG_IO_BASE);
1f862184
IM
306
307 if (pm->acpi_memory_hotplug.is_enabled) {
308 acpi_memory_hotplug_init(pci_address_space_io(lpc_pci), OBJECT(lpc_pci),
309 &pm->acpi_memory_hotplug);
310 }
e516572f 311}
6f1426ab 312
d7bce999
EB
313static void ich9_pm_get_gpe0_blk(Object *obj, Visitor *v, const char *name,
314 void *opaque, Error **errp)
6f1426ab
MT
315{
316 ICH9LPCPMRegs *pm = opaque;
317 uint32_t value = pm->pm_io_base + ICH9_PMIO_GPE0_STS;
318
51e72bc1 319 visit_type_uint32(v, name, &value, errp);
6f1426ab
MT
320}
321
1f862184
IM
322static bool ich9_pm_get_memory_hotplug_support(Object *obj, Error **errp)
323{
324 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
325
326 return s->pm.acpi_memory_hotplug.is_enabled;
327}
328
329static void ich9_pm_set_memory_hotplug_support(Object *obj, bool value,
330 Error **errp)
331{
332 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
333
334 s->pm.acpi_memory_hotplug.is_enabled = value;
335}
336
16bcab97
IM
337static bool ich9_pm_get_cpu_hotplug_legacy(Object *obj, Error **errp)
338{
339 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
340
341 return s->pm.cpu_hotplug_legacy;
342}
343
344static void ich9_pm_set_cpu_hotplug_legacy(Object *obj, bool value,
345 Error **errp)
346{
347 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
348
679dd1a9
IM
349 assert(!value);
350 if (s->pm.cpu_hotplug_legacy && value == false) {
351 acpi_switch_to_modern_cphp(&s->pm.gpe_cpu, &s->pm.cpuhp_state,
352 ICH9_CPU_HOTPLUG_IO_BASE);
353 }
16bcab97
IM
354 s->pm.cpu_hotplug_legacy = value;
355}
356
d7bce999
EB
357static void ich9_pm_get_disable_s3(Object *obj, Visitor *v, const char *name,
358 void *opaque, Error **errp)
6ac0d8d4
AS
359{
360 ICH9LPCPMRegs *pm = opaque;
361 uint8_t value = pm->disable_s3;
362
51e72bc1 363 visit_type_uint8(v, name, &value, errp);
6ac0d8d4
AS
364}
365
d7bce999
EB
366static void ich9_pm_set_disable_s3(Object *obj, Visitor *v, const char *name,
367 void *opaque, Error **errp)
6ac0d8d4
AS
368{
369 ICH9LPCPMRegs *pm = opaque;
370 Error *local_err = NULL;
371 uint8_t value;
372
51e72bc1 373 visit_type_uint8(v, name, &value, &local_err);
6ac0d8d4
AS
374 if (local_err) {
375 goto out;
376 }
377 pm->disable_s3 = value;
378out:
379 error_propagate(errp, local_err);
380}
381
d7bce999
EB
382static void ich9_pm_get_disable_s4(Object *obj, Visitor *v, const char *name,
383 void *opaque, Error **errp)
6ac0d8d4
AS
384{
385 ICH9LPCPMRegs *pm = opaque;
386 uint8_t value = pm->disable_s4;
387
51e72bc1 388 visit_type_uint8(v, name, &value, errp);
6ac0d8d4
AS
389}
390
d7bce999
EB
391static void ich9_pm_set_disable_s4(Object *obj, Visitor *v, const char *name,
392 void *opaque, Error **errp)
6ac0d8d4
AS
393{
394 ICH9LPCPMRegs *pm = opaque;
395 Error *local_err = NULL;
396 uint8_t value;
397
51e72bc1 398 visit_type_uint8(v, name, &value, &local_err);
6ac0d8d4
AS
399 if (local_err) {
400 goto out;
401 }
402 pm->disable_s4 = value;
403out:
404 error_propagate(errp, local_err);
405}
406
d7bce999
EB
407static void ich9_pm_get_s4_val(Object *obj, Visitor *v, const char *name,
408 void *opaque, Error **errp)
6ac0d8d4
AS
409{
410 ICH9LPCPMRegs *pm = opaque;
411 uint8_t value = pm->s4_val;
412
51e72bc1 413 visit_type_uint8(v, name, &value, errp);
6ac0d8d4
AS
414}
415
d7bce999
EB
416static void ich9_pm_set_s4_val(Object *obj, Visitor *v, const char *name,
417 void *opaque, Error **errp)
6ac0d8d4
AS
418{
419 ICH9LPCPMRegs *pm = opaque;
420 Error *local_err = NULL;
421 uint8_t value;
422
51e72bc1 423 visit_type_uint8(v, name, &value, &local_err);
6ac0d8d4
AS
424 if (local_err) {
425 goto out;
426 }
427 pm->s4_val = value;
428out:
429 error_propagate(errp, local_err);
430}
431
92055797
PA
432static bool ich9_pm_get_enable_tco(Object *obj, Error **errp)
433{
434 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
435 return s->pm.enable_tco;
436}
437
438static void ich9_pm_set_enable_tco(Object *obj, bool value, Error **errp)
439{
440 ICH9LPCState *s = ICH9_LPC_DEVICE(obj);
441 s->pm.enable_tco = value;
442}
443
6f1426ab
MT
444void ich9_pm_add_properties(Object *obj, ICH9LPCPMRegs *pm, Error **errp)
445{
446 static const uint32_t gpe0_len = ICH9_PMIO_GPE0_LEN;
1f862184 447 pm->acpi_memory_hotplug.is_enabled = true;
16bcab97 448 pm->cpu_hotplug_legacy = true;
6ac0d8d4
AS
449 pm->disable_s3 = 0;
450 pm->disable_s4 = 0;
451 pm->s4_val = 2;
6f1426ab
MT
452
453 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_PM_IO_BASE,
454 &pm->pm_io_base, errp);
455 object_property_add(obj, ACPI_PM_PROP_GPE0_BLK, "uint32",
456 ich9_pm_get_gpe0_blk,
457 NULL, NULL, pm, NULL);
458 object_property_add_uint32_ptr(obj, ACPI_PM_PROP_GPE0_BLK_LEN,
459 &gpe0_len, errp);
1f862184
IM
460 object_property_add_bool(obj, "memory-hotplug-support",
461 ich9_pm_get_memory_hotplug_support,
462 ich9_pm_set_memory_hotplug_support,
463 NULL);
16bcab97
IM
464 object_property_add_bool(obj, "cpu-hotplug-legacy",
465 ich9_pm_get_cpu_hotplug_legacy,
466 ich9_pm_set_cpu_hotplug_legacy,
467 NULL);
6ac0d8d4
AS
468 object_property_add(obj, ACPI_PM_PROP_S3_DISABLED, "uint8",
469 ich9_pm_get_disable_s3,
470 ich9_pm_set_disable_s3,
471 NULL, pm, NULL);
472 object_property_add(obj, ACPI_PM_PROP_S4_DISABLED, "uint8",
473 ich9_pm_get_disable_s4,
474 ich9_pm_set_disable_s4,
475 NULL, pm, NULL);
476 object_property_add(obj, ACPI_PM_PROP_S4_VAL, "uint8",
477 ich9_pm_get_s4_val,
478 ich9_pm_set_s4_val,
479 NULL, pm, NULL);
92055797
PA
480 object_property_add_bool(obj, ACPI_PM_PROP_TCO_ENABLED,
481 ich9_pm_get_enable_tco,
482 ich9_pm_set_enable_tco,
483 NULL);
1f862184
IM
484}
485
0058c082
IM
486void ich9_pm_device_plug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
487 Error **errp)
1f862184 488{
0058c082
IM
489 ICH9LPCState *lpc = ICH9_LPC_DEVICE(hotplug_dev);
490
491 if (lpc->pm.acpi_memory_hotplug.is_enabled &&
1f862184 492 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
0058c082 493 acpi_memory_plug_cb(hotplug_dev, &lpc->pm.acpi_memory_hotplug,
1f862184 494 dev, errp);
5e1b5d93
IM
495 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU)) {
496 if (lpc->pm.cpu_hotplug_legacy) {
497 legacy_acpi_cpu_plug_cb(hotplug_dev, &lpc->pm.gpe_cpu, dev, errp);
498 } else {
499 acpi_cpu_plug_cb(hotplug_dev, &lpc->pm.cpuhp_state, dev, errp);
500 }
1f862184
IM
501 } else {
502 error_setg(errp, "acpi: device plug request for not supported device"
503 " type: %s", object_get_typename(OBJECT(dev)));
504 }
6f1426ab 505}
43f50410 506
0058c082
IM
507void ich9_pm_device_unplug_request_cb(HotplugHandler *hotplug_dev,
508 DeviceState *dev, Error **errp)
469b8ad2 509{
0058c082
IM
510 ICH9LPCState *lpc = ICH9_LPC_DEVICE(hotplug_dev);
511
512 if (lpc->pm.acpi_memory_hotplug.is_enabled &&
64fec58e 513 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
0058c082
IM
514 acpi_memory_unplug_request_cb(hotplug_dev,
515 &lpc->pm.acpi_memory_hotplug, dev,
516 errp);
8872c25a
IM
517 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
518 !lpc->pm.cpu_hotplug_legacy) {
519 acpi_cpu_unplug_request_cb(hotplug_dev, &lpc->pm.cpuhp_state,
520 dev, errp);
64fec58e
TC
521 } else {
522 error_setg(errp, "acpi: device unplug request for not supported device"
523 " type: %s", object_get_typename(OBJECT(dev)));
524 }
469b8ad2
TC
525}
526
0058c082 527void ich9_pm_device_unplug_cb(HotplugHandler *hotplug_dev, DeviceState *dev,
91a734a6
TC
528 Error **errp)
529{
0058c082
IM
530 ICH9LPCState *lpc = ICH9_LPC_DEVICE(hotplug_dev);
531
532 if (lpc->pm.acpi_memory_hotplug.is_enabled &&
f7d3e29d 533 object_dynamic_cast(OBJECT(dev), TYPE_PC_DIMM)) {
0058c082 534 acpi_memory_unplug_cb(&lpc->pm.acpi_memory_hotplug, dev, errp);
8872c25a
IM
535 } else if (object_dynamic_cast(OBJECT(dev), TYPE_CPU) &&
536 !lpc->pm.cpu_hotplug_legacy) {
537 acpi_cpu_unplug_cb(&lpc->pm.cpuhp_state, dev, errp);
f7d3e29d
TC
538 } else {
539 error_setg(errp, "acpi: device unplug for not supported device"
540 " type: %s", object_get_typename(OBJECT(dev)));
541 }
91a734a6
TC
542}
543
43f50410
IM
544void ich9_pm_ospm_status(AcpiDeviceIf *adev, ACPIOSTInfoList ***list)
545{
546 ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
547
548 acpi_memory_ospm_status(&s->pm.acpi_memory_hotplug, list);
76623d00
IM
549 if (!s->pm.cpu_hotplug_legacy) {
550 acpi_cpu_ospm_status(&s->pm.cpuhp_state, list);
551 }
43f50410 552}
This page took 0.317945 seconds and 4 git commands to generate.