]>
Commit | Line | Data |
---|---|---|
0d75590d | 1 | #include "qemu/osdep.h" |
da34e65c | 2 | #include "qapi/error.h" |
b3946626 | 3 | #include "sysemu/hw_accel.h" |
9c17d615 | 4 | #include "sysemu/sysemu.h" |
03dd024f | 5 | #include "qemu/log.h" |
0b0b8310 | 6 | #include "qemu/error-report.h" |
9fdf0c29 | 7 | #include "cpu.h" |
63c91552 | 8 | #include "exec/exec-all.h" |
ed120055 | 9 | #include "helper_regs.h" |
0d09e41a | 10 | #include "hw/ppc/spapr.h" |
7388efaf | 11 | #include "hw/ppc/spapr_cpu_core.h" |
d5aea6f3 | 12 | #include "mmu-hash64.h" |
3794d548 AK |
13 | #include "cpu-models.h" |
14 | #include "trace.h" | |
15 | #include "kvm_ppc.h" | |
facdb8b6 | 16 | #include "hw/ppc/spapr_ovec.h" |
b4db5413 | 17 | #include "mmu-book3s-v3.h" |
2cc0e2e8 | 18 | #include "hw/mem/memory-device.h" |
f43e3525 | 19 | |
af08a58f TH |
20 | static bool has_spr(PowerPCCPU *cpu, int spr) |
21 | { | |
22 | /* We can test whether the SPR is defined by checking for a valid name */ | |
23 | return cpu->env.spr_cb[spr].name != NULL; | |
24 | } | |
25 | ||
c6404ade | 26 | static inline bool valid_ptex(PowerPCCPU *cpu, target_ulong ptex) |
f3c75d42 AK |
27 | { |
28 | /* | |
36778660 | 29 | * hash value/pteg group index is normalized by HPT mask |
f3c75d42 | 30 | */ |
36778660 | 31 | if (((ptex & ~7ULL) / HPTES_PER_GROUP) & ~ppc_hash64_hpt_mask(cpu)) { |
f3c75d42 AK |
32 | return false; |
33 | } | |
34 | return true; | |
35 | } | |
36 | ||
ecbc25fa DG |
37 | static bool is_ram_address(sPAPRMachineState *spapr, hwaddr addr) |
38 | { | |
39 | MachineState *machine = MACHINE(spapr); | |
e017da37 | 40 | DeviceMemoryState *dms = machine->device_memory; |
ecbc25fa DG |
41 | |
42 | if (addr < machine->ram_size) { | |
43 | return true; | |
44 | } | |
e017da37 DH |
45 | if ((addr >= dms->base) |
46 | && ((addr - dms->base) < memory_region_size(&dms->mr))) { | |
ecbc25fa DG |
47 | return true; |
48 | } | |
49 | ||
50 | return false; | |
51 | } | |
52 | ||
28e02042 | 53 | static target_ulong h_enter(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
f43e3525 DG |
54 | target_ulong opcode, target_ulong *args) |
55 | { | |
56 | target_ulong flags = args[0]; | |
c6404ade | 57 | target_ulong ptex = args[1]; |
f43e3525 DG |
58 | target_ulong pteh = args[2]; |
59 | target_ulong ptel = args[3]; | |
1f0252e6 | 60 | unsigned apshift; |
f73a2575 | 61 | target_ulong raddr; |
c6404ade | 62 | target_ulong slot; |
7222b94a | 63 | const ppc_hash_pte64_t *hptes; |
f43e3525 | 64 | |
1f0252e6 | 65 | apshift = ppc_hash64_hpte_page_shift_noslb(cpu, pteh, ptel); |
1114e712 DG |
66 | if (!apshift) { |
67 | /* Bad page size encoding */ | |
68 | return H_PARAMETER; | |
f43e3525 DG |
69 | } |
70 | ||
1114e712 | 71 | raddr = (ptel & HPTE64_R_RPN) & ~((1ULL << apshift) - 1); |
f43e3525 | 72 | |
ecbc25fa | 73 | if (is_ram_address(spapr, raddr)) { |
f73a2575 | 74 | /* Regular RAM - should have WIMG=0010 */ |
d5aea6f3 | 75 | if ((ptel & HPTE64_R_WIMG) != HPTE64_R_M) { |
f73a2575 DG |
76 | return H_PARAMETER; |
77 | } | |
78 | } else { | |
c1175907 | 79 | target_ulong wimg_flags; |
f73a2575 DG |
80 | /* Looks like an IO address */ |
81 | /* FIXME: What WIMG combinations could be sensible for IO? | |
82 | * For now we allow WIMG=010x, but are there others? */ | |
83 | /* FIXME: Should we check against registered IO addresses? */ | |
c1175907 AK |
84 | wimg_flags = (ptel & (HPTE64_R_W | HPTE64_R_I | HPTE64_R_M)); |
85 | ||
86 | if (wimg_flags != HPTE64_R_I && | |
87 | wimg_flags != (HPTE64_R_I | HPTE64_R_M)) { | |
f73a2575 DG |
88 | return H_PARAMETER; |
89 | } | |
f43e3525 | 90 | } |
f73a2575 | 91 | |
f43e3525 DG |
92 | pteh &= ~0x60ULL; |
93 | ||
c6404ade | 94 | if (!valid_ptex(cpu, ptex)) { |
f43e3525 DG |
95 | return H_PARAMETER; |
96 | } | |
7c43bca0 | 97 | |
c6404ade DG |
98 | slot = ptex & 7ULL; |
99 | ptex = ptex & ~7ULL; | |
100 | ||
f43e3525 | 101 | if (likely((flags & H_EXACT) == 0)) { |
7222b94a | 102 | hptes = ppc_hash64_map_hptes(cpu, ptex, HPTES_PER_GROUP); |
c6404ade | 103 | for (slot = 0; slot < 8; slot++) { |
7222b94a | 104 | if (!(ppc_hash64_hpte0(cpu, hptes, slot) & HPTE64_V_VALID)) { |
f43e3525 DG |
105 | break; |
106 | } | |
7aaf4957 | 107 | } |
7222b94a | 108 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP); |
c6404ade | 109 | if (slot == 8) { |
7aaf4957 AK |
110 | return H_PTEG_FULL; |
111 | } | |
f43e3525 | 112 | } else { |
7222b94a DG |
113 | hptes = ppc_hash64_map_hptes(cpu, ptex + slot, 1); |
114 | if (ppc_hash64_hpte0(cpu, hptes, 0) & HPTE64_V_VALID) { | |
115 | ppc_hash64_unmap_hptes(cpu, hptes, ptex + slot, 1); | |
f43e3525 DG |
116 | return H_PTEG_FULL; |
117 | } | |
7222b94a | 118 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1); |
f43e3525 | 119 | } |
7c43bca0 | 120 | |
c6404ade | 121 | ppc_hash64_store_hpte(cpu, ptex + slot, pteh | HPTE64_V_HPTE_DIRTY, ptel); |
f43e3525 | 122 | |
c6404ade | 123 | args[0] = ptex + slot; |
f43e3525 DG |
124 | return H_SUCCESS; |
125 | } | |
126 | ||
a3801402 | 127 | typedef enum { |
a3d0abae DG |
128 | REMOVE_SUCCESS = 0, |
129 | REMOVE_NOT_FOUND = 1, | |
130 | REMOVE_PARM = 2, | |
131 | REMOVE_HW = 3, | |
a3801402 | 132 | } RemoveResult; |
a3d0abae | 133 | |
7ef23068 | 134 | static RemoveResult remove_hpte(PowerPCCPU *cpu, target_ulong ptex, |
a3d0abae DG |
135 | target_ulong avpn, |
136 | target_ulong flags, | |
137 | target_ulong *vp, target_ulong *rp) | |
f43e3525 | 138 | { |
7222b94a | 139 | const ppc_hash_pte64_t *hptes; |
61a36c9b | 140 | target_ulong v, r; |
f43e3525 | 141 | |
c6404ade | 142 | if (!valid_ptex(cpu, ptex)) { |
a3d0abae | 143 | return REMOVE_PARM; |
f43e3525 DG |
144 | } |
145 | ||
7222b94a DG |
146 | hptes = ppc_hash64_map_hptes(cpu, ptex, 1); |
147 | v = ppc_hash64_hpte0(cpu, hptes, 0); | |
148 | r = ppc_hash64_hpte1(cpu, hptes, 0); | |
149 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1); | |
f43e3525 | 150 | |
d5aea6f3 | 151 | if ((v & HPTE64_V_VALID) == 0 || |
f43e3525 DG |
152 | ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) || |
153 | ((flags & H_ANDCOND) && (v & avpn) != 0)) { | |
a3d0abae | 154 | return REMOVE_NOT_FOUND; |
f43e3525 | 155 | } |
35f9304d | 156 | *vp = v; |
a3d0abae | 157 | *rp = r; |
7ef23068 | 158 | ppc_hash64_store_hpte(cpu, ptex, HPTE64_V_HPTE_DIRTY, 0); |
61a36c9b | 159 | ppc_hash64_tlb_flush_hpte(cpu, ptex, v, r); |
a3d0abae DG |
160 | return REMOVE_SUCCESS; |
161 | } | |
162 | ||
28e02042 | 163 | static target_ulong h_remove(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
a3d0abae DG |
164 | target_ulong opcode, target_ulong *args) |
165 | { | |
cd0c6f47 | 166 | CPUPPCState *env = &cpu->env; |
a3d0abae | 167 | target_ulong flags = args[0]; |
c6404ade | 168 | target_ulong ptex = args[1]; |
a3d0abae | 169 | target_ulong avpn = args[2]; |
a3801402 | 170 | RemoveResult ret; |
a3d0abae | 171 | |
c6404ade | 172 | ret = remove_hpte(cpu, ptex, avpn, flags, |
a3d0abae DG |
173 | &args[0], &args[1]); |
174 | ||
175 | switch (ret) { | |
176 | case REMOVE_SUCCESS: | |
e3cffe6f | 177 | check_tlb_flush(env, true); |
a3d0abae DG |
178 | return H_SUCCESS; |
179 | ||
180 | case REMOVE_NOT_FOUND: | |
181 | return H_NOT_FOUND; | |
182 | ||
183 | case REMOVE_PARM: | |
184 | return H_PARAMETER; | |
185 | ||
186 | case REMOVE_HW: | |
187 | return H_HARDWARE; | |
188 | } | |
189 | ||
9a39970d | 190 | g_assert_not_reached(); |
a3d0abae DG |
191 | } |
192 | ||
193 | #define H_BULK_REMOVE_TYPE 0xc000000000000000ULL | |
194 | #define H_BULK_REMOVE_REQUEST 0x4000000000000000ULL | |
195 | #define H_BULK_REMOVE_RESPONSE 0x8000000000000000ULL | |
196 | #define H_BULK_REMOVE_END 0xc000000000000000ULL | |
197 | #define H_BULK_REMOVE_CODE 0x3000000000000000ULL | |
198 | #define H_BULK_REMOVE_SUCCESS 0x0000000000000000ULL | |
199 | #define H_BULK_REMOVE_NOT_FOUND 0x1000000000000000ULL | |
200 | #define H_BULK_REMOVE_PARM 0x2000000000000000ULL | |
201 | #define H_BULK_REMOVE_HW 0x3000000000000000ULL | |
202 | #define H_BULK_REMOVE_RC 0x0c00000000000000ULL | |
203 | #define H_BULK_REMOVE_FLAGS 0x0300000000000000ULL | |
204 | #define H_BULK_REMOVE_ABSOLUTE 0x0000000000000000ULL | |
205 | #define H_BULK_REMOVE_ANDCOND 0x0100000000000000ULL | |
206 | #define H_BULK_REMOVE_AVPN 0x0200000000000000ULL | |
207 | #define H_BULK_REMOVE_PTEX 0x00ffffffffffffffULL | |
208 | ||
209 | #define H_BULK_REMOVE_MAX_BATCH 4 | |
210 | ||
28e02042 | 211 | static target_ulong h_bulk_remove(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
a3d0abae DG |
212 | target_ulong opcode, target_ulong *args) |
213 | { | |
cd0c6f47 | 214 | CPUPPCState *env = &cpu->env; |
a3d0abae | 215 | int i; |
cd0c6f47 | 216 | target_ulong rc = H_SUCCESS; |
a3d0abae DG |
217 | |
218 | for (i = 0; i < H_BULK_REMOVE_MAX_BATCH; i++) { | |
219 | target_ulong *tsh = &args[i*2]; | |
220 | target_ulong tsl = args[i*2 + 1]; | |
221 | target_ulong v, r, ret; | |
222 | ||
223 | if ((*tsh & H_BULK_REMOVE_TYPE) == H_BULK_REMOVE_END) { | |
224 | break; | |
225 | } else if ((*tsh & H_BULK_REMOVE_TYPE) != H_BULK_REMOVE_REQUEST) { | |
226 | return H_PARAMETER; | |
227 | } | |
228 | ||
229 | *tsh &= H_BULK_REMOVE_PTEX | H_BULK_REMOVE_FLAGS; | |
230 | *tsh |= H_BULK_REMOVE_RESPONSE; | |
231 | ||
232 | if ((*tsh & H_BULK_REMOVE_ANDCOND) && (*tsh & H_BULK_REMOVE_AVPN)) { | |
233 | *tsh |= H_BULK_REMOVE_PARM; | |
234 | return H_PARAMETER; | |
235 | } | |
236 | ||
7ef23068 | 237 | ret = remove_hpte(cpu, *tsh & H_BULK_REMOVE_PTEX, tsl, |
a3d0abae DG |
238 | (*tsh & H_BULK_REMOVE_FLAGS) >> 26, |
239 | &v, &r); | |
240 | ||
241 | *tsh |= ret << 60; | |
242 | ||
243 | switch (ret) { | |
244 | case REMOVE_SUCCESS: | |
d5aea6f3 | 245 | *tsh |= (r & (HPTE64_R_C | HPTE64_R_R)) << 43; |
a3d0abae DG |
246 | break; |
247 | ||
248 | case REMOVE_PARM: | |
cd0c6f47 BH |
249 | rc = H_PARAMETER; |
250 | goto exit; | |
a3d0abae DG |
251 | |
252 | case REMOVE_HW: | |
cd0c6f47 BH |
253 | rc = H_HARDWARE; |
254 | goto exit; | |
a3d0abae DG |
255 | } |
256 | } | |
cd0c6f47 | 257 | exit: |
e3cffe6f | 258 | check_tlb_flush(env, true); |
a3d0abae | 259 | |
cd0c6f47 | 260 | return rc; |
f43e3525 DG |
261 | } |
262 | ||
28e02042 | 263 | static target_ulong h_protect(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
f43e3525 DG |
264 | target_ulong opcode, target_ulong *args) |
265 | { | |
b13ce26d | 266 | CPUPPCState *env = &cpu->env; |
f43e3525 | 267 | target_ulong flags = args[0]; |
c6404ade | 268 | target_ulong ptex = args[1]; |
f43e3525 | 269 | target_ulong avpn = args[2]; |
7222b94a | 270 | const ppc_hash_pte64_t *hptes; |
61a36c9b | 271 | target_ulong v, r; |
f43e3525 | 272 | |
c6404ade | 273 | if (!valid_ptex(cpu, ptex)) { |
f43e3525 DG |
274 | return H_PARAMETER; |
275 | } | |
276 | ||
7222b94a DG |
277 | hptes = ppc_hash64_map_hptes(cpu, ptex, 1); |
278 | v = ppc_hash64_hpte0(cpu, hptes, 0); | |
279 | r = ppc_hash64_hpte1(cpu, hptes, 0); | |
280 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, 1); | |
f43e3525 | 281 | |
d5aea6f3 | 282 | if ((v & HPTE64_V_VALID) == 0 || |
f43e3525 | 283 | ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) { |
f43e3525 DG |
284 | return H_NOT_FOUND; |
285 | } | |
286 | ||
d5aea6f3 DG |
287 | r &= ~(HPTE64_R_PP0 | HPTE64_R_PP | HPTE64_R_N | |
288 | HPTE64_R_KEY_HI | HPTE64_R_KEY_LO); | |
289 | r |= (flags << 55) & HPTE64_R_PP0; | |
290 | r |= (flags << 48) & HPTE64_R_KEY_HI; | |
291 | r |= flags & (HPTE64_R_PP | HPTE64_R_N | HPTE64_R_KEY_LO); | |
c6404ade | 292 | ppc_hash64_store_hpte(cpu, ptex, |
3f94170b | 293 | (v & ~HPTE64_V_VALID) | HPTE64_V_HPTE_DIRTY, 0); |
c6404ade | 294 | ppc_hash64_tlb_flush_hpte(cpu, ptex, v, r); |
d76ab5e1 ND |
295 | /* Flush the tlb */ |
296 | check_tlb_flush(env, true); | |
f43e3525 | 297 | /* Don't need a memory barrier, due to qemu's global lock */ |
c6404ade | 298 | ppc_hash64_store_hpte(cpu, ptex, v | HPTE64_V_HPTE_DIRTY, r); |
f43e3525 DG |
299 | return H_SUCCESS; |
300 | } | |
301 | ||
28e02042 | 302 | static target_ulong h_read(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
6bbd5dde EC |
303 | target_ulong opcode, target_ulong *args) |
304 | { | |
6bbd5dde | 305 | target_ulong flags = args[0]; |
c6404ade | 306 | target_ulong ptex = args[1]; |
6bbd5dde EC |
307 | uint8_t *hpte; |
308 | int i, ridx, n_entries = 1; | |
309 | ||
c6404ade | 310 | if (!valid_ptex(cpu, ptex)) { |
6bbd5dde EC |
311 | return H_PARAMETER; |
312 | } | |
313 | ||
314 | if (flags & H_READ_4) { | |
315 | /* Clear the two low order bits */ | |
c6404ade | 316 | ptex &= ~(3ULL); |
6bbd5dde EC |
317 | n_entries = 4; |
318 | } | |
319 | ||
e57ca75c | 320 | hpte = spapr->htab + (ptex * HASH_PTE_SIZE_64); |
6bbd5dde EC |
321 | |
322 | for (i = 0, ridx = 0; i < n_entries; i++) { | |
323 | args[ridx++] = ldq_p(hpte); | |
324 | args[ridx++] = ldq_p(hpte + (HASH_PTE_SIZE_64/2)); | |
325 | hpte += HASH_PTE_SIZE_64; | |
326 | } | |
327 | ||
328 | return H_SUCCESS; | |
329 | } | |
330 | ||
0b0b8310 DG |
331 | struct sPAPRPendingHPT { |
332 | /* These fields are read-only after initialization */ | |
333 | int shift; | |
334 | QemuThread thread; | |
335 | ||
336 | /* These fields are protected by the BQL */ | |
337 | bool complete; | |
338 | ||
339 | /* These fields are private to the preparation thread if | |
340 | * !complete, otherwise protected by the BQL */ | |
341 | int ret; | |
342 | void *hpt; | |
343 | }; | |
344 | ||
345 | static void free_pending_hpt(sPAPRPendingHPT *pending) | |
346 | { | |
347 | if (pending->hpt) { | |
348 | qemu_vfree(pending->hpt); | |
349 | } | |
350 | ||
351 | g_free(pending); | |
352 | } | |
353 | ||
354 | static void *hpt_prepare_thread(void *opaque) | |
355 | { | |
356 | sPAPRPendingHPT *pending = opaque; | |
357 | size_t size = 1ULL << pending->shift; | |
358 | ||
359 | pending->hpt = qemu_memalign(size, size); | |
360 | if (pending->hpt) { | |
361 | memset(pending->hpt, 0, size); | |
362 | pending->ret = H_SUCCESS; | |
363 | } else { | |
364 | pending->ret = H_NO_MEM; | |
365 | } | |
366 | ||
367 | qemu_mutex_lock_iothread(); | |
368 | ||
369 | if (SPAPR_MACHINE(qdev_get_machine())->pending_hpt == pending) { | |
370 | /* Ready to go */ | |
371 | pending->complete = true; | |
372 | } else { | |
373 | /* We've been cancelled, clean ourselves up */ | |
374 | free_pending_hpt(pending); | |
375 | } | |
376 | ||
377 | qemu_mutex_unlock_iothread(); | |
378 | return NULL; | |
379 | } | |
380 | ||
381 | /* Must be called with BQL held */ | |
382 | static void cancel_hpt_prepare(sPAPRMachineState *spapr) | |
383 | { | |
384 | sPAPRPendingHPT *pending = spapr->pending_hpt; | |
385 | ||
386 | /* Let the thread know it's cancelled */ | |
387 | spapr->pending_hpt = NULL; | |
388 | ||
389 | if (!pending) { | |
390 | /* Nothing to do */ | |
391 | return; | |
392 | } | |
393 | ||
394 | if (!pending->complete) { | |
395 | /* thread will clean itself up */ | |
396 | return; | |
397 | } | |
398 | ||
399 | free_pending_hpt(pending); | |
400 | } | |
401 | ||
b55d295e DG |
402 | /* Convert a return code from the KVM ioctl()s implementing resize HPT |
403 | * into a PAPR hypercall return code */ | |
404 | static target_ulong resize_hpt_convert_rc(int ret) | |
405 | { | |
406 | if (ret >= 100000) { | |
407 | return H_LONG_BUSY_ORDER_100_SEC; | |
408 | } else if (ret >= 10000) { | |
409 | return H_LONG_BUSY_ORDER_10_SEC; | |
410 | } else if (ret >= 1000) { | |
411 | return H_LONG_BUSY_ORDER_1_SEC; | |
412 | } else if (ret >= 100) { | |
413 | return H_LONG_BUSY_ORDER_100_MSEC; | |
414 | } else if (ret >= 10) { | |
415 | return H_LONG_BUSY_ORDER_10_MSEC; | |
416 | } else if (ret > 0) { | |
417 | return H_LONG_BUSY_ORDER_1_MSEC; | |
418 | } | |
419 | ||
420 | switch (ret) { | |
421 | case 0: | |
422 | return H_SUCCESS; | |
423 | case -EPERM: | |
424 | return H_AUTHORITY; | |
425 | case -EINVAL: | |
426 | return H_PARAMETER; | |
427 | case -ENXIO: | |
428 | return H_CLOSED; | |
429 | case -ENOSPC: | |
430 | return H_PTEG_FULL; | |
431 | case -EBUSY: | |
432 | return H_BUSY; | |
433 | case -ENOMEM: | |
434 | return H_NO_MEM; | |
435 | default: | |
436 | return H_HARDWARE; | |
437 | } | |
438 | } | |
439 | ||
30f4b05b DG |
440 | static target_ulong h_resize_hpt_prepare(PowerPCCPU *cpu, |
441 | sPAPRMachineState *spapr, | |
442 | target_ulong opcode, | |
443 | target_ulong *args) | |
444 | { | |
445 | target_ulong flags = args[0]; | |
0b0b8310 DG |
446 | int shift = args[1]; |
447 | sPAPRPendingHPT *pending = spapr->pending_hpt; | |
db50f280 | 448 | uint64_t current_ram_size; |
b55d295e | 449 | int rc; |
30f4b05b DG |
450 | |
451 | if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) { | |
452 | return H_AUTHORITY; | |
453 | } | |
454 | ||
0b0b8310 DG |
455 | if (!spapr->htab_shift) { |
456 | /* Radix guest, no HPT */ | |
457 | return H_NOT_AVAILABLE; | |
458 | } | |
459 | ||
30f4b05b | 460 | trace_spapr_h_resize_hpt_prepare(flags, shift); |
0b0b8310 DG |
461 | |
462 | if (flags != 0) { | |
463 | return H_PARAMETER; | |
464 | } | |
465 | ||
466 | if (shift && ((shift < 18) || (shift > 46))) { | |
467 | return H_PARAMETER; | |
468 | } | |
469 | ||
db50f280 | 470 | current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size(); |
0b0b8310 DG |
471 | |
472 | /* We only allow the guest to allocate an HPT one order above what | |
473 | * we'd normally give them (to stop a small guest claiming a huge | |
474 | * chunk of resources in the HPT */ | |
475 | if (shift > (spapr_hpt_shift_for_ramsize(current_ram_size) + 1)) { | |
476 | return H_RESOURCE; | |
477 | } | |
478 | ||
b55d295e DG |
479 | rc = kvmppc_resize_hpt_prepare(cpu, flags, shift); |
480 | if (rc != -ENOSYS) { | |
481 | return resize_hpt_convert_rc(rc); | |
482 | } | |
483 | ||
0b0b8310 DG |
484 | if (pending) { |
485 | /* something already in progress */ | |
486 | if (pending->shift == shift) { | |
487 | /* and it's suitable */ | |
488 | if (pending->complete) { | |
489 | return pending->ret; | |
490 | } else { | |
491 | return H_LONG_BUSY_ORDER_100_MSEC; | |
492 | } | |
493 | } | |
494 | ||
495 | /* not suitable, cancel and replace */ | |
496 | cancel_hpt_prepare(spapr); | |
497 | } | |
498 | ||
499 | if (!shift) { | |
500 | /* nothing to do */ | |
501 | return H_SUCCESS; | |
502 | } | |
503 | ||
504 | /* start new prepare */ | |
505 | ||
506 | pending = g_new0(sPAPRPendingHPT, 1); | |
507 | pending->shift = shift; | |
508 | pending->ret = H_HARDWARE; | |
509 | ||
510 | qemu_thread_create(&pending->thread, "sPAPR HPT prepare", | |
511 | hpt_prepare_thread, pending, QEMU_THREAD_DETACHED); | |
512 | ||
513 | spapr->pending_hpt = pending; | |
514 | ||
515 | /* In theory we could estimate the time more accurately based on | |
516 | * the new size, but there's not much point */ | |
517 | return H_LONG_BUSY_ORDER_100_MSEC; | |
518 | } | |
519 | ||
520 | static uint64_t new_hpte_load0(void *htab, uint64_t pteg, int slot) | |
521 | { | |
522 | uint8_t *addr = htab; | |
523 | ||
524 | addr += pteg * HASH_PTEG_SIZE_64; | |
525 | addr += slot * HASH_PTE_SIZE_64; | |
526 | return ldq_p(addr); | |
527 | } | |
528 | ||
529 | static void new_hpte_store(void *htab, uint64_t pteg, int slot, | |
530 | uint64_t pte0, uint64_t pte1) | |
531 | { | |
532 | uint8_t *addr = htab; | |
533 | ||
534 | addr += pteg * HASH_PTEG_SIZE_64; | |
535 | addr += slot * HASH_PTE_SIZE_64; | |
536 | ||
537 | stq_p(addr, pte0); | |
538 | stq_p(addr + HASH_PTE_SIZE_64 / 2, pte1); | |
539 | } | |
540 | ||
541 | static int rehash_hpte(PowerPCCPU *cpu, | |
542 | const ppc_hash_pte64_t *hptes, | |
543 | void *old_hpt, uint64_t oldsize, | |
544 | void *new_hpt, uint64_t newsize, | |
545 | uint64_t pteg, int slot) | |
546 | { | |
547 | uint64_t old_hash_mask = (oldsize >> 7) - 1; | |
548 | uint64_t new_hash_mask = (newsize >> 7) - 1; | |
549 | target_ulong pte0 = ppc_hash64_hpte0(cpu, hptes, slot); | |
550 | target_ulong pte1; | |
551 | uint64_t avpn; | |
552 | unsigned base_pg_shift; | |
553 | uint64_t hash, new_pteg, replace_pte0; | |
554 | ||
555 | if (!(pte0 & HPTE64_V_VALID) || !(pte0 & HPTE64_V_BOLTED)) { | |
556 | return H_SUCCESS; | |
557 | } | |
558 | ||
559 | pte1 = ppc_hash64_hpte1(cpu, hptes, slot); | |
560 | ||
561 | base_pg_shift = ppc_hash64_hpte_page_shift_noslb(cpu, pte0, pte1); | |
562 | assert(base_pg_shift); /* H_ENTER shouldn't allow a bad encoding */ | |
563 | avpn = HPTE64_V_AVPN_VAL(pte0) & ~(((1ULL << base_pg_shift) - 1) >> 23); | |
564 | ||
565 | if (pte0 & HPTE64_V_SECONDARY) { | |
566 | pteg = ~pteg; | |
567 | } | |
568 | ||
569 | if ((pte0 & HPTE64_V_SSIZE) == HPTE64_V_SSIZE_256M) { | |
570 | uint64_t offset, vsid; | |
571 | ||
572 | /* We only have 28 - 23 bits of offset in avpn */ | |
573 | offset = (avpn & 0x1f) << 23; | |
574 | vsid = avpn >> 5; | |
575 | /* We can find more bits from the pteg value */ | |
576 | if (base_pg_shift < 23) { | |
577 | offset |= ((vsid ^ pteg) & old_hash_mask) << base_pg_shift; | |
578 | } | |
579 | ||
580 | hash = vsid ^ (offset >> base_pg_shift); | |
581 | } else if ((pte0 & HPTE64_V_SSIZE) == HPTE64_V_SSIZE_1T) { | |
582 | uint64_t offset, vsid; | |
583 | ||
584 | /* We only have 40 - 23 bits of seg_off in avpn */ | |
585 | offset = (avpn & 0x1ffff) << 23; | |
586 | vsid = avpn >> 17; | |
587 | if (base_pg_shift < 23) { | |
588 | offset |= ((vsid ^ (vsid << 25) ^ pteg) & old_hash_mask) | |
589 | << base_pg_shift; | |
590 | } | |
591 | ||
592 | hash = vsid ^ (vsid << 25) ^ (offset >> base_pg_shift); | |
593 | } else { | |
594 | error_report("rehash_pte: Bad segment size in HPTE"); | |
595 | return H_HARDWARE; | |
596 | } | |
597 | ||
598 | new_pteg = hash & new_hash_mask; | |
599 | if (pte0 & HPTE64_V_SECONDARY) { | |
600 | assert(~pteg == (hash & old_hash_mask)); | |
601 | new_pteg = ~new_pteg; | |
602 | } else { | |
603 | assert(pteg == (hash & old_hash_mask)); | |
604 | } | |
605 | assert((oldsize != newsize) || (pteg == new_pteg)); | |
606 | replace_pte0 = new_hpte_load0(new_hpt, new_pteg, slot); | |
607 | /* | |
608 | * Strictly speaking, we don't need all these tests, since we only | |
609 | * ever rehash bolted HPTEs. We might in future handle non-bolted | |
610 | * HPTEs, though so make the logic correct for those cases as | |
611 | * well. | |
612 | */ | |
613 | if (replace_pte0 & HPTE64_V_VALID) { | |
614 | assert(newsize < oldsize); | |
615 | if (replace_pte0 & HPTE64_V_BOLTED) { | |
616 | if (pte0 & HPTE64_V_BOLTED) { | |
617 | /* Bolted collision, nothing we can do */ | |
618 | return H_PTEG_FULL; | |
619 | } else { | |
620 | /* Discard this hpte */ | |
621 | return H_SUCCESS; | |
622 | } | |
623 | } | |
624 | } | |
625 | ||
626 | new_hpte_store(new_hpt, new_pteg, slot, pte0, pte1); | |
627 | return H_SUCCESS; | |
628 | } | |
629 | ||
630 | static int rehash_hpt(PowerPCCPU *cpu, | |
631 | void *old_hpt, uint64_t oldsize, | |
632 | void *new_hpt, uint64_t newsize) | |
633 | { | |
634 | uint64_t n_ptegs = oldsize >> 7; | |
635 | uint64_t pteg; | |
636 | int slot; | |
637 | int rc; | |
638 | ||
639 | for (pteg = 0; pteg < n_ptegs; pteg++) { | |
640 | hwaddr ptex = pteg * HPTES_PER_GROUP; | |
641 | const ppc_hash_pte64_t *hptes | |
642 | = ppc_hash64_map_hptes(cpu, ptex, HPTES_PER_GROUP); | |
643 | ||
644 | if (!hptes) { | |
645 | return H_HARDWARE; | |
646 | } | |
647 | ||
648 | for (slot = 0; slot < HPTES_PER_GROUP; slot++) { | |
649 | rc = rehash_hpte(cpu, hptes, old_hpt, oldsize, new_hpt, newsize, | |
650 | pteg, slot); | |
651 | if (rc != H_SUCCESS) { | |
652 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP); | |
653 | return rc; | |
654 | } | |
655 | } | |
656 | ppc_hash64_unmap_hptes(cpu, hptes, ptex, HPTES_PER_GROUP); | |
657 | } | |
658 | ||
659 | return H_SUCCESS; | |
30f4b05b DG |
660 | } |
661 | ||
1ec26c75 GK |
662 | static void do_push_sregs_to_kvm_pr(CPUState *cs, run_on_cpu_data data) |
663 | { | |
664 | int ret; | |
665 | ||
666 | cpu_synchronize_state(cs); | |
667 | ||
668 | ret = kvmppc_put_books_sregs(POWERPC_CPU(cs)); | |
669 | if (ret < 0) { | |
670 | error_report("failed to push sregs to KVM: %s", strerror(-ret)); | |
671 | exit(1); | |
672 | } | |
673 | } | |
674 | ||
675 | static void push_sregs_to_kvm_pr(sPAPRMachineState *spapr) | |
676 | { | |
677 | CPUState *cs; | |
678 | ||
679 | /* | |
680 | * This is a hack for the benefit of KVM PR - it abuses the SDR1 | |
681 | * slot in kvm_sregs to communicate the userspace address of the | |
682 | * HPT | |
683 | */ | |
684 | if (!kvm_enabled() || !spapr->htab) { | |
685 | return; | |
686 | } | |
687 | ||
688 | CPU_FOREACH(cs) { | |
689 | run_on_cpu(cs, do_push_sregs_to_kvm_pr, RUN_ON_CPU_NULL); | |
690 | } | |
691 | } | |
692 | ||
30f4b05b DG |
693 | static target_ulong h_resize_hpt_commit(PowerPCCPU *cpu, |
694 | sPAPRMachineState *spapr, | |
695 | target_ulong opcode, | |
696 | target_ulong *args) | |
697 | { | |
698 | target_ulong flags = args[0]; | |
699 | target_ulong shift = args[1]; | |
0b0b8310 DG |
700 | sPAPRPendingHPT *pending = spapr->pending_hpt; |
701 | int rc; | |
702 | size_t newsize; | |
30f4b05b DG |
703 | |
704 | if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) { | |
705 | return H_AUTHORITY; | |
706 | } | |
707 | ||
94789567 DHB |
708 | if (!spapr->htab_shift) { |
709 | /* Radix guest, no HPT */ | |
710 | return H_NOT_AVAILABLE; | |
711 | } | |
712 | ||
30f4b05b | 713 | trace_spapr_h_resize_hpt_commit(flags, shift); |
0b0b8310 | 714 | |
b55d295e DG |
715 | rc = kvmppc_resize_hpt_commit(cpu, flags, shift); |
716 | if (rc != -ENOSYS) { | |
94789567 DHB |
717 | rc = resize_hpt_convert_rc(rc); |
718 | if (rc == H_SUCCESS) { | |
719 | /* Need to set the new htab_shift in the machine state */ | |
720 | spapr->htab_shift = shift; | |
721 | } | |
722 | return rc; | |
b55d295e DG |
723 | } |
724 | ||
0b0b8310 DG |
725 | if (flags != 0) { |
726 | return H_PARAMETER; | |
727 | } | |
728 | ||
729 | if (!pending || (pending->shift != shift)) { | |
730 | /* no matching prepare */ | |
731 | return H_CLOSED; | |
732 | } | |
733 | ||
734 | if (!pending->complete) { | |
735 | /* prepare has not completed */ | |
736 | return H_BUSY; | |
737 | } | |
738 | ||
739 | /* Shouldn't have got past PREPARE without an HPT */ | |
740 | g_assert(spapr->htab_shift); | |
741 | ||
742 | newsize = 1ULL << pending->shift; | |
743 | rc = rehash_hpt(cpu, spapr->htab, HTAB_SIZE(spapr), | |
744 | pending->hpt, newsize); | |
745 | if (rc == H_SUCCESS) { | |
746 | qemu_vfree(spapr->htab); | |
747 | spapr->htab = pending->hpt; | |
748 | spapr->htab_shift = pending->shift; | |
749 | ||
1ec26c75 | 750 | push_sregs_to_kvm_pr(spapr); |
b55d295e | 751 | |
0b0b8310 DG |
752 | pending->hpt = NULL; /* so it's not free()d */ |
753 | } | |
754 | ||
755 | /* Clean up */ | |
756 | spapr->pending_hpt = NULL; | |
757 | free_pending_hpt(pending); | |
758 | ||
759 | return rc; | |
30f4b05b DG |
760 | } |
761 | ||
423576f7 TH |
762 | static target_ulong h_set_sprg0(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
763 | target_ulong opcode, target_ulong *args) | |
764 | { | |
765 | cpu_synchronize_state(CPU(cpu)); | |
766 | cpu->env.spr[SPR_SPRG0] = args[0]; | |
767 | ||
768 | return H_SUCCESS; | |
769 | } | |
770 | ||
28e02042 | 771 | static target_ulong h_set_dabr(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
821303f5 DG |
772 | target_ulong opcode, target_ulong *args) |
773 | { | |
af08a58f TH |
774 | if (!has_spr(cpu, SPR_DABR)) { |
775 | return H_HARDWARE; /* DABR register not available */ | |
776 | } | |
777 | cpu_synchronize_state(CPU(cpu)); | |
778 | ||
779 | if (has_spr(cpu, SPR_DABRX)) { | |
780 | cpu->env.spr[SPR_DABRX] = 0x3; /* Use Problem and Privileged state */ | |
781 | } else if (!(args[0] & 0x4)) { /* Breakpoint Translation set? */ | |
782 | return H_RESERVED_DABR; | |
783 | } | |
784 | ||
785 | cpu->env.spr[SPR_DABR] = args[0]; | |
786 | return H_SUCCESS; | |
821303f5 DG |
787 | } |
788 | ||
e49ff266 TH |
789 | static target_ulong h_set_xdabr(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
790 | target_ulong opcode, target_ulong *args) | |
791 | { | |
792 | target_ulong dabrx = args[1]; | |
793 | ||
794 | if (!has_spr(cpu, SPR_DABR) || !has_spr(cpu, SPR_DABRX)) { | |
795 | return H_HARDWARE; | |
796 | } | |
797 | ||
798 | if ((dabrx & ~0xfULL) != 0 || (dabrx & H_DABRX_HYPERVISOR) != 0 | |
799 | || (dabrx & (H_DABRX_KERNEL | H_DABRX_USER)) == 0) { | |
800 | return H_PARAMETER; | |
801 | } | |
802 | ||
803 | cpu_synchronize_state(CPU(cpu)); | |
804 | cpu->env.spr[SPR_DABRX] = dabrx; | |
805 | cpu->env.spr[SPR_DABR] = args[0]; | |
806 | ||
807 | return H_SUCCESS; | |
808 | } | |
809 | ||
3240dd9a TH |
810 | static target_ulong h_page_init(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
811 | target_ulong opcode, target_ulong *args) | |
812 | { | |
813 | target_ulong flags = args[0]; | |
814 | hwaddr dst = args[1]; | |
815 | hwaddr src = args[2]; | |
816 | hwaddr len = TARGET_PAGE_SIZE; | |
817 | uint8_t *pdst, *psrc; | |
818 | target_long ret = H_SUCCESS; | |
819 | ||
820 | if (flags & ~(H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE | |
821 | | H_COPY_PAGE | H_ZERO_PAGE)) { | |
822 | qemu_log_mask(LOG_UNIMP, "h_page_init: Bad flags (" TARGET_FMT_lx "\n", | |
823 | flags); | |
824 | return H_PARAMETER; | |
825 | } | |
826 | ||
827 | /* Map-in destination */ | |
828 | if (!is_ram_address(spapr, dst) || (dst & ~TARGET_PAGE_MASK) != 0) { | |
829 | return H_PARAMETER; | |
830 | } | |
831 | pdst = cpu_physical_memory_map(dst, &len, 1); | |
832 | if (!pdst || len != TARGET_PAGE_SIZE) { | |
833 | return H_PARAMETER; | |
834 | } | |
835 | ||
836 | if (flags & H_COPY_PAGE) { | |
837 | /* Map-in source, copy to destination, and unmap source again */ | |
838 | if (!is_ram_address(spapr, src) || (src & ~TARGET_PAGE_MASK) != 0) { | |
839 | ret = H_PARAMETER; | |
840 | goto unmap_out; | |
841 | } | |
842 | psrc = cpu_physical_memory_map(src, &len, 0); | |
843 | if (!psrc || len != TARGET_PAGE_SIZE) { | |
844 | ret = H_PARAMETER; | |
845 | goto unmap_out; | |
846 | } | |
847 | memcpy(pdst, psrc, len); | |
848 | cpu_physical_memory_unmap(psrc, len, 0, len); | |
849 | } else if (flags & H_ZERO_PAGE) { | |
850 | memset(pdst, 0, len); /* Just clear the destination page */ | |
851 | } | |
852 | ||
853 | if (kvm_enabled() && (flags & H_ICACHE_SYNCHRONIZE) != 0) { | |
854 | kvmppc_dcbst_range(cpu, pdst, len); | |
855 | } | |
856 | if (flags & (H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE)) { | |
857 | if (kvm_enabled()) { | |
858 | kvmppc_icbi_range(cpu, pdst, len); | |
859 | } else { | |
860 | tb_flush(CPU(cpu)); | |
861 | } | |
862 | } | |
863 | ||
864 | unmap_out: | |
865 | cpu_physical_memory_unmap(pdst, TARGET_PAGE_SIZE, 1, len); | |
866 | return ret; | |
867 | } | |
868 | ||
ed120055 DG |
869 | #define FLAGS_REGISTER_VPA 0x0000200000000000ULL |
870 | #define FLAGS_REGISTER_DTL 0x0000400000000000ULL | |
871 | #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL | |
872 | #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL | |
873 | #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL | |
874 | #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL | |
875 | ||
876 | #define VPA_MIN_SIZE 640 | |
877 | #define VPA_SIZE_OFFSET 0x4 | |
878 | #define VPA_SHARED_PROC_OFFSET 0x9 | |
879 | #define VPA_SHARED_PROC_VAL 0x2 | |
880 | ||
7388efaf | 881 | static target_ulong register_vpa(PowerPCCPU *cpu, target_ulong vpa) |
ed120055 | 882 | { |
7388efaf DG |
883 | CPUState *cs = CPU(cpu); |
884 | CPUPPCState *env = &cpu->env; | |
885 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); | |
ed120055 DG |
886 | uint16_t size; |
887 | uint8_t tmp; | |
888 | ||
889 | if (vpa == 0) { | |
890 | hcall_dprintf("Can't cope with registering a VPA at logical 0\n"); | |
891 | return H_HARDWARE; | |
892 | } | |
893 | ||
894 | if (vpa % env->dcache_line_size) { | |
895 | return H_PARAMETER; | |
896 | } | |
897 | /* FIXME: bounds check the address */ | |
898 | ||
41701aa4 | 899 | size = lduw_be_phys(cs->as, vpa + 0x4); |
ed120055 DG |
900 | |
901 | if (size < VPA_MIN_SIZE) { | |
902 | return H_PARAMETER; | |
903 | } | |
904 | ||
905 | /* VPA is not allowed to cross a page boundary */ | |
906 | if ((vpa / 4096) != ((vpa + size - 1) / 4096)) { | |
907 | return H_PARAMETER; | |
908 | } | |
909 | ||
7388efaf | 910 | spapr_cpu->vpa_addr = vpa; |
ed120055 | 911 | |
7388efaf | 912 | tmp = ldub_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET); |
ed120055 | 913 | tmp |= VPA_SHARED_PROC_VAL; |
7388efaf | 914 | stb_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp); |
ed120055 DG |
915 | |
916 | return H_SUCCESS; | |
917 | } | |
918 | ||
7388efaf | 919 | static target_ulong deregister_vpa(PowerPCCPU *cpu, target_ulong vpa) |
ed120055 | 920 | { |
7388efaf DG |
921 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); |
922 | ||
923 | if (spapr_cpu->slb_shadow_addr) { | |
ed120055 DG |
924 | return H_RESOURCE; |
925 | } | |
926 | ||
7388efaf | 927 | if (spapr_cpu->dtl_addr) { |
ed120055 DG |
928 | return H_RESOURCE; |
929 | } | |
930 | ||
7388efaf | 931 | spapr_cpu->vpa_addr = 0; |
ed120055 DG |
932 | return H_SUCCESS; |
933 | } | |
934 | ||
7388efaf | 935 | static target_ulong register_slb_shadow(PowerPCCPU *cpu, target_ulong addr) |
ed120055 | 936 | { |
7388efaf | 937 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); |
ed120055 DG |
938 | uint32_t size; |
939 | ||
940 | if (addr == 0) { | |
941 | hcall_dprintf("Can't cope with SLB shadow at logical 0\n"); | |
942 | return H_HARDWARE; | |
943 | } | |
944 | ||
7388efaf | 945 | size = ldl_be_phys(CPU(cpu)->as, addr + 0x4); |
ed120055 DG |
946 | if (size < 0x8) { |
947 | return H_PARAMETER; | |
948 | } | |
949 | ||
950 | if ((addr / 4096) != ((addr + size - 1) / 4096)) { | |
951 | return H_PARAMETER; | |
952 | } | |
953 | ||
7388efaf | 954 | if (!spapr_cpu->vpa_addr) { |
ed120055 DG |
955 | return H_RESOURCE; |
956 | } | |
957 | ||
7388efaf DG |
958 | spapr_cpu->slb_shadow_addr = addr; |
959 | spapr_cpu->slb_shadow_size = size; | |
ed120055 DG |
960 | |
961 | return H_SUCCESS; | |
962 | } | |
963 | ||
7388efaf | 964 | static target_ulong deregister_slb_shadow(PowerPCCPU *cpu, target_ulong addr) |
ed120055 | 965 | { |
7388efaf DG |
966 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); |
967 | ||
968 | spapr_cpu->slb_shadow_addr = 0; | |
969 | spapr_cpu->slb_shadow_size = 0; | |
ed120055 DG |
970 | return H_SUCCESS; |
971 | } | |
972 | ||
7388efaf | 973 | static target_ulong register_dtl(PowerPCCPU *cpu, target_ulong addr) |
ed120055 | 974 | { |
7388efaf | 975 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); |
ed120055 DG |
976 | uint32_t size; |
977 | ||
978 | if (addr == 0) { | |
979 | hcall_dprintf("Can't cope with DTL at logical 0\n"); | |
980 | return H_HARDWARE; | |
981 | } | |
982 | ||
7388efaf | 983 | size = ldl_be_phys(CPU(cpu)->as, addr + 0x4); |
ed120055 DG |
984 | |
985 | if (size < 48) { | |
986 | return H_PARAMETER; | |
987 | } | |
988 | ||
7388efaf | 989 | if (!spapr_cpu->vpa_addr) { |
ed120055 DG |
990 | return H_RESOURCE; |
991 | } | |
992 | ||
7388efaf DG |
993 | spapr_cpu->dtl_addr = addr; |
994 | spapr_cpu->dtl_size = size; | |
ed120055 DG |
995 | |
996 | return H_SUCCESS; | |
997 | } | |
998 | ||
7388efaf | 999 | static target_ulong deregister_dtl(PowerPCCPU *cpu, target_ulong addr) |
ed120055 | 1000 | { |
7388efaf DG |
1001 | sPAPRCPUState *spapr_cpu = spapr_cpu_state(cpu); |
1002 | ||
1003 | spapr_cpu->dtl_addr = 0; | |
1004 | spapr_cpu->dtl_size = 0; | |
ed120055 DG |
1005 | |
1006 | return H_SUCCESS; | |
1007 | } | |
1008 | ||
28e02042 | 1009 | static target_ulong h_register_vpa(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
ed120055 DG |
1010 | target_ulong opcode, target_ulong *args) |
1011 | { | |
1012 | target_ulong flags = args[0]; | |
1013 | target_ulong procno = args[1]; | |
1014 | target_ulong vpa = args[2]; | |
1015 | target_ulong ret = H_PARAMETER; | |
0f20ba62 | 1016 | PowerPCCPU *tcpu; |
ed120055 | 1017 | |
2e886fb3 | 1018 | tcpu = spapr_find_cpu(procno); |
5353d03d | 1019 | if (!tcpu) { |
ed120055 DG |
1020 | return H_PARAMETER; |
1021 | } | |
1022 | ||
1023 | switch (flags) { | |
1024 | case FLAGS_REGISTER_VPA: | |
7388efaf | 1025 | ret = register_vpa(tcpu, vpa); |
ed120055 DG |
1026 | break; |
1027 | ||
1028 | case FLAGS_DEREGISTER_VPA: | |
7388efaf | 1029 | ret = deregister_vpa(tcpu, vpa); |
ed120055 DG |
1030 | break; |
1031 | ||
1032 | case FLAGS_REGISTER_SLBSHADOW: | |
7388efaf | 1033 | ret = register_slb_shadow(tcpu, vpa); |
ed120055 DG |
1034 | break; |
1035 | ||
1036 | case FLAGS_DEREGISTER_SLBSHADOW: | |
7388efaf | 1037 | ret = deregister_slb_shadow(tcpu, vpa); |
ed120055 DG |
1038 | break; |
1039 | ||
1040 | case FLAGS_REGISTER_DTL: | |
7388efaf | 1041 | ret = register_dtl(tcpu, vpa); |
ed120055 DG |
1042 | break; |
1043 | ||
1044 | case FLAGS_DEREGISTER_DTL: | |
7388efaf | 1045 | ret = deregister_dtl(tcpu, vpa); |
ed120055 DG |
1046 | break; |
1047 | } | |
1048 | ||
1049 | return ret; | |
1050 | } | |
1051 | ||
28e02042 | 1052 | static target_ulong h_cede(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
ed120055 DG |
1053 | target_ulong opcode, target_ulong *args) |
1054 | { | |
b13ce26d | 1055 | CPUPPCState *env = &cpu->env; |
fcd7d003 | 1056 | CPUState *cs = CPU(cpu); |
b13ce26d | 1057 | |
ed120055 DG |
1058 | env->msr |= (1ULL << MSR_EE); |
1059 | hreg_compute_hflags(env); | |
fcd7d003 | 1060 | if (!cpu_has_work(cs)) { |
259186a7 | 1061 | cs->halted = 1; |
27103424 | 1062 | cs->exception_index = EXCP_HLT; |
fcd7d003 | 1063 | cs->exit_request = 1; |
ed120055 DG |
1064 | } |
1065 | return H_SUCCESS; | |
1066 | } | |
1067 | ||
28e02042 | 1068 | static target_ulong h_rtas(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
39ac8455 DG |
1069 | target_ulong opcode, target_ulong *args) |
1070 | { | |
1071 | target_ulong rtas_r3 = args[0]; | |
4fe822e0 AK |
1072 | uint32_t token = rtas_ld(rtas_r3, 0); |
1073 | uint32_t nargs = rtas_ld(rtas_r3, 1); | |
1074 | uint32_t nret = rtas_ld(rtas_r3, 2); | |
39ac8455 | 1075 | |
210b580b | 1076 | return spapr_rtas_call(cpu, spapr, token, nargs, rtas_r3 + 12, |
39ac8455 DG |
1077 | nret, rtas_r3 + 12 + 4*nargs); |
1078 | } | |
1079 | ||
28e02042 | 1080 | static target_ulong h_logical_load(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
1081 | target_ulong opcode, target_ulong *args) |
1082 | { | |
fdfba1a2 | 1083 | CPUState *cs = CPU(cpu); |
827200a2 DG |
1084 | target_ulong size = args[0]; |
1085 | target_ulong addr = args[1]; | |
1086 | ||
1087 | switch (size) { | |
1088 | case 1: | |
2c17449b | 1089 | args[0] = ldub_phys(cs->as, addr); |
827200a2 DG |
1090 | return H_SUCCESS; |
1091 | case 2: | |
41701aa4 | 1092 | args[0] = lduw_phys(cs->as, addr); |
827200a2 DG |
1093 | return H_SUCCESS; |
1094 | case 4: | |
fdfba1a2 | 1095 | args[0] = ldl_phys(cs->as, addr); |
827200a2 DG |
1096 | return H_SUCCESS; |
1097 | case 8: | |
2c17449b | 1098 | args[0] = ldq_phys(cs->as, addr); |
827200a2 DG |
1099 | return H_SUCCESS; |
1100 | } | |
1101 | return H_PARAMETER; | |
1102 | } | |
1103 | ||
28e02042 | 1104 | static target_ulong h_logical_store(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
1105 | target_ulong opcode, target_ulong *args) |
1106 | { | |
f606604f EI |
1107 | CPUState *cs = CPU(cpu); |
1108 | ||
827200a2 DG |
1109 | target_ulong size = args[0]; |
1110 | target_ulong addr = args[1]; | |
1111 | target_ulong val = args[2]; | |
1112 | ||
1113 | switch (size) { | |
1114 | case 1: | |
db3be60d | 1115 | stb_phys(cs->as, addr, val); |
827200a2 DG |
1116 | return H_SUCCESS; |
1117 | case 2: | |
5ce5944d | 1118 | stw_phys(cs->as, addr, val); |
827200a2 DG |
1119 | return H_SUCCESS; |
1120 | case 4: | |
ab1da857 | 1121 | stl_phys(cs->as, addr, val); |
827200a2 DG |
1122 | return H_SUCCESS; |
1123 | case 8: | |
f606604f | 1124 | stq_phys(cs->as, addr, val); |
827200a2 DG |
1125 | return H_SUCCESS; |
1126 | } | |
1127 | return H_PARAMETER; | |
1128 | } | |
1129 | ||
28e02042 | 1130 | static target_ulong h_logical_memop(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
c73e3771 BH |
1131 | target_ulong opcode, target_ulong *args) |
1132 | { | |
fdfba1a2 EI |
1133 | CPUState *cs = CPU(cpu); |
1134 | ||
c73e3771 BH |
1135 | target_ulong dst = args[0]; /* Destination address */ |
1136 | target_ulong src = args[1]; /* Source address */ | |
1137 | target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */ | |
1138 | target_ulong count = args[3]; /* Element count */ | |
1139 | target_ulong op = args[4]; /* 0 = copy, 1 = invert */ | |
1140 | uint64_t tmp; | |
1141 | unsigned int mask = (1 << esize) - 1; | |
1142 | int step = 1 << esize; | |
1143 | ||
1144 | if (count > 0x80000000) { | |
1145 | return H_PARAMETER; | |
1146 | } | |
1147 | ||
1148 | if ((dst & mask) || (src & mask) || (op > 1)) { | |
1149 | return H_PARAMETER; | |
1150 | } | |
1151 | ||
1152 | if (dst >= src && dst < (src + (count << esize))) { | |
1153 | dst = dst + ((count - 1) << esize); | |
1154 | src = src + ((count - 1) << esize); | |
1155 | step = -step; | |
1156 | } | |
1157 | ||
1158 | while (count--) { | |
1159 | switch (esize) { | |
1160 | case 0: | |
2c17449b | 1161 | tmp = ldub_phys(cs->as, src); |
c73e3771 BH |
1162 | break; |
1163 | case 1: | |
41701aa4 | 1164 | tmp = lduw_phys(cs->as, src); |
c73e3771 BH |
1165 | break; |
1166 | case 2: | |
fdfba1a2 | 1167 | tmp = ldl_phys(cs->as, src); |
c73e3771 BH |
1168 | break; |
1169 | case 3: | |
2c17449b | 1170 | tmp = ldq_phys(cs->as, src); |
c73e3771 BH |
1171 | break; |
1172 | default: | |
1173 | return H_PARAMETER; | |
1174 | } | |
1175 | if (op == 1) { | |
1176 | tmp = ~tmp; | |
1177 | } | |
1178 | switch (esize) { | |
1179 | case 0: | |
db3be60d | 1180 | stb_phys(cs->as, dst, tmp); |
c73e3771 BH |
1181 | break; |
1182 | case 1: | |
5ce5944d | 1183 | stw_phys(cs->as, dst, tmp); |
c73e3771 BH |
1184 | break; |
1185 | case 2: | |
ab1da857 | 1186 | stl_phys(cs->as, dst, tmp); |
c73e3771 BH |
1187 | break; |
1188 | case 3: | |
f606604f | 1189 | stq_phys(cs->as, dst, tmp); |
c73e3771 BH |
1190 | break; |
1191 | } | |
1192 | dst = dst + step; | |
1193 | src = src + step; | |
1194 | } | |
1195 | ||
1196 | return H_SUCCESS; | |
1197 | } | |
1198 | ||
28e02042 | 1199 | static target_ulong h_logical_icbi(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
1200 | target_ulong opcode, target_ulong *args) |
1201 | { | |
1202 | /* Nothing to do on emulation, KVM will trap this in the kernel */ | |
1203 | return H_SUCCESS; | |
1204 | } | |
1205 | ||
28e02042 | 1206 | static target_ulong h_logical_dcbf(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
827200a2 DG |
1207 | target_ulong opcode, target_ulong *args) |
1208 | { | |
1209 | /* Nothing to do on emulation, KVM will trap this in the kernel */ | |
1210 | return H_SUCCESS; | |
1211 | } | |
1212 | ||
7d0cd464 PM |
1213 | static target_ulong h_set_mode_resource_le(PowerPCCPU *cpu, |
1214 | target_ulong mflags, | |
1215 | target_ulong value1, | |
1216 | target_ulong value2) | |
42561bf2 | 1217 | { |
c4015bbd AK |
1218 | if (value1) { |
1219 | return H_P3; | |
1220 | } | |
1221 | if (value2) { | |
1222 | return H_P4; | |
1223 | } | |
1224 | ||
1225 | switch (mflags) { | |
1226 | case H_SET_MODE_ENDIAN_BIG: | |
00fd075e | 1227 | spapr_set_all_lpcrs(0, LPCR_ILE); |
eefaccc0 | 1228 | spapr_pci_switch_vga(true); |
c4015bbd AK |
1229 | return H_SUCCESS; |
1230 | ||
1231 | case H_SET_MODE_ENDIAN_LITTLE: | |
00fd075e | 1232 | spapr_set_all_lpcrs(LPCR_ILE, LPCR_ILE); |
eefaccc0 | 1233 | spapr_pci_switch_vga(false); |
c4015bbd AK |
1234 | return H_SUCCESS; |
1235 | } | |
42561bf2 | 1236 | |
c4015bbd AK |
1237 | return H_UNSUPPORTED_FLAG; |
1238 | } | |
42561bf2 | 1239 | |
7d0cd464 PM |
1240 | static target_ulong h_set_mode_resource_addr_trans_mode(PowerPCCPU *cpu, |
1241 | target_ulong mflags, | |
1242 | target_ulong value1, | |
1243 | target_ulong value2) | |
d5ac4f54 | 1244 | { |
d5ac4f54 | 1245 | PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu); |
d5ac4f54 AK |
1246 | |
1247 | if (!(pcc->insns_flags2 & PPC2_ISA207S)) { | |
1248 | return H_P2; | |
1249 | } | |
1250 | if (value1) { | |
1251 | return H_P3; | |
1252 | } | |
1253 | if (value2) { | |
1254 | return H_P4; | |
1255 | } | |
1256 | ||
5c94b2a5 | 1257 | if (mflags == AIL_RESERVED) { |
d5ac4f54 AK |
1258 | return H_UNSUPPORTED_FLAG; |
1259 | } | |
1260 | ||
00fd075e | 1261 | spapr_set_all_lpcrs(mflags << LPCR_AIL_SHIFT, LPCR_AIL); |
d5ac4f54 AK |
1262 | |
1263 | return H_SUCCESS; | |
1264 | } | |
1265 | ||
28e02042 | 1266 | static target_ulong h_set_mode(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
c4015bbd AK |
1267 | target_ulong opcode, target_ulong *args) |
1268 | { | |
1269 | target_ulong resource = args[1]; | |
1270 | target_ulong ret = H_P2; | |
1271 | ||
1272 | switch (resource) { | |
1273 | case H_SET_MODE_RESOURCE_LE: | |
7d0cd464 | 1274 | ret = h_set_mode_resource_le(cpu, args[0], args[2], args[3]); |
c4015bbd | 1275 | break; |
d5ac4f54 | 1276 | case H_SET_MODE_RESOURCE_ADDR_TRANS_MODE: |
7d0cd464 PM |
1277 | ret = h_set_mode_resource_addr_trans_mode(cpu, args[0], |
1278 | args[2], args[3]); | |
d5ac4f54 | 1279 | break; |
42561bf2 AB |
1280 | } |
1281 | ||
42561bf2 AB |
1282 | return ret; |
1283 | } | |
1284 | ||
d77a98b0 SJS |
1285 | static target_ulong h_clean_slb(PowerPCCPU *cpu, sPAPRMachineState *spapr, |
1286 | target_ulong opcode, target_ulong *args) | |
1287 | { | |
1288 | qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n", | |
1289 | opcode, " (H_CLEAN_SLB)"); | |
1290 | return H_FUNCTION; | |
1291 | } | |
1292 | ||
1293 | static target_ulong h_invalidate_pid(PowerPCCPU *cpu, sPAPRMachineState *spapr, | |
1294 | target_ulong opcode, target_ulong *args) | |
1295 | { | |
1296 | qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n", | |
1297 | opcode, " (H_INVALIDATE_PID)"); | |
1298 | return H_FUNCTION; | |
1299 | } | |
1300 | ||
b4db5413 SJS |
1301 | static void spapr_check_setup_free_hpt(sPAPRMachineState *spapr, |
1302 | uint64_t patbe_old, uint64_t patbe_new) | |
1303 | { | |
1304 | /* | |
1305 | * We have 4 Options: | |
1306 | * HASH->HASH || RADIX->RADIX || NOTHING->RADIX : Do Nothing | |
1307 | * HASH->RADIX : Free HPT | |
1308 | * RADIX->HASH : Allocate HPT | |
1309 | * NOTHING->HASH : Allocate HPT | |
1310 | * Note: NOTHING implies the case where we said the guest could choose | |
1311 | * later and so assumed radix and now it's called H_REG_PROC_TBL | |
1312 | */ | |
1313 | ||
79825f4d | 1314 | if ((patbe_old & PATE1_GR) == (patbe_new & PATE1_GR)) { |
b4db5413 | 1315 | /* We assume RADIX, so this catches all the "Do Nothing" cases */ |
79825f4d | 1316 | } else if (!(patbe_old & PATE1_GR)) { |
b4db5413 | 1317 | /* HASH->RADIX : Free HPT */ |
06ec79e8 | 1318 | spapr_free_hpt(spapr); |
79825f4d | 1319 | } else if (!(patbe_new & PATE1_GR)) { |
b4db5413 SJS |
1320 | /* RADIX->HASH || NOTHING->HASH : Allocate HPT */ |
1321 | spapr_setup_hpt_and_vrma(spapr); | |
1322 | } | |
1323 | return; | |
1324 | } | |
1325 | ||
1326 | #define FLAGS_MASK 0x01FULL | |
1327 | #define FLAG_MODIFY 0x10 | |
1328 | #define FLAG_REGISTER 0x08 | |
1329 | #define FLAG_RADIX 0x04 | |
1330 | #define FLAG_HASH_PROC_TBL 0x02 | |
1331 | #define FLAG_GTSE 0x01 | |
1332 | ||
d77a98b0 SJS |
1333 | static target_ulong h_register_process_table(PowerPCCPU *cpu, |
1334 | sPAPRMachineState *spapr, | |
1335 | target_ulong opcode, | |
1336 | target_ulong *args) | |
1337 | { | |
b4db5413 SJS |
1338 | target_ulong flags = args[0]; |
1339 | target_ulong proc_tbl = args[1]; | |
1340 | target_ulong page_size = args[2]; | |
1341 | target_ulong table_size = args[3]; | |
1342 | uint64_t cproc; | |
1343 | ||
1344 | if (flags & ~FLAGS_MASK) { /* Check no reserved bits are set */ | |
1345 | return H_PARAMETER; | |
1346 | } | |
1347 | if (flags & FLAG_MODIFY) { | |
1348 | if (flags & FLAG_REGISTER) { | |
1349 | if (flags & FLAG_RADIX) { /* Register new RADIX process table */ | |
1350 | if (proc_tbl & 0xfff || proc_tbl >> 60) { | |
1351 | return H_P2; | |
1352 | } else if (page_size) { | |
1353 | return H_P3; | |
1354 | } else if (table_size > 24) { | |
1355 | return H_P4; | |
1356 | } | |
79825f4d | 1357 | cproc = PATE1_GR | proc_tbl | table_size; |
b4db5413 SJS |
1358 | } else { /* Register new HPT process table */ |
1359 | if (flags & FLAG_HASH_PROC_TBL) { /* Hash with Segment Tables */ | |
1360 | /* TODO - Not Supported */ | |
1361 | /* Technically caused by flag bits => H_PARAMETER */ | |
1362 | return H_PARAMETER; | |
1363 | } else { /* Hash with SLB */ | |
1364 | if (proc_tbl >> 38) { | |
1365 | return H_P2; | |
1366 | } else if (page_size & ~0x7) { | |
1367 | return H_P3; | |
1368 | } else if (table_size > 24) { | |
1369 | return H_P4; | |
1370 | } | |
1371 | } | |
1372 | cproc = (proc_tbl << 25) | page_size << 5 | table_size; | |
1373 | } | |
1374 | ||
1375 | } else { /* Deregister current process table */ | |
79825f4d BH |
1376 | /* |
1377 | * Set to benign value: (current GR) | 0. This allows | |
1378 | * deregistration in KVM to succeed even if the radix bit | |
1379 | * in flags doesn't match the radix bit in the old PATE. | |
1380 | */ | |
1381 | cproc = spapr->patb_entry & PATE1_GR; | |
b4db5413 SJS |
1382 | } |
1383 | } else { /* Maintain current registration */ | |
79825f4d | 1384 | if (!(flags & FLAG_RADIX) != !(spapr->patb_entry & PATE1_GR)) { |
b4db5413 SJS |
1385 | /* Technically caused by flag bits => H_PARAMETER */ |
1386 | return H_PARAMETER; /* Existing Process Table Mismatch */ | |
1387 | } | |
1388 | cproc = spapr->patb_entry; | |
1389 | } | |
1390 | ||
1391 | /* Check if we need to setup OR free the hpt */ | |
1392 | spapr_check_setup_free_hpt(spapr, spapr->patb_entry, cproc); | |
1393 | ||
1394 | spapr->patb_entry = cproc; /* Save new process table */ | |
6de83307 | 1395 | |
00fd075e BH |
1396 | /* Update the UPRT, HR and GTSE bits in the LPCR for all cpus */ |
1397 | spapr_set_all_lpcrs(((flags & (FLAG_RADIX | FLAG_HASH_PROC_TBL)) ? | |
1398 | (LPCR_UPRT | LPCR_HR) : 0) | | |
1399 | ((flags & FLAG_GTSE) ? LPCR_GTSE : 0), | |
1400 | LPCR_UPRT | LPCR_HR | LPCR_GTSE); | |
b4db5413 SJS |
1401 | |
1402 | if (kvm_enabled()) { | |
1403 | return kvmppc_configure_v3_mmu(cpu, flags & FLAG_RADIX, | |
1404 | flags & FLAG_GTSE, cproc); | |
1405 | } | |
1406 | return H_SUCCESS; | |
d77a98b0 SJS |
1407 | } |
1408 | ||
1c7ad77e NP |
1409 | #define H_SIGNAL_SYS_RESET_ALL -1 |
1410 | #define H_SIGNAL_SYS_RESET_ALLBUTSELF -2 | |
1411 | ||
1412 | static target_ulong h_signal_sys_reset(PowerPCCPU *cpu, | |
1413 | sPAPRMachineState *spapr, | |
1414 | target_ulong opcode, target_ulong *args) | |
1415 | { | |
1416 | target_long target = args[0]; | |
1417 | CPUState *cs; | |
1418 | ||
1419 | if (target < 0) { | |
1420 | /* Broadcast */ | |
1421 | if (target < H_SIGNAL_SYS_RESET_ALLBUTSELF) { | |
1422 | return H_PARAMETER; | |
1423 | } | |
1424 | ||
1425 | CPU_FOREACH(cs) { | |
1426 | PowerPCCPU *c = POWERPC_CPU(cs); | |
1427 | ||
1428 | if (target == H_SIGNAL_SYS_RESET_ALLBUTSELF) { | |
1429 | if (c == cpu) { | |
1430 | continue; | |
1431 | } | |
1432 | } | |
1433 | run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL); | |
1434 | } | |
1435 | return H_SUCCESS; | |
1436 | ||
1437 | } else { | |
1438 | /* Unicast */ | |
2e886fb3 | 1439 | cs = CPU(spapr_find_cpu(target)); |
f57467e3 SB |
1440 | if (cs) { |
1441 | run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL); | |
1442 | return H_SUCCESS; | |
1c7ad77e NP |
1443 | } |
1444 | return H_PARAMETER; | |
1445 | } | |
1446 | } | |
1447 | ||
7843c0d6 | 1448 | static uint32_t cas_check_pvr(sPAPRMachineState *spapr, PowerPCCPU *cpu, |
cc7b35b1 GK |
1449 | target_ulong *addr, bool *raw_mode_supported, |
1450 | Error **errp) | |
2a6593cb | 1451 | { |
152ef803 | 1452 | bool explicit_match = false; /* Matched the CPU's real PVR */ |
7843c0d6 | 1453 | uint32_t max_compat = spapr->max_compat_pvr; |
152ef803 DG |
1454 | uint32_t best_compat = 0; |
1455 | int i; | |
3794d548 | 1456 | |
152ef803 DG |
1457 | /* |
1458 | * We scan the supplied table of PVRs looking for two things | |
1459 | * 1. Is our real CPU PVR in the list? | |
1460 | * 2. What's the "best" listed logical PVR | |
1461 | */ | |
1462 | for (i = 0; i < 512; ++i) { | |
3794d548 AK |
1463 | uint32_t pvr, pvr_mask; |
1464 | ||
80c33d34 DG |
1465 | pvr_mask = ldl_be_phys(&address_space_memory, *addr); |
1466 | pvr = ldl_be_phys(&address_space_memory, *addr + 4); | |
1467 | *addr += 8; | |
152ef803 | 1468 | |
3794d548 | 1469 | if (~pvr_mask & pvr) { |
152ef803 | 1470 | break; /* Terminator record */ |
3794d548 | 1471 | } |
152ef803 DG |
1472 | |
1473 | if ((cpu->env.spr[SPR_PVR] & pvr_mask) == (pvr & pvr_mask)) { | |
1474 | explicit_match = true; | |
1475 | } else { | |
1476 | if (ppc_check_compat(cpu, pvr, best_compat, max_compat)) { | |
1477 | best_compat = pvr; | |
1478 | } | |
1479 | } | |
1480 | } | |
1481 | ||
1482 | if ((best_compat == 0) && (!explicit_match || max_compat)) { | |
1483 | /* We couldn't find a suitable compatibility mode, and either | |
1484 | * the guest doesn't support "raw" mode for this CPU, or raw | |
1485 | * mode is disabled because a maximum compat mode is set */ | |
80c33d34 DG |
1486 | error_setg(errp, "Couldn't negotiate a suitable PVR during CAS"); |
1487 | return 0; | |
3794d548 AK |
1488 | } |
1489 | ||
cc7b35b1 GK |
1490 | *raw_mode_supported = explicit_match; |
1491 | ||
3794d548 | 1492 | /* Parsing finished */ |
152ef803 | 1493 | trace_spapr_cas_pvr(cpu->compat_pvr, explicit_match, best_compat); |
3794d548 | 1494 | |
80c33d34 DG |
1495 | return best_compat; |
1496 | } | |
3794d548 | 1497 | |
80c33d34 DG |
1498 | static target_ulong h_client_architecture_support(PowerPCCPU *cpu, |
1499 | sPAPRMachineState *spapr, | |
1500 | target_ulong opcode, | |
1501 | target_ulong *args) | |
1502 | { | |
1503 | /* Working address in data buffer */ | |
1504 | target_ulong addr = ppc64_phys_to_real(args[0]); | |
1505 | target_ulong ov_table; | |
1506 | uint32_t cas_pvr; | |
1507 | sPAPROptionVector *ov1_guest, *ov5_guest, *ov5_cas_old, *ov5_updates; | |
1508 | bool guest_radix; | |
1509 | Error *local_err = NULL; | |
cc7b35b1 | 1510 | bool raw_mode_supported = false; |
80c33d34 | 1511 | |
cc7b35b1 | 1512 | cas_pvr = cas_check_pvr(spapr, cpu, &addr, &raw_mode_supported, &local_err); |
80c33d34 DG |
1513 | if (local_err) { |
1514 | error_report_err(local_err); | |
1515 | return H_HARDWARE; | |
1516 | } | |
1517 | ||
1518 | /* Update CPUs */ | |
1519 | if (cpu->compat_pvr != cas_pvr) { | |
1520 | ppc_set_compat_all(cas_pvr, &local_err); | |
f6f242c7 | 1521 | if (local_err) { |
cc7b35b1 GK |
1522 | /* We fail to set compat mode (likely because running with KVM PR), |
1523 | * but maybe we can fallback to raw mode if the guest supports it. | |
1524 | */ | |
1525 | if (!raw_mode_supported) { | |
1526 | error_report_err(local_err); | |
1527 | return H_HARDWARE; | |
1528 | } | |
2c9dfdac | 1529 | error_free(local_err); |
cc7b35b1 | 1530 | local_err = NULL; |
3794d548 AK |
1531 | } |
1532 | } | |
1533 | ||
03d196b7 | 1534 | /* For the future use: here @ov_table points to the first option vector */ |
80c33d34 | 1535 | ov_table = addr; |
03d196b7 | 1536 | |
e957f6a9 | 1537 | ov1_guest = spapr_ovec_parse_vector(ov_table, 1); |
facdb8b6 | 1538 | ov5_guest = spapr_ovec_parse_vector(ov_table, 5); |
9fb4541f SB |
1539 | if (spapr_ovec_test(ov5_guest, OV5_MMU_BOTH)) { |
1540 | error_report("guest requested hash and radix MMU, which is invalid."); | |
1541 | exit(EXIT_FAILURE); | |
1542 | } | |
1543 | /* The radix/hash bit in byte 24 requires special handling: */ | |
1544 | guest_radix = spapr_ovec_test(ov5_guest, OV5_MMU_RADIX_300); | |
1545 | spapr_ovec_clear(ov5_guest, OV5_MMU_RADIX_300); | |
2a6593cb | 1546 | |
2772cf6b DG |
1547 | /* |
1548 | * HPT resizing is a bit of a special case, because when enabled | |
1549 | * we assume an HPT guest will support it until it says it | |
1550 | * doesn't, instead of assuming it won't support it until it says | |
1551 | * it does. Strictly speaking that approach could break for | |
1552 | * guests which don't make a CAS call, but those are so old we | |
1553 | * don't care about them. Without that assumption we'd have to | |
1554 | * make at least a temporary allocation of an HPT sized for max | |
1555 | * memory, which could be impossibly difficult under KVM HV if | |
1556 | * maxram is large. | |
1557 | */ | |
1558 | if (!guest_radix && !spapr_ovec_test(ov5_guest, OV5_HPT_RESIZE)) { | |
1559 | int maxshift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size); | |
1560 | ||
1561 | if (spapr->resize_hpt == SPAPR_RESIZE_HPT_REQUIRED) { | |
1562 | error_report( | |
1563 | "h_client_architecture_support: Guest doesn't support HPT resizing, but resize-hpt=required"); | |
1564 | exit(1); | |
1565 | } | |
1566 | ||
1567 | if (spapr->htab_shift < maxshift) { | |
1568 | /* Guest doesn't know about HPT resizing, so we | |
1569 | * pre-emptively resize for the maximum permitted RAM. At | |
1570 | * the point this is called, nothing should have been | |
1571 | * entered into the existing HPT */ | |
1572 | spapr_reallocate_hpt(spapr, maxshift, &error_fatal); | |
1ec26c75 | 1573 | push_sregs_to_kvm_pr(spapr); |
2772cf6b DG |
1574 | } |
1575 | } | |
1576 | ||
facdb8b6 MR |
1577 | /* NOTE: there are actually a number of ov5 bits where input from the |
1578 | * guest is always zero, and the platform/QEMU enables them independently | |
1579 | * of guest input. To model these properly we'd want some sort of mask, | |
1580 | * but since they only currently apply to memory migration as defined | |
1581 | * by LoPAPR 1.1, 14.5.4.8, which QEMU doesn't implement, we don't need | |
6787d27b | 1582 | * to worry about this for now. |
facdb8b6 | 1583 | */ |
6787d27b | 1584 | ov5_cas_old = spapr_ovec_clone(spapr->ov5_cas); |
30bf9ed1 CLG |
1585 | |
1586 | /* also clear the radix/hash bit from the current ov5_cas bits to | |
1587 | * be in sync with the newly ov5 bits. Else the radix bit will be | |
1588 | * seen as being removed and this will generate a reset loop | |
1589 | */ | |
1590 | spapr_ovec_clear(ov5_cas_old, OV5_MMU_RADIX_300); | |
1591 | ||
6787d27b | 1592 | /* full range of negotiated ov5 capabilities */ |
facdb8b6 MR |
1593 | spapr_ovec_intersect(spapr->ov5_cas, spapr->ov5, ov5_guest); |
1594 | spapr_ovec_cleanup(ov5_guest); | |
6787d27b MR |
1595 | /* capabilities that have been added since CAS-generated guest reset. |
1596 | * if capabilities have since been removed, generate another reset | |
1597 | */ | |
1598 | ov5_updates = spapr_ovec_new(); | |
1599 | spapr->cas_reboot = spapr_ovec_diff(ov5_updates, | |
1600 | ov5_cas_old, spapr->ov5_cas); | |
9fb4541f SB |
1601 | /* Now that processing is finished, set the radix/hash bit for the |
1602 | * guest if it requested a valid mode; otherwise terminate the boot. */ | |
1603 | if (guest_radix) { | |
1604 | if (kvm_enabled() && !kvmppc_has_cap_mmu_radix()) { | |
1605 | error_report("Guest requested unavailable MMU mode (radix)."); | |
1606 | exit(EXIT_FAILURE); | |
1607 | } | |
1608 | spapr_ovec_set(spapr->ov5_cas, OV5_MMU_RADIX_300); | |
1609 | } else { | |
1610 | if (kvm_enabled() && kvmppc_has_cap_mmu_radix() | |
1611 | && !kvmppc_has_cap_mmu_hash_v3()) { | |
1612 | error_report("Guest requested unavailable MMU mode (hash)."); | |
1613 | exit(EXIT_FAILURE); | |
1614 | } | |
1615 | } | |
e957f6a9 SB |
1616 | spapr->cas_legacy_guest_workaround = !spapr_ovec_test(ov1_guest, |
1617 | OV1_PPC_3_00); | |
6787d27b | 1618 | if (!spapr->cas_reboot) { |
b472b1a7 | 1619 | /* If spapr_machine_reset() did not set up a HPT but one is necessary |
e05fba50 | 1620 | * (because the guest isn't going to use radix) then set it up here. */ |
79825f4d | 1621 | if ((spapr->patb_entry & PATE1_GR) && !guest_radix) { |
e05fba50 SB |
1622 | /* legacy hash or new hash: */ |
1623 | spapr_setup_hpt_and_vrma(spapr); | |
1624 | } | |
6787d27b | 1625 | spapr->cas_reboot = |
5b120785 | 1626 | (spapr_h_cas_compose_response(spapr, args[1], args[2], |
6787d27b MR |
1627 | ov5_updates) != 0); |
1628 | } | |
13db0cd9 CLG |
1629 | |
1630 | /* | |
1631 | * Generate a machine reset when we have an update of the | |
1632 | * interrupt mode. Only required when the machine supports both | |
1633 | * modes. | |
1634 | */ | |
1635 | if (!spapr->cas_reboot) { | |
1636 | spapr->cas_reboot = spapr_ovec_test(ov5_updates, OV5_XIVE_EXPLOIT) | |
1637 | && spapr->irq->ov5 & SPAPR_OV5_XIVE_BOTH; | |
1638 | } | |
1639 | ||
6787d27b | 1640 | spapr_ovec_cleanup(ov5_updates); |
03d196b7 | 1641 | |
6787d27b | 1642 | if (spapr->cas_reboot) { |
cf83f140 | 1643 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
2a6593cb AK |
1644 | } |
1645 | ||
1646 | return H_SUCCESS; | |
1647 | } | |
1648 | ||
c24ba3d0 LV |
1649 | static target_ulong h_home_node_associativity(PowerPCCPU *cpu, |
1650 | sPAPRMachineState *spapr, | |
1651 | target_ulong opcode, | |
1652 | target_ulong *args) | |
1653 | { | |
1654 | target_ulong flags = args[0]; | |
1655 | target_ulong procno = args[1]; | |
1656 | PowerPCCPU *tcpu; | |
1657 | int idx; | |
1658 | ||
1659 | /* only support procno from H_REGISTER_VPA */ | |
1660 | if (flags != 0x1) { | |
1661 | return H_FUNCTION; | |
1662 | } | |
1663 | ||
1664 | tcpu = spapr_find_cpu(procno); | |
1665 | if (tcpu == NULL) { | |
1666 | return H_P2; | |
1667 | } | |
1668 | ||
1669 | /* sequence is the same as in the "ibm,associativity" property */ | |
1670 | ||
1671 | idx = 0; | |
1672 | #define ASSOCIATIVITY(a, b) (((uint64_t)(a) << 32) | \ | |
1673 | ((uint64_t)(b) & 0xffffffff)) | |
1674 | args[idx++] = ASSOCIATIVITY(0, 0); | |
1675 | args[idx++] = ASSOCIATIVITY(0, tcpu->node_id); | |
1676 | args[idx++] = ASSOCIATIVITY(procno, -1); | |
1677 | for ( ; idx < 6; idx++) { | |
1678 | args[idx] = -1; | |
1679 | } | |
1680 | #undef ASSOCIATIVITY | |
1681 | ||
1682 | return H_SUCCESS; | |
1683 | } | |
1684 | ||
c59704b2 SJS |
1685 | static target_ulong h_get_cpu_characteristics(PowerPCCPU *cpu, |
1686 | sPAPRMachineState *spapr, | |
1687 | target_ulong opcode, | |
1688 | target_ulong *args) | |
1689 | { | |
1690 | uint64_t characteristics = H_CPU_CHAR_HON_BRANCH_HINTS & | |
1691 | ~H_CPU_CHAR_THR_RECONF_TRIG; | |
1692 | uint64_t behaviour = H_CPU_BEHAV_FAVOUR_SECURITY; | |
1693 | uint8_t safe_cache = spapr_get_cap(spapr, SPAPR_CAP_CFPC); | |
1694 | uint8_t safe_bounds_check = spapr_get_cap(spapr, SPAPR_CAP_SBBC); | |
1695 | uint8_t safe_indirect_branch = spapr_get_cap(spapr, SPAPR_CAP_IBS); | |
1696 | ||
1697 | switch (safe_cache) { | |
1698 | case SPAPR_CAP_WORKAROUND: | |
1699 | characteristics |= H_CPU_CHAR_L1D_FLUSH_ORI30; | |
1700 | characteristics |= H_CPU_CHAR_L1D_FLUSH_TRIG2; | |
1701 | characteristics |= H_CPU_CHAR_L1D_THREAD_PRIV; | |
1702 | behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR; | |
1703 | break; | |
1704 | case SPAPR_CAP_FIXED: | |
1705 | break; | |
1706 | default: /* broken */ | |
1707 | assert(safe_cache == SPAPR_CAP_BROKEN); | |
1708 | behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR; | |
1709 | break; | |
1710 | } | |
1711 | ||
1712 | switch (safe_bounds_check) { | |
1713 | case SPAPR_CAP_WORKAROUND: | |
1714 | characteristics |= H_CPU_CHAR_SPEC_BAR_ORI31; | |
1715 | behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR; | |
1716 | break; | |
1717 | case SPAPR_CAP_FIXED: | |
1718 | break; | |
1719 | default: /* broken */ | |
1720 | assert(safe_bounds_check == SPAPR_CAP_BROKEN); | |
1721 | behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR; | |
1722 | break; | |
1723 | } | |
1724 | ||
1725 | switch (safe_indirect_branch) { | |
c76c0d30 SJS |
1726 | case SPAPR_CAP_FIXED_CCD: |
1727 | characteristics |= H_CPU_CHAR_CACHE_COUNT_DIS; | |
1728 | break; | |
1729 | case SPAPR_CAP_FIXED_IBS: | |
c59704b2 | 1730 | characteristics |= H_CPU_CHAR_BCCTRL_SERIALISED; |
fa86f592 | 1731 | break; |
c59704b2 SJS |
1732 | default: /* broken */ |
1733 | assert(safe_indirect_branch == SPAPR_CAP_BROKEN); | |
1734 | break; | |
1735 | } | |
1736 | ||
1737 | args[0] = characteristics; | |
1738 | args[1] = behaviour; | |
fea35ca4 AK |
1739 | return H_SUCCESS; |
1740 | } | |
1741 | ||
1742 | static target_ulong h_update_dt(PowerPCCPU *cpu, sPAPRMachineState *spapr, | |
1743 | target_ulong opcode, target_ulong *args) | |
1744 | { | |
1745 | target_ulong dt = ppc64_phys_to_real(args[0]); | |
1746 | struct fdt_header hdr = { 0 }; | |
1747 | unsigned cb; | |
1748 | sPAPRMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); | |
1749 | void *fdt; | |
1750 | ||
1751 | cpu_physical_memory_read(dt, &hdr, sizeof(hdr)); | |
1752 | cb = fdt32_to_cpu(hdr.totalsize); | |
1753 | ||
1754 | if (!smc->update_dt_enabled) { | |
1755 | return H_SUCCESS; | |
1756 | } | |
1757 | ||
1758 | /* Check that the fdt did not grow out of proportion */ | |
1759 | if (cb > spapr->fdt_initial_size * 2) { | |
1760 | trace_spapr_update_dt_failed_size(spapr->fdt_initial_size, cb, | |
1761 | fdt32_to_cpu(hdr.magic)); | |
1762 | return H_PARAMETER; | |
1763 | } | |
1764 | ||
1765 | fdt = g_malloc0(cb); | |
1766 | cpu_physical_memory_read(dt, fdt, cb); | |
1767 | ||
1768 | /* Check the fdt consistency */ | |
1769 | if (fdt_check_full(fdt, cb)) { | |
1770 | trace_spapr_update_dt_failed_check(spapr->fdt_initial_size, cb, | |
1771 | fdt32_to_cpu(hdr.magic)); | |
1772 | return H_PARAMETER; | |
1773 | } | |
1774 | ||
1775 | g_free(spapr->fdt_blob); | |
1776 | spapr->fdt_size = cb; | |
1777 | spapr->fdt_blob = fdt; | |
1778 | trace_spapr_update_dt(cb); | |
c59704b2 SJS |
1779 | |
1780 | return H_SUCCESS; | |
1781 | } | |
1782 | ||
7d7ba3fe DG |
1783 | static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1]; |
1784 | static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1]; | |
9fdf0c29 DG |
1785 | |
1786 | void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn) | |
1787 | { | |
39ac8455 DG |
1788 | spapr_hcall_fn *slot; |
1789 | ||
1790 | if (opcode <= MAX_HCALL_OPCODE) { | |
1791 | assert((opcode & 0x3) == 0); | |
9fdf0c29 | 1792 | |
39ac8455 DG |
1793 | slot = &papr_hypercall_table[opcode / 4]; |
1794 | } else { | |
1795 | assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX)); | |
9fdf0c29 | 1796 | |
39ac8455 DG |
1797 | slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE]; |
1798 | } | |
9fdf0c29 | 1799 | |
c89d5299 | 1800 | assert(!(*slot)); |
39ac8455 | 1801 | *slot = fn; |
9fdf0c29 DG |
1802 | } |
1803 | ||
aa100fa4 | 1804 | target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode, |
9fdf0c29 DG |
1805 | target_ulong *args) |
1806 | { | |
28e02042 DG |
1807 | sPAPRMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
1808 | ||
9fdf0c29 DG |
1809 | if ((opcode <= MAX_HCALL_OPCODE) |
1810 | && ((opcode & 0x3) == 0)) { | |
39ac8455 DG |
1811 | spapr_hcall_fn fn = papr_hypercall_table[opcode / 4]; |
1812 | ||
1813 | if (fn) { | |
b13ce26d | 1814 | return fn(cpu, spapr, opcode, args); |
39ac8455 DG |
1815 | } |
1816 | } else if ((opcode >= KVMPPC_HCALL_BASE) && | |
1817 | (opcode <= KVMPPC_HCALL_MAX)) { | |
1818 | spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE]; | |
9fdf0c29 DG |
1819 | |
1820 | if (fn) { | |
b13ce26d | 1821 | return fn(cpu, spapr, opcode, args); |
9fdf0c29 DG |
1822 | } |
1823 | } | |
1824 | ||
aaf87c66 TH |
1825 | qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x" TARGET_FMT_lx "\n", |
1826 | opcode); | |
9fdf0c29 DG |
1827 | return H_FUNCTION; |
1828 | } | |
f43e3525 | 1829 | |
83f7d43a | 1830 | static void hypercall_register_types(void) |
f43e3525 DG |
1831 | { |
1832 | /* hcall-pft */ | |
1833 | spapr_register_hypercall(H_ENTER, h_enter); | |
1834 | spapr_register_hypercall(H_REMOVE, h_remove); | |
1835 | spapr_register_hypercall(H_PROTECT, h_protect); | |
6bbd5dde | 1836 | spapr_register_hypercall(H_READ, h_read); |
39ac8455 | 1837 | |
a3d0abae DG |
1838 | /* hcall-bulk */ |
1839 | spapr_register_hypercall(H_BULK_REMOVE, h_bulk_remove); | |
1840 | ||
30f4b05b DG |
1841 | /* hcall-hpt-resize */ |
1842 | spapr_register_hypercall(H_RESIZE_HPT_PREPARE, h_resize_hpt_prepare); | |
1843 | spapr_register_hypercall(H_RESIZE_HPT_COMMIT, h_resize_hpt_commit); | |
1844 | ||
ed120055 DG |
1845 | /* hcall-splpar */ |
1846 | spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa); | |
1847 | spapr_register_hypercall(H_CEDE, h_cede); | |
1c7ad77e | 1848 | spapr_register_hypercall(H_SIGNAL_SYS_RESET, h_signal_sys_reset); |
ed120055 | 1849 | |
423576f7 TH |
1850 | /* processor register resource access h-calls */ |
1851 | spapr_register_hypercall(H_SET_SPRG0, h_set_sprg0); | |
af08a58f | 1852 | spapr_register_hypercall(H_SET_DABR, h_set_dabr); |
e49ff266 | 1853 | spapr_register_hypercall(H_SET_XDABR, h_set_xdabr); |
3240dd9a | 1854 | spapr_register_hypercall(H_PAGE_INIT, h_page_init); |
423576f7 TH |
1855 | spapr_register_hypercall(H_SET_MODE, h_set_mode); |
1856 | ||
d77a98b0 SJS |
1857 | /* In Memory Table MMU h-calls */ |
1858 | spapr_register_hypercall(H_CLEAN_SLB, h_clean_slb); | |
1859 | spapr_register_hypercall(H_INVALIDATE_PID, h_invalidate_pid); | |
1860 | spapr_register_hypercall(H_REGISTER_PROC_TBL, h_register_process_table); | |
1861 | ||
c59704b2 SJS |
1862 | /* hcall-get-cpu-characteristics */ |
1863 | spapr_register_hypercall(H_GET_CPU_CHARACTERISTICS, | |
1864 | h_get_cpu_characteristics); | |
1865 | ||
827200a2 DG |
1866 | /* "debugger" hcalls (also used by SLOF). Note: We do -not- differenciate |
1867 | * here between the "CI" and the "CACHE" variants, they will use whatever | |
1868 | * mapping attributes qemu is using. When using KVM, the kernel will | |
1869 | * enforce the attributes more strongly | |
1870 | */ | |
1871 | spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load); | |
1872 | spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store); | |
1873 | spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load); | |
1874 | spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store); | |
1875 | spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi); | |
1876 | spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf); | |
c73e3771 | 1877 | spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop); |
827200a2 | 1878 | |
39ac8455 DG |
1879 | /* qemu/KVM-PPC specific hcalls */ |
1880 | spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas); | |
42561bf2 | 1881 | |
2a6593cb AK |
1882 | /* ibm,client-architecture-support support */ |
1883 | spapr_register_hypercall(KVMPPC_H_CAS, h_client_architecture_support); | |
c24ba3d0 | 1884 | |
fea35ca4 AK |
1885 | spapr_register_hypercall(KVMPPC_H_UPDATE_DT, h_update_dt); |
1886 | ||
c24ba3d0 LV |
1887 | /* Virtual Processor Home Node */ |
1888 | spapr_register_hypercall(H_HOME_NODE_ASSOCIATIVITY, | |
1889 | h_home_node_associativity); | |
f43e3525 | 1890 | } |
83f7d43a AF |
1891 | |
1892 | type_init(hypercall_register_types) |