]> Git Repo - qemu.git/blame - hw/pci-host/apb.c
Merge remote-tracking branch 'remotes/qmp-unstable/queue/qmp' into staging
[qemu.git] / hw / pci-host / apb.c
CommitLineData
502a5395
PB
1/*
2 * QEMU Ultrasparc APB PCI host
3 *
4 * Copyright (c) 2006 Fabrice Bellard
9625036d 5 * Copyright (c) 2012,2013 Artyom Tarasenko
5fafdf24 6 *
502a5395
PB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
80b3ada7 25
a94fd955 26/* XXX This file and most of its contents are somewhat misnamed. The
80b3ada7
PB
27 Ultrasparc PCI host is called the PCI Bus Module (PBM). The APB is
28 the secondary PCI bridge. */
29
83c9f4ca
PB
30#include "hw/sysbus.h"
31#include "hw/pci/pci.h"
32#include "hw/pci/pci_host.h"
33#include "hw/pci/pci_bridge.h"
34#include "hw/pci/pci_bus.h"
0d09e41a 35#include "hw/pci-host/apb.h"
9c17d615 36#include "sysemu/sysemu.h"
022c62cb 37#include "exec/address-spaces.h"
a94fd955
BS
38
39/* debug APB */
40//#define DEBUG_APB
41
42#ifdef DEBUG_APB
001faf32
BS
43#define APB_DPRINTF(fmt, ...) \
44do { printf("APB: " fmt , ## __VA_ARGS__); } while (0)
a94fd955 45#else
001faf32 46#define APB_DPRINTF(fmt, ...)
a94fd955
BS
47#endif
48
f38b1612
MCA
49/* debug IOMMU */
50//#define DEBUG_IOMMU
51
52#ifdef DEBUG_IOMMU
53#define IOMMU_DPRINTF(fmt, ...) \
54do { printf("IOMMU: " fmt , ## __VA_ARGS__); } while (0)
55#else
56#define IOMMU_DPRINTF(fmt, ...)
57#endif
58
930f3fe1
BS
59/*
60 * Chipset docs:
61 * PBM: "UltraSPARC IIi User's Manual",
62 * http://www.sun.com/processors/manuals/805-0087.pdf
63 *
64 * APB: "Advanced PCI Bridge (APB) User's Manual",
65 * http://www.sun.com/processors/manuals/805-1251.pdf
66 */
67
95819af0
BS
68#define PBM_PCI_IMR_MASK 0x7fffffff
69#define PBM_PCI_IMR_ENABLED 0x80000000
70
af23906d
PM
71#define POR (1U << 31)
72#define SOFT_POR (1U << 30)
73#define SOFT_XIR (1U << 29)
74#define BTN_POR (1U << 28)
75#define BTN_XIR (1U << 27)
95819af0
BS
76#define RESET_MASK 0xf8000000
77#define RESET_WCMASK 0x98000000
78#define RESET_WMASK 0x60000000
79
852e82f3 80#define MAX_IVEC 0x40
9625036d 81#define NO_IRQ_REQUEST (MAX_IVEC + 1)
361dea40 82
ae74bbe7
MCA
83#define IOMMU_PAGE_SIZE_8K (1ULL << 13)
84#define IOMMU_PAGE_MASK_8K (~(IOMMU_PAGE_SIZE_8K - 1))
85#define IOMMU_PAGE_SIZE_64K (1ULL << 16)
86#define IOMMU_PAGE_MASK_64K (~(IOMMU_PAGE_SIZE_64K - 1))
87
f38b1612 88#define IOMMU_NREGS 3
ae74bbe7 89
f38b1612 90#define IOMMU_CTRL 0x0
ae74bbe7
MCA
91#define IOMMU_CTRL_TBW_SIZE (1ULL << 2)
92#define IOMMU_CTRL_MMU_EN (1ULL)
93
94#define IOMMU_CTRL_TSB_SHIFT 16
95
f38b1612 96#define IOMMU_BASE 0x8
b87b0644 97#define IOMMU_FLUSH 0x10
f38b1612 98
ae74bbe7
MCA
99#define IOMMU_TTE_DATA_V (1ULL << 63)
100#define IOMMU_TTE_DATA_SIZE (1ULL << 61)
101#define IOMMU_TTE_DATA_W (1ULL << 1)
102
d1180c1e
SW
103#define IOMMU_TTE_PHYS_MASK_8K 0x1ffffffe000ULL
104#define IOMMU_TTE_PHYS_MASK_64K 0x1ffffff8000ULL
ae74bbe7
MCA
105
106#define IOMMU_TSB_8K_OFFSET_MASK_8M 0x00000000007fe000ULL
107#define IOMMU_TSB_8K_OFFSET_MASK_16M 0x0000000000ffe000ULL
108#define IOMMU_TSB_8K_OFFSET_MASK_32M 0x0000000001ffe000ULL
109#define IOMMU_TSB_8K_OFFSET_MASK_64M 0x0000000003ffe000ULL
110#define IOMMU_TSB_8K_OFFSET_MASK_128M 0x0000000007ffe000ULL
111#define IOMMU_TSB_8K_OFFSET_MASK_256M 0x000000000fffe000ULL
112#define IOMMU_TSB_8K_OFFSET_MASK_512M 0x000000001fffe000ULL
113#define IOMMU_TSB_8K_OFFSET_MASK_1G 0x000000003fffe000ULL
114
115#define IOMMU_TSB_64K_OFFSET_MASK_64M 0x0000000003ff0000ULL
116#define IOMMU_TSB_64K_OFFSET_MASK_128M 0x0000000007ff0000ULL
117#define IOMMU_TSB_64K_OFFSET_MASK_256M 0x000000000fff0000ULL
118#define IOMMU_TSB_64K_OFFSET_MASK_512M 0x000000001fff0000ULL
119#define IOMMU_TSB_64K_OFFSET_MASK_1G 0x000000003fff0000ULL
120#define IOMMU_TSB_64K_OFFSET_MASK_2G 0x000000007fff0000ULL
121
ea9a6606 122typedef struct IOMMUState {
ae74bbe7
MCA
123 AddressSpace iommu_as;
124 MemoryRegion iommu;
125
f38b1612 126 uint64_t regs[IOMMU_NREGS];
ea9a6606
MCA
127} IOMMUState;
128
2b8fbcd8
PB
129#define TYPE_APB "pbm"
130
131#define APB_DEVICE(obj) \
132 OBJECT_CHECK(APBState, (obj), TYPE_APB)
133
72f44c8c 134typedef struct APBState {
2b8fbcd8
PB
135 PCIHostState parent_obj;
136
3812ed0b
AK
137 MemoryRegion apb_config;
138 MemoryRegion pci_config;
f69539b1 139 MemoryRegion pci_mmio;
3812ed0b 140 MemoryRegion pci_ioport;
9625036d 141 uint64_t pci_irq_in;
ea9a6606 142 IOMMUState iommu;
95819af0
BS
143 uint32_t pci_control[16];
144 uint32_t pci_irq_map[8];
de739df8 145 uint32_t pci_err_irq_map[4];
95819af0 146 uint32_t obio_irq_map[32];
361dea40
BS
147 qemu_irq *pbm_irqs;
148 qemu_irq *ivec_irqs;
9625036d 149 unsigned int irq_request;
95819af0 150 uint32_t reset_control;
9c0afd0e 151 unsigned int nr_resets;
72f44c8c 152} APBState;
502a5395 153
9625036d
AT
154static inline void pbm_set_request(APBState *s, unsigned int irq_num)
155{
156 APB_DPRINTF("%s: request irq %d\n", __func__, irq_num);
157
158 s->irq_request = irq_num;
159 qemu_set_irq(s->ivec_irqs[irq_num], 1);
160}
161
162static inline void pbm_check_irqs(APBState *s)
163{
164
165 unsigned int i;
166
167 /* Previous request is not acknowledged, resubmit */
168 if (s->irq_request != NO_IRQ_REQUEST) {
169 pbm_set_request(s, s->irq_request);
170 return;
171 }
172 /* no request pending */
173 if (s->pci_irq_in == 0ULL) {
174 return;
175 }
176 for (i = 0; i < 32; i++) {
177 if (s->pci_irq_in & (1ULL << i)) {
178 if (s->pci_irq_map[i >> 2] & PBM_PCI_IMR_ENABLED) {
179 pbm_set_request(s, i);
180 return;
181 }
182 }
183 }
184 for (i = 32; i < 64; i++) {
185 if (s->pci_irq_in & (1ULL << i)) {
186 if (s->obio_irq_map[i - 32] & PBM_PCI_IMR_ENABLED) {
187 pbm_set_request(s, i);
188 break;
189 }
190 }
191 }
192}
193
194static inline void pbm_clear_request(APBState *s, unsigned int irq_num)
195{
196 APB_DPRINTF("%s: clear request irq %d\n", __func__, irq_num);
197 qemu_set_irq(s->ivec_irqs[irq_num], 0);
198 s->irq_request = NO_IRQ_REQUEST;
199}
94d19914 200
ae74bbe7
MCA
201static AddressSpace *pbm_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn)
202{
203 IOMMUState *is = opaque;
204
205 return &is->iommu_as;
206}
207
79e2b9ae 208/* Called from RCU critical section */
8d7b8cb9
LT
209static IOMMUTLBEntry pbm_translate_iommu(MemoryRegion *iommu, hwaddr addr,
210 bool is_write)
ae74bbe7
MCA
211{
212 IOMMUState *is = container_of(iommu, IOMMUState, iommu);
213 hwaddr baseaddr, offset;
214 uint64_t tte;
215 uint32_t tsbsize;
216 IOMMUTLBEntry ret = {
217 .target_as = &address_space_memory,
218 .iova = 0,
219 .translated_addr = 0,
220 .addr_mask = ~(hwaddr)0,
221 .perm = IOMMU_NONE,
222 };
223
224 if (!(is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_MMU_EN)) {
225 /* IOMMU disabled, passthrough using standard 8K page */
226 ret.iova = addr & IOMMU_PAGE_MASK_8K;
227 ret.translated_addr = addr;
228 ret.addr_mask = IOMMU_PAGE_MASK_8K;
229 ret.perm = IOMMU_RW;
230
231 return ret;
232 }
233
234 baseaddr = is->regs[IOMMU_BASE >> 3];
235 tsbsize = (is->regs[IOMMU_CTRL >> 3] >> IOMMU_CTRL_TSB_SHIFT) & 0x7;
236
237 if (is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_TBW_SIZE) {
238 /* 64K */
239 switch (tsbsize) {
240 case 0:
241 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_64M) >> 13;
242 break;
243 case 1:
244 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_128M) >> 13;
245 break;
246 case 2:
247 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_256M) >> 13;
248 break;
249 case 3:
250 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_512M) >> 13;
251 break;
252 case 4:
253 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_1G) >> 13;
254 break;
255 case 5:
256 offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_2G) >> 13;
257 break;
258 default:
259 /* Not implemented, error */
260 return ret;
261 }
262 } else {
263 /* 8K */
264 switch (tsbsize) {
265 case 0:
266 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_8M) >> 10;
267 break;
268 case 1:
269 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_16M) >> 10;
270 break;
271 case 2:
272 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_32M) >> 10;
273 break;
274 case 3:
275 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_64M) >> 10;
276 break;
277 case 4:
278 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_128M) >> 10;
279 break;
280 case 5:
281 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_256M) >> 10;
282 break;
283 case 6:
284 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_512M) >> 10;
285 break;
286 case 7:
287 offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_1G) >> 10;
288 break;
289 }
290 }
291
292 tte = ldq_be_phys(&address_space_memory, baseaddr + offset);
293
294 if (!(tte & IOMMU_TTE_DATA_V)) {
295 /* Invalid mapping */
296 return ret;
297 }
298
299 if (tte & IOMMU_TTE_DATA_W) {
300 /* Writeable */
301 ret.perm = IOMMU_RW;
302 } else {
303 ret.perm = IOMMU_RO;
304 }
305
306 /* Extract phys */
307 if (tte & IOMMU_TTE_DATA_SIZE) {
308 /* 64K */
309 ret.iova = addr & IOMMU_PAGE_MASK_64K;
310 ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_64K;
311 ret.addr_mask = (IOMMU_PAGE_SIZE_64K - 1);
312 } else {
313 /* 8K */
314 ret.iova = addr & IOMMU_PAGE_MASK_8K;
315 ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_8K;
316 ret.addr_mask = (IOMMU_PAGE_SIZE_8K - 1);
317 }
318
319 return ret;
320}
321
322static MemoryRegionIOMMUOps pbm_iommu_ops = {
323 .translate = pbm_translate_iommu,
324};
325
f38b1612
MCA
326static void iommu_config_write(void *opaque, hwaddr addr,
327 uint64_t val, unsigned size)
328{
329 IOMMUState *is = opaque;
330
331 IOMMU_DPRINTF("IOMMU config write: 0x%" HWADDR_PRIx " val: %" PRIx64
332 " size: %d\n", addr, val, size);
333
334 switch (addr) {
335 case IOMMU_CTRL:
336 if (size == 4) {
337 is->regs[IOMMU_CTRL >> 3] &= 0xffffffffULL;
338 is->regs[IOMMU_CTRL >> 3] |= val << 32;
339 } else {
68716da7 340 is->regs[IOMMU_CTRL >> 3] = val;
f38b1612
MCA
341 }
342 break;
343 case IOMMU_CTRL + 0x4:
344 is->regs[IOMMU_CTRL >> 3] &= 0xffffffff00000000ULL;
345 is->regs[IOMMU_CTRL >> 3] |= val & 0xffffffffULL;
346 break;
347 case IOMMU_BASE:
348 if (size == 4) {
349 is->regs[IOMMU_BASE >> 3] &= 0xffffffffULL;
350 is->regs[IOMMU_BASE >> 3] |= val << 32;
351 } else {
68716da7 352 is->regs[IOMMU_BASE >> 3] = val;
f38b1612
MCA
353 }
354 break;
355 case IOMMU_BASE + 0x4:
356 is->regs[IOMMU_BASE >> 3] &= 0xffffffff00000000ULL;
357 is->regs[IOMMU_BASE >> 3] |= val & 0xffffffffULL;
358 break;
b87b0644
MCA
359 case IOMMU_FLUSH:
360 case IOMMU_FLUSH + 0x4:
361 break;
f38b1612
MCA
362 default:
363 qemu_log_mask(LOG_UNIMP,
364 "apb iommu: Unimplemented register write "
365 "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n",
366 addr, size, val);
367 break;
368 }
369}
370
371static uint64_t iommu_config_read(void *opaque, hwaddr addr, unsigned size)
372{
373 IOMMUState *is = opaque;
374 uint64_t val;
375
376 switch (addr) {
377 case IOMMU_CTRL:
378 if (size == 4) {
379 val = is->regs[IOMMU_CTRL >> 3] >> 32;
380 } else {
381 val = is->regs[IOMMU_CTRL >> 3];
382 }
383 break;
384 case IOMMU_CTRL + 0x4:
385 val = is->regs[IOMMU_CTRL >> 3] & 0xffffffffULL;
386 break;
387 case IOMMU_BASE:
388 if (size == 4) {
389 val = is->regs[IOMMU_BASE >> 3] >> 32;
390 } else {
391 val = is->regs[IOMMU_BASE >> 3];
392 }
393 break;
394 case IOMMU_BASE + 0x4:
395 val = is->regs[IOMMU_BASE >> 3] & 0xffffffffULL;
396 break;
b87b0644
MCA
397 case IOMMU_FLUSH:
398 case IOMMU_FLUSH + 0x4:
399 val = 0;
400 break;
f38b1612
MCA
401 default:
402 qemu_log_mask(LOG_UNIMP,
403 "apb iommu: Unimplemented register read "
404 "reg 0x%" HWADDR_PRIx " size 0x%x\n",
405 addr, size);
406 val = 0;
407 break;
408 }
409
410 IOMMU_DPRINTF("IOMMU config read: 0x%" HWADDR_PRIx " val: %" PRIx64
411 " size: %d\n", addr, val, size);
412
413 return val;
414}
415
a8170e5e 416static void apb_config_writel (void *opaque, hwaddr addr,
3812ed0b 417 uint64_t val, unsigned size)
502a5395 418{
95819af0 419 APBState *s = opaque;
ea9a6606 420 IOMMUState *is = &s->iommu;
95819af0 421
c0907c9e 422 APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
95819af0
BS
423
424 switch (addr & 0xffff) {
425 case 0x30 ... 0x4f: /* DMA error registers */
426 /* XXX: not implemented yet */
427 break;
fd7fbc8f 428 case 0x200 ... 0x217: /* IOMMU */
b87b0644 429 iommu_config_write(is, (addr & 0x1f), val, size);
95819af0 430 break;
95819af0
BS
431 case 0xc00 ... 0xc3f: /* PCI interrupt control */
432 if (addr & 4) {
9625036d
AT
433 unsigned int ino = (addr & 0x3f) >> 3;
434 s->pci_irq_map[ino] &= PBM_PCI_IMR_MASK;
435 s->pci_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
436 if ((s->irq_request == ino) && !(val & ~PBM_PCI_IMR_MASK)) {
437 pbm_clear_request(s, ino);
438 }
439 pbm_check_irqs(s);
95819af0
BS
440 }
441 break;
de739df8 442 case 0x1000 ... 0x107f: /* OBIO interrupt control */
361dea40 443 if (addr & 4) {
9625036d
AT
444 unsigned int ino = ((addr & 0xff) >> 3);
445 s->obio_irq_map[ino] &= PBM_PCI_IMR_MASK;
446 s->obio_irq_map[ino] |= val & ~PBM_PCI_IMR_MASK;
447 if ((s->irq_request == (ino | 0x20))
448 && !(val & ~PBM_PCI_IMR_MASK)) {
449 pbm_clear_request(s, ino | 0x20);
450 }
451 pbm_check_irqs(s);
361dea40
BS
452 }
453 break;
9625036d 454 case 0x1400 ... 0x14ff: /* PCI interrupt clear */
94d19914 455 if (addr & 4) {
9625036d
AT
456 unsigned int ino = (addr & 0xff) >> 5;
457 if ((s->irq_request / 4) == ino) {
458 pbm_clear_request(s, s->irq_request);
459 pbm_check_irqs(s);
460 }
94d19914
AT
461 }
462 break;
463 case 0x1800 ... 0x1860: /* OBIO interrupt clear */
464 if (addr & 4) {
9625036d
AT
465 unsigned int ino = ((addr & 0xff) >> 3) | 0x20;
466 if (s->irq_request == ino) {
467 pbm_clear_request(s, ino);
468 pbm_check_irqs(s);
469 }
94d19914
AT
470 }
471 break;
95819af0
BS
472 case 0x2000 ... 0x202f: /* PCI control */
473 s->pci_control[(addr & 0x3f) >> 2] = val;
474 break;
475 case 0xf020 ... 0xf027: /* Reset control */
476 if (addr & 4) {
477 val &= RESET_MASK;
478 s->reset_control &= ~(val & RESET_WCMASK);
479 s->reset_control |= val & RESET_WMASK;
480 if (val & SOFT_POR) {
9c0afd0e 481 s->nr_resets = 0;
95819af0
BS
482 qemu_system_reset_request();
483 } else if (val & SOFT_XIR) {
484 qemu_system_reset_request();
485 }
486 }
487 break;
488 case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
489 case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
490 case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
491 case 0xf000 ... 0xf01f: /* FFB config, memory control */
492 /* we don't care */
502a5395 493 default:
f930d07e 494 break;
502a5395
PB
495 }
496}
497
3812ed0b 498static uint64_t apb_config_readl (void *opaque,
a8170e5e 499 hwaddr addr, unsigned size)
502a5395 500{
95819af0 501 APBState *s = opaque;
ea9a6606 502 IOMMUState *is = &s->iommu;
502a5395
PB
503 uint32_t val;
504
95819af0
BS
505 switch (addr & 0xffff) {
506 case 0x30 ... 0x4f: /* DMA error registers */
507 val = 0;
508 /* XXX: not implemented yet */
509 break;
fd7fbc8f 510 case 0x200 ... 0x217: /* IOMMU */
b87b0644 511 val = iommu_config_read(is, (addr & 0x1f), size);
95819af0 512 break;
95819af0
BS
513 case 0xc00 ... 0xc3f: /* PCI interrupt control */
514 if (addr & 4) {
515 val = s->pci_irq_map[(addr & 0x3f) >> 3];
516 } else {
517 val = 0;
518 }
519 break;
de739df8 520 case 0x1000 ... 0x107f: /* OBIO interrupt control */
361dea40
BS
521 if (addr & 4) {
522 val = s->obio_irq_map[(addr & 0xff) >> 3];
523 } else {
524 val = 0;
525 }
526 break;
de739df8
MCA
527 case 0x1080 ... 0x108f: /* PCI bus error */
528 if (addr & 4) {
529 val = s->pci_err_irq_map[(addr & 0xf) >> 3];
530 } else {
531 val = 0;
532 }
533 break;
95819af0
BS
534 case 0x2000 ... 0x202f: /* PCI control */
535 val = s->pci_control[(addr & 0x3f) >> 2];
536 break;
537 case 0xf020 ... 0xf027: /* Reset control */
538 if (addr & 4) {
539 val = s->reset_control;
540 } else {
541 val = 0;
542 }
543 break;
544 case 0x5000 ... 0x51cf: /* PIO/DMA diagnostics */
545 case 0xa400 ... 0xa67f: /* IOMMU diagnostics */
546 case 0xa800 ... 0xa80f: /* Interrupt diagnostics */
547 case 0xf000 ... 0xf01f: /* FFB config, memory control */
548 /* we don't care */
502a5395 549 default:
f930d07e
BS
550 val = 0;
551 break;
502a5395 552 }
c0907c9e 553 APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, val);
95819af0 554
502a5395
PB
555 return val;
556}
557
3812ed0b
AK
558static const MemoryRegionOps apb_config_ops = {
559 .read = apb_config_readl,
560 .write = apb_config_writel,
561 .endianness = DEVICE_NATIVE_ENDIAN,
502a5395
PB
562};
563
a8170e5e 564static void apb_pci_config_write(void *opaque, hwaddr addr,
3812ed0b 565 uint64_t val, unsigned size)
5a5d4a76 566{
3812ed0b 567 APBState *s = opaque;
2b8fbcd8 568 PCIHostState *phb = PCI_HOST_BRIDGE(s);
63e6f31d
MT
569
570 val = qemu_bswap_len(val, size);
c0907c9e 571 APB_DPRINTF("%s: addr " TARGET_FMT_plx " val %" PRIx64 "\n", __func__, addr, val);
2b8fbcd8 572 pci_data_write(phb->bus, addr, val, size);
5a5d4a76
BS
573}
574
a8170e5e 575static uint64_t apb_pci_config_read(void *opaque, hwaddr addr,
3812ed0b 576 unsigned size)
5a5d4a76
BS
577{
578 uint32_t ret;
3812ed0b 579 APBState *s = opaque;
2b8fbcd8 580 PCIHostState *phb = PCI_HOST_BRIDGE(s);
5a5d4a76 581
2b8fbcd8 582 ret = pci_data_read(phb->bus, addr, size);
63e6f31d 583 ret = qemu_bswap_len(ret, size);
c0907c9e 584 APB_DPRINTF("%s: addr " TARGET_FMT_plx " -> %x\n", __func__, addr, ret);
5a5d4a76
BS
585 return ret;
586}
587
80b3ada7 588/* The APB host has an IRQ line for each IRQ line of each slot. */
d2b59317 589static int pci_apb_map_irq(PCIDevice *pci_dev, int irq_num)
502a5395 590{
80b3ada7
PB
591 return ((pci_dev->devfn & 0x18) >> 1) + irq_num;
592}
593
594static int pci_pbm_map_irq(PCIDevice *pci_dev, int irq_num)
595{
596 int bus_offset;
597 if (pci_dev->devfn & 1)
598 bus_offset = 16;
599 else
600 bus_offset = 0;
903ce9fe 601 return (bus_offset + (PCI_SLOT(pci_dev->devfn) << 2) + irq_num) & 0x1f;
d2b59317
PB
602}
603
5d4e84c8 604static void pci_apb_set_irq(void *opaque, int irq_num, int level)
d2b59317 605{
95819af0 606 APBState *s = opaque;
5d4e84c8 607
9625036d 608 APB_DPRINTF("%s: set irq_in %d level %d\n", __func__, irq_num, level);
80b3ada7 609 /* PCI IRQ map onto the first 32 INO. */
95819af0 610 if (irq_num < 32) {
9625036d
AT
611 if (level) {
612 s->pci_irq_in |= 1ULL << irq_num;
613 if (s->pci_irq_map[irq_num >> 2] & PBM_PCI_IMR_ENABLED) {
614 pbm_set_request(s, irq_num);
615 }
361dea40 616 } else {
9625036d 617 s->pci_irq_in &= ~(1ULL << irq_num);
361dea40
BS
618 }
619 } else {
9625036d
AT
620 /* OBIO IRQ map onto the next 32 INO. */
621 if (level) {
361dea40 622 APB_DPRINTF("%s: set irq %d level %d\n", __func__, irq_num, level);
9625036d
AT
623 s->pci_irq_in |= 1ULL << irq_num;
624 if ((s->irq_request == NO_IRQ_REQUEST)
625 && (s->obio_irq_map[irq_num - 32] & PBM_PCI_IMR_ENABLED)) {
626 pbm_set_request(s, irq_num);
627 }
95819af0 628 } else {
9625036d 629 s->pci_irq_in &= ~(1ULL << irq_num);
95819af0
BS
630 }
631 }
502a5395
PB
632}
633
68f79994 634static int apb_pci_bridge_initfn(PCIDevice *dev)
d6318738 635{
68f79994
IY
636 int rc;
637
60a0e443 638 rc = pci_bridge_initfn(dev, TYPE_PCI_BUS);
68f79994
IY
639 if (rc < 0) {
640 return rc;
641 }
642
d6318738
MT
643 /*
644 * command register:
645 * According to PCI bridge spec, after reset
646 * bus master bit is off
647 * memory space enable bit is off
648 * According to manual (805-1251.pdf).
649 * the reset value should be zero unless the boot pin is tied high
650 * (which is true) and thus it should be PCI_COMMAND_MEMORY.
651 */
652 pci_set_word(dev->config + PCI_COMMAND,
9fe52c7f
BS
653 PCI_COMMAND_MEMORY);
654 pci_set_word(dev->config + PCI_STATUS,
655 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
656 PCI_STATUS_DEVSEL_MEDIUM);
68f79994 657 return 0;
d6318738
MT
658}
659
a8170e5e
AK
660PCIBus *pci_apb_init(hwaddr special_base,
661 hwaddr mem_base,
361dea40
BS
662 qemu_irq *ivec_irqs, PCIBus **bus2, PCIBus **bus3,
663 qemu_irq **pbm_irqs)
502a5395 664{
72f44c8c
BS
665 DeviceState *dev;
666 SysBusDevice *s;
2b8fbcd8 667 PCIHostState *phb;
72f44c8c 668 APBState *d;
ea9a6606 669 IOMMUState *is;
68f79994
IY
670 PCIDevice *pci_dev;
671 PCIBridge *br;
502a5395 672
80b3ada7 673 /* Ultrasparc PBM main bus */
2b8fbcd8 674 dev = qdev_create(NULL, TYPE_APB);
e23a1b33 675 qdev_init_nofail(dev);
1356b98d 676 s = SYS_BUS_DEVICE(dev);
72f44c8c 677 /* apb_config */
bae7b517 678 sysbus_mmio_map(s, 0, special_base);
d63baf92
IK
679 /* PCI configuration space */
680 sysbus_mmio_map(s, 1, special_base + 0x1000000ULL);
72f44c8c 681 /* pci_ioport */
d63baf92 682 sysbus_mmio_map(s, 2, special_base + 0x2000000ULL);
2b8fbcd8 683 d = APB_DEVICE(dev);
d63baf92 684
40c5dce9 685 memory_region_init(&d->pci_mmio, OBJECT(s), "pci-mmio", 0x100000000ULL);
f69539b1
BS
686 memory_region_add_subregion(get_system_memory(), mem_base, &d->pci_mmio);
687
2b8fbcd8
PB
688 phb = PCI_HOST_BRIDGE(dev);
689 phb->bus = pci_register_bus(DEVICE(phb), "pci",
690 pci_apb_set_irq, pci_pbm_map_irq, d,
691 &d->pci_mmio,
692 get_system_io(),
693 0, 32, TYPE_PCI_BUS);
f6b6f1bc 694
361dea40
BS
695 *pbm_irqs = d->pbm_irqs;
696 d->ivec_irqs = ivec_irqs;
95819af0 697
2b8fbcd8 698 pci_create_simple(phb->bus, 0, "pbm-pci");
d63baf92 699
ea9a6606
MCA
700 /* APB IOMMU */
701 is = &d->iommu;
702 memset(is, 0, sizeof(IOMMUState));
703
ae74bbe7
MCA
704 memory_region_init_iommu(&is->iommu, OBJECT(dev), &pbm_iommu_ops,
705 "iommu-apb", UINT64_MAX);
706 address_space_init(&is->iommu_as, &is->iommu, "pbm-as");
707 pci_setup_iommu(phb->bus, pbm_pci_dma_iommu, is);
708
72f44c8c 709 /* APB secondary busses */
2b8fbcd8 710 pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 0), true,
68f79994 711 "pbm-bridge");
f055e96b 712 br = PCI_BRIDGE(pci_dev);
68f79994
IY
713 pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 1",
714 pci_apb_map_irq);
715 qdev_init_nofail(&pci_dev->qdev);
716 *bus2 = pci_bridge_get_sec_bus(br);
717
2b8fbcd8 718 pci_dev = pci_create_multifunction(phb->bus, PCI_DEVFN(1, 1), true,
68f79994 719 "pbm-bridge");
f055e96b 720 br = PCI_BRIDGE(pci_dev);
68f79994
IY
721 pci_bridge_map_irq(br, "Advanced PCI Bus secondary bridge 2",
722 pci_apb_map_irq);
723 qdev_init_nofail(&pci_dev->qdev);
724 *bus3 = pci_bridge_get_sec_bus(br);
502a5395 725
2b8fbcd8 726 return phb->bus;
72f44c8c
BS
727}
728
95819af0 729static void pci_pbm_reset(DeviceState *d)
72f44c8c 730{
95819af0 731 unsigned int i;
2b8fbcd8 732 APBState *s = APB_DEVICE(d);
72f44c8c 733
95819af0
BS
734 for (i = 0; i < 8; i++) {
735 s->pci_irq_map[i] &= PBM_PCI_IMR_MASK;
736 }
d1d80055
AT
737 for (i = 0; i < 32; i++) {
738 s->obio_irq_map[i] &= PBM_PCI_IMR_MASK;
739 }
95819af0 740
9625036d
AT
741 s->irq_request = NO_IRQ_REQUEST;
742 s->pci_irq_in = 0ULL;
743
9c0afd0e 744 if (s->nr_resets++ == 0) {
95819af0
BS
745 /* Power on reset */
746 s->reset_control = POR;
747 }
748}
749
3812ed0b
AK
750static const MemoryRegionOps pci_config_ops = {
751 .read = apb_pci_config_read,
752 .write = apb_pci_config_write,
753 .endianness = DEVICE_NATIVE_ENDIAN,
754};
755
95819af0
BS
756static int pci_pbm_init_device(SysBusDevice *dev)
757{
72f44c8c 758 APBState *s;
95819af0 759 unsigned int i;
72f44c8c 760
2b8fbcd8 761 s = APB_DEVICE(dev);
95819af0
BS
762 for (i = 0; i < 8; i++) {
763 s->pci_irq_map[i] = (0x1f << 6) | (i << 2);
764 }
de739df8
MCA
765 for (i = 0; i < 2; i++) {
766 s->pci_err_irq_map[i] = (0x1f << 6) | 0x30;
767 }
d1d80055
AT
768 for (i = 0; i < 32; i++) {
769 s->obio_irq_map[i] = ((0x1f << 6) | 0x20) + i;
770 }
361dea40 771 s->pbm_irqs = qemu_allocate_irqs(pci_apb_set_irq, s, MAX_IVEC);
9625036d
AT
772 s->irq_request = NO_IRQ_REQUEST;
773 s->pci_irq_in = 0ULL;
95819af0 774
72f44c8c 775 /* apb_config */
40c5dce9
PB
776 memory_region_init_io(&s->apb_config, OBJECT(s), &apb_config_ops, s,
777 "apb-config", 0x10000);
d63baf92 778 /* at region 0 */
750ecd44 779 sysbus_init_mmio(dev, &s->apb_config);
d63baf92 780
40c5dce9
PB
781 memory_region_init_io(&s->pci_config, OBJECT(s), &pci_config_ops, s,
782 "apb-pci-config", 0x1000000);
d63baf92 783 /* at region 1 */
750ecd44 784 sysbus_init_mmio(dev, &s->pci_config);
d63baf92
IK
785
786 /* pci_ioport */
5519ad0c
PB
787 memory_region_init_alias(&s->pci_ioport, OBJECT(s), "apb-pci-ioport",
788 get_system_io(), 0, 0x10000);
d63baf92 789 /* at region 2 */
750ecd44 790 sysbus_init_mmio(dev, &s->pci_ioport);
d63baf92 791
81a322d4 792 return 0;
72f44c8c 793}
502a5395 794
81a322d4 795static int pbm_pci_host_init(PCIDevice *d)
72f44c8c 796{
9fe52c7f
BS
797 pci_set_word(d->config + PCI_COMMAND,
798 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
799 pci_set_word(d->config + PCI_STATUS,
800 PCI_STATUS_FAST_BACK | PCI_STATUS_66MHZ |
801 PCI_STATUS_DEVSEL_MEDIUM);
81a322d4 802 return 0;
72f44c8c 803}
80b3ada7 804
40021f08
AL
805static void pbm_pci_host_class_init(ObjectClass *klass, void *data)
806{
807 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
08c58f92 808 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
809
810 k->init = pbm_pci_host_init;
811 k->vendor_id = PCI_VENDOR_ID_SUN;
812 k->device_id = PCI_DEVICE_ID_SUN_SABRE;
813 k->class_id = PCI_CLASS_BRIDGE_HOST;
08c58f92
MA
814 /*
815 * PCI-facing part of the host bridge, not usable without the
816 * host-facing part, which can't be device_add'ed, yet.
817 */
818 dc->cannot_instantiate_with_device_add_yet = true;
40021f08
AL
819}
820
8c43a6f0 821static const TypeInfo pbm_pci_host_info = {
39bffca2
AL
822 .name = "pbm-pci",
823 .parent = TYPE_PCI_DEVICE,
824 .instance_size = sizeof(PCIDevice),
825 .class_init = pbm_pci_host_class_init,
72f44c8c
BS
826};
827
999e12bb
AL
828static void pbm_host_class_init(ObjectClass *klass, void *data)
829{
39bffca2 830 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
831 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
832
833 k->init = pci_pbm_init_device;
125ee0ed 834 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
39bffca2 835 dc->reset = pci_pbm_reset;
999e12bb
AL
836}
837
8c43a6f0 838static const TypeInfo pbm_host_info = {
2b8fbcd8
PB
839 .name = TYPE_APB,
840 .parent = TYPE_PCI_HOST_BRIDGE,
39bffca2
AL
841 .instance_size = sizeof(APBState),
842 .class_init = pbm_host_class_init,
95819af0 843};
68f79994 844
40021f08
AL
845static void pbm_pci_bridge_class_init(ObjectClass *klass, void *data)
846{
39bffca2 847 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
848 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
849
850 k->init = apb_pci_bridge_initfn;
851 k->exit = pci_bridge_exitfn;
852 k->vendor_id = PCI_VENDOR_ID_SUN;
853 k->device_id = PCI_DEVICE_ID_SUN_SIMBA;
854 k->revision = 0x11;
855 k->config_write = pci_bridge_write_config;
856 k->is_bridge = 1;
125ee0ed 857 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
39bffca2
AL
858 dc->reset = pci_bridge_reset;
859 dc->vmsd = &vmstate_pci_device;
40021f08
AL
860}
861
8c43a6f0 862static const TypeInfo pbm_pci_bridge_info = {
39bffca2 863 .name = "pbm-bridge",
f055e96b 864 .parent = TYPE_PCI_BRIDGE,
39bffca2 865 .class_init = pbm_pci_bridge_class_init,
68f79994
IY
866};
867
83f7d43a 868static void pbm_register_types(void)
72f44c8c 869{
39bffca2
AL
870 type_register_static(&pbm_host_info);
871 type_register_static(&pbm_pci_host_info);
872 type_register_static(&pbm_pci_bridge_info);
502a5395 873}
72f44c8c 874
83f7d43a 875type_init(pbm_register_types)
This page took 0.790704 seconds and 4 git commands to generate.