]> Git Repo - qemu.git/blame - hw/pci.c
scsi-disk: fix DPRINTF
[qemu.git] / hw / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
783753fd 26#include "pci_bridge.h"
cfb0a50a 27#include "pci_internals.h"
376253ec 28#include "monitor.h"
87ecb68b 29#include "net.h"
880345c4 30#include "sysemu.h"
c2039bd0 31#include "loader.h"
163c8a59 32#include "qemu-objects.h"
bf1b0071 33#include "range.h"
69b91039
FB
34
35//#define DEBUG_PCI
d8d2e079 36#ifdef DEBUG_PCI
2e49d64a 37# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
38#else
39# define PCI_DPRINTF(format, ...) do { } while (0)
40#endif
69b91039 41
10c4c98a 42static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
4f43c1ff 43static char *pcibus_get_dev_path(DeviceState *dev);
5e0259e7 44static char *pcibus_get_fw_dev_path(DeviceState *dev);
9bb33586 45static int pcibus_reset(BusState *qbus);
10c4c98a 46
cfb0a50a 47struct BusInfo pci_bus_info = {
10c4c98a
GH
48 .name = "PCI",
49 .size = sizeof(PCIBus),
50 .print_dev = pcibus_dev_print,
4f43c1ff 51 .get_dev_path = pcibus_get_dev_path,
5e0259e7 52 .get_fw_dev_path = pcibus_get_fw_dev_path,
9bb33586 53 .reset = pcibus_reset,
ee6847d1 54 .props = (Property[]) {
54586bd1 55 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
8c52c8f3 56 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
88169ddf 57 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
49823868
IY
58 DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present,
59 QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false),
b1aeb926
IY
60 DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present,
61 QEMU_PCI_CAP_SERR_BITNR, true),
54586bd1 62 DEFINE_PROP_END_OF_LIST()
ee6847d1 63 }
30468f78 64};
69b91039 65
1941d19c 66static void pci_update_mappings(PCIDevice *d);
d537cf6c 67static void pci_set_irq(void *opaque, int irq_num, int level);
ab85ceb1 68static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom);
230741dc 69static void pci_del_option_rom(PCIDevice *pdev);
1941d19c 70
d350d97d
AL
71static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
72static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a
IY
73
74struct PCIHostBus {
75 int domain;
76 struct PCIBus *bus;
77 QLIST_ENTRY(PCIHostBus) next;
78};
79static QLIST_HEAD(, PCIHostBus) host_buses;
30468f78 80
2d1e9f96
JQ
81static const VMStateDescription vmstate_pcibus = {
82 .name = "PCIBUS",
83 .version_id = 1,
84 .minimum_version_id = 1,
85 .minimum_version_id_old = 1,
86 .fields = (VMStateField []) {
87 VMSTATE_INT32_EQUAL(nirq, PCIBus),
c7bde572 88 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
2d1e9f96 89 VMSTATE_END_OF_LIST()
52fc1d83 90 }
2d1e9f96 91};
52fc1d83 92
b3b11697 93static int pci_bar(PCIDevice *d, int reg)
5330de09 94{
b3b11697
IY
95 uint8_t type;
96
97 if (reg != PCI_ROM_SLOT)
98 return PCI_BASE_ADDRESS_0 + reg * 4;
99
100 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
101 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
102}
103
d036bb21
MT
104static inline int pci_irq_state(PCIDevice *d, int irq_num)
105{
106 return (d->irq_state >> irq_num) & 0x1;
107}
108
109static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
110{
111 d->irq_state &= ~(0x1 << irq_num);
112 d->irq_state |= level << irq_num;
113}
114
115static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
116{
117 PCIBus *bus;
118 for (;;) {
119 bus = pci_dev->bus;
120 irq_num = bus->map_irq(pci_dev, irq_num);
121 if (bus->set_irq)
122 break;
123 pci_dev = bus->parent_dev;
124 }
125 bus->irq_count[irq_num] += change;
126 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
127}
128
9ddf8437
IY
129int pci_bus_get_irq_level(PCIBus *bus, int irq_num)
130{
131 assert(irq_num >= 0);
132 assert(irq_num < bus->nirq);
133 return !!bus->irq_count[irq_num];
134}
135
f9bf77dd
MT
136/* Update interrupt status bit in config space on interrupt
137 * state change. */
138static void pci_update_irq_status(PCIDevice *dev)
139{
140 if (dev->irq_state) {
141 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
142 } else {
143 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
144 }
145}
146
4c92325b
IY
147void pci_device_deassert_intx(PCIDevice *dev)
148{
149 int i;
150 for (i = 0; i < PCI_NUM_PINS; ++i) {
151 qemu_set_irq(dev->irq[i], 0);
152 }
153}
154
0ead87c8
IY
155/*
156 * This function is called on #RST and FLR.
157 * FLR if PCI_EXP_DEVCTL_BCR_FLR is set
158 */
159void pci_device_reset(PCIDevice *dev)
5330de09 160{
c0b1905b 161 int r;
9bb33586
IY
162 /* TODO: call the below unconditionally once all pci devices
163 * are qdevified */
164 if (dev->qdev.info) {
165 qdev_reset_all(&dev->qdev);
166 }
c0b1905b 167
d036bb21 168 dev->irq_state = 0;
f9bf77dd 169 pci_update_irq_status(dev);
4c92325b 170 pci_device_deassert_intx(dev);
ebabb67a 171 /* Clear all writable bits */
99443c21 172 pci_word_test_and_clear_mask(dev->config + PCI_COMMAND,
f9aebe2e
MT
173 pci_get_word(dev->wmask + PCI_COMMAND) |
174 pci_get_word(dev->w1cmask + PCI_COMMAND));
89d437df
IY
175 pci_word_test_and_clear_mask(dev->config + PCI_STATUS,
176 pci_get_word(dev->wmask + PCI_STATUS) |
177 pci_get_word(dev->w1cmask + PCI_STATUS));
c0b1905b
MT
178 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
179 dev->config[PCI_INTERRUPT_LINE] = 0x0;
180 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
71ebd6dc
IY
181 PCIIORegion *region = &dev->io_regions[r];
182 if (!region->size) {
c0b1905b
MT
183 continue;
184 }
71ebd6dc
IY
185
186 if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) &&
187 region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
188 pci_set_quad(dev->config + pci_bar(dev, r), region->type);
189 } else {
190 pci_set_long(dev->config + pci_bar(dev, r), region->type);
191 }
c0b1905b
MT
192 }
193 pci_update_mappings(dev);
5330de09
MT
194}
195
9bb33586
IY
196/*
197 * Trigger pci bus reset under a given bus.
198 * To be called on RST# assert.
199 */
200void pci_bus_reset(PCIBus *bus)
6eaa6847 201{
6eaa6847
GN
202 int i;
203
204 for (i = 0; i < bus->nirq; i++) {
205 bus->irq_count[i] = 0;
206 }
5330de09
MT
207 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
208 if (bus->devices[i]) {
209 pci_device_reset(bus->devices[i]);
210 }
6eaa6847
GN
211 }
212}
213
9bb33586
IY
214static int pcibus_reset(BusState *qbus)
215{
216 pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus));
217
218 /* topology traverse is done by pci_bus_reset().
219 Tell qbus/qdev walker not to traverse the tree */
220 return 1;
221}
222
e822a52a
IY
223static void pci_host_bus_register(int domain, PCIBus *bus)
224{
225 struct PCIHostBus *host;
226 host = qemu_mallocz(sizeof(*host));
227 host->domain = domain;
228 host->bus = bus;
229 QLIST_INSERT_HEAD(&host_buses, host, next);
230}
231
c469e1dd 232PCIBus *pci_find_root_bus(int domain)
e822a52a
IY
233{
234 struct PCIHostBus *host;
235
236 QLIST_FOREACH(host, &host_buses, next) {
237 if (host->domain == domain) {
238 return host->bus;
239 }
240 }
241
242 return NULL;
243}
244
e075e788
IY
245int pci_find_domain(const PCIBus *bus)
246{
247 PCIDevice *d;
248 struct PCIHostBus *host;
249
250 /* obtain root bus */
251 while ((d = bus->parent_dev) != NULL) {
252 bus = d->bus;
253 }
254
255 QLIST_FOREACH(host, &host_buses, next) {
256 if (host->bus == bus) {
257 return host->domain;
258 }
259 }
260
261 abort(); /* should not be reached */
262 return -1;
263}
264
21eea4b3 265void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
1e39101c 266 const char *name,
aee97b84
AK
267 MemoryRegion *address_space_mem,
268 MemoryRegion *address_space_io,
1e39101c 269 uint8_t devfn_min)
30468f78 270{
21eea4b3 271 qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
6fa84913 272 assert(PCI_FUNC(devfn_min) == 0);
502a5395 273 bus->devfn_min = devfn_min;
5968eca3
AK
274 bus->address_space_mem = address_space_mem;
275 bus->address_space_io = address_space_io;
e822a52a
IY
276
277 /* host bridge */
278 QLIST_INIT(&bus->child);
279 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
280
0be71e32 281 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
21eea4b3
GH
282}
283
1e39101c 284PCIBus *pci_bus_new(DeviceState *parent, const char *name,
aee97b84
AK
285 MemoryRegion *address_space_mem,
286 MemoryRegion *address_space_io,
287 uint8_t devfn_min)
21eea4b3
GH
288{
289 PCIBus *bus;
290
291 bus = qemu_mallocz(sizeof(*bus));
292 bus->qbus.qdev_allocated = 1;
aee97b84
AK
293 pci_bus_new_inplace(bus, parent, name, address_space_mem,
294 address_space_io, devfn_min);
21eea4b3
GH
295 return bus;
296}
297
298void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
299 void *irq_opaque, int nirq)
300{
301 bus->set_irq = set_irq;
302 bus->map_irq = map_irq;
303 bus->irq_opaque = irq_opaque;
304 bus->nirq = nirq;
305 bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
306}
307
87c30546 308void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
ee995ffb
GH
309{
310 bus->qbus.allow_hotplug = 1;
311 bus->hotplug = hotplug;
87c30546 312 bus->hotplug_qdev = qdev;
ee995ffb
GH
313}
314
2e01c8cf
BS
315void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base)
316{
317 bus->mem_base = base;
318}
319
21eea4b3
GH
320PCIBus *pci_register_bus(DeviceState *parent, const char *name,
321 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
1e39101c 322 void *irq_opaque,
aee97b84
AK
323 MemoryRegion *address_space_mem,
324 MemoryRegion *address_space_io,
1e39101c 325 uint8_t devfn_min, int nirq)
21eea4b3
GH
326{
327 PCIBus *bus;
328
aee97b84
AK
329 bus = pci_bus_new(parent, name, address_space_mem,
330 address_space_io, devfn_min);
21eea4b3 331 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
332 return bus;
333}
69b91039 334
502a5395
PB
335int pci_bus_num(PCIBus *s)
336{
e94ff650
IY
337 if (!s->parent_dev)
338 return 0; /* pci host bridge */
339 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
340}
341
73534f2f 342static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 343{
73534f2f 344 PCIDevice *s = container_of(pv, PCIDevice, config);
a9f49946 345 uint8_t *config;
52fc1d83
AZ
346 int i;
347
a9f49946
IY
348 assert(size == pci_config_size(s));
349 config = qemu_malloc(size);
350
351 qemu_get_buffer(f, config, size);
352 for (i = 0; i < size; ++i) {
f9aebe2e
MT
353 if ((config[i] ^ s->config[i]) &
354 s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) {
a9f49946 355 qemu_free(config);
bd4b65ee 356 return -EINVAL;
a9f49946
IY
357 }
358 }
359 memcpy(s->config, config, size);
bd4b65ee 360
1941d19c 361 pci_update_mappings(s);
52fc1d83 362
a9f49946 363 qemu_free(config);
30ca2aab
FB
364 return 0;
365}
366
73534f2f 367/* just put buffer */
84e2e3eb 368static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 369{
dbe73d7f 370 const uint8_t **v = pv;
a9f49946 371 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 372 qemu_put_buffer(f, *v, size);
73534f2f
JQ
373}
374
375static VMStateInfo vmstate_info_pci_config = {
376 .name = "pci config",
377 .get = get_pci_config_device,
378 .put = put_pci_config_device,
379};
380
d036bb21
MT
381static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
382{
c3f8f611 383 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
384 uint32_t irq_state[PCI_NUM_PINS];
385 int i;
386 for (i = 0; i < PCI_NUM_PINS; ++i) {
387 irq_state[i] = qemu_get_be32(f);
388 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
389 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
390 irq_state[i]);
391 return -EINVAL;
392 }
393 }
394
395 for (i = 0; i < PCI_NUM_PINS; ++i) {
396 pci_set_irq_state(s, i, irq_state[i]);
397 }
398
399 return 0;
400}
401
402static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
403{
404 int i;
c3f8f611 405 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
406
407 for (i = 0; i < PCI_NUM_PINS; ++i) {
408 qemu_put_be32(f, pci_irq_state(s, i));
409 }
410}
411
412static VMStateInfo vmstate_info_pci_irq_state = {
413 .name = "pci irq state",
414 .get = get_pci_irq_state,
415 .put = put_pci_irq_state,
416};
417
73534f2f
JQ
418const VMStateDescription vmstate_pci_device = {
419 .name = "PCIDevice",
420 .version_id = 2,
421 .minimum_version_id = 1,
422 .minimum_version_id_old = 1,
423 .fields = (VMStateField []) {
424 VMSTATE_INT32_LE(version_id, PCIDevice),
a9f49946
IY
425 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
426 vmstate_info_pci_config,
427 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
428 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
429 vmstate_info_pci_irq_state,
430 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
431 VMSTATE_END_OF_LIST()
432 }
433};
434
435const VMStateDescription vmstate_pcie_device = {
436 .name = "PCIDevice",
437 .version_id = 2,
438 .minimum_version_id = 1,
439 .minimum_version_id_old = 1,
440 .fields = (VMStateField []) {
441 VMSTATE_INT32_LE(version_id, PCIDevice),
442 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
443 vmstate_info_pci_config,
444 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
445 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
446 vmstate_info_pci_irq_state,
447 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
448 VMSTATE_END_OF_LIST()
449 }
450};
451
a9f49946
IY
452static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
453{
454 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
455}
456
73534f2f
JQ
457void pci_device_save(PCIDevice *s, QEMUFile *f)
458{
f9bf77dd
MT
459 /* Clear interrupt status bit: it is implicit
460 * in irq_state which we are saving.
461 * This makes us compatible with old devices
462 * which never set or clear this bit. */
463 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
a9f49946 464 vmstate_save_state(f, pci_get_vmstate(s), s);
f9bf77dd
MT
465 /* Restore the interrupt status bit. */
466 pci_update_irq_status(s);
73534f2f
JQ
467}
468
469int pci_device_load(PCIDevice *s, QEMUFile *f)
470{
f9bf77dd
MT
471 int ret;
472 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
473 /* Restore the interrupt status bit. */
474 pci_update_irq_status(s);
475 return ret;
73534f2f
JQ
476}
477
5e434f4e 478static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
d350d97d 479{
5e434f4e
IY
480 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
481 pci_default_sub_vendor_id);
482 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
483 pci_default_sub_device_id);
d350d97d
AL
484}
485
880345c4 486/*
43c945f1
IY
487 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL
488 * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error
880345c4 489 */
43c945f1
IY
490int pci_parse_devaddr(const char *addr, int *domp, int *busp,
491 unsigned int *slotp, unsigned int *funcp)
880345c4
AL
492{
493 const char *p;
494 char *e;
495 unsigned long val;
496 unsigned long dom = 0, bus = 0;
43c945f1
IY
497 unsigned int slot = 0;
498 unsigned int func = 0;
880345c4
AL
499
500 p = addr;
501 val = strtoul(p, &e, 16);
502 if (e == p)
503 return -1;
504 if (*e == ':') {
505 bus = val;
506 p = e + 1;
507 val = strtoul(p, &e, 16);
508 if (e == p)
509 return -1;
510 if (*e == ':') {
511 dom = bus;
512 bus = val;
513 p = e + 1;
514 val = strtoul(p, &e, 16);
515 if (e == p)
516 return -1;
517 }
518 }
519
880345c4
AL
520 slot = val;
521
43c945f1
IY
522 if (funcp != NULL) {
523 if (*e != '.')
524 return -1;
525
526 p = e + 1;
527 val = strtoul(p, &e, 16);
528 if (e == p)
529 return -1;
530
531 func = val;
532 }
533
534 /* if funcp == NULL func is 0 */
535 if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7)
536 return -1;
537
880345c4
AL
538 if (*e)
539 return -1;
540
541 /* Note: QEMU doesn't implement domains other than 0 */
c469e1dd 542 if (!pci_find_bus(pci_find_root_bus(dom), bus))
880345c4
AL
543 return -1;
544
545 *domp = dom;
546 *busp = bus;
547 *slotp = slot;
43c945f1
IY
548 if (funcp != NULL)
549 *funcp = func;
880345c4
AL
550 return 0;
551}
552
e9283f8b
JK
553int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
554 unsigned *slotp)
880345c4 555{
e9283f8b
JK
556 /* strip legacy tag */
557 if (!strncmp(addr, "pci_addr=", 9)) {
558 addr += 9;
559 }
43c945f1 560 if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) {
e9283f8b 561 monitor_printf(mon, "Invalid pci address\n");
880345c4 562 return -1;
e9283f8b
JK
563 }
564 return 0;
880345c4
AL
565}
566
49bd1458 567PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
5607c388
MA
568{
569 int dom, bus;
570 unsigned slot;
571
572 if (!devaddr) {
573 *devfnp = -1;
c469e1dd 574 return pci_find_bus(pci_find_root_bus(0), 0);
5607c388
MA
575 }
576
43c945f1 577 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) {
5607c388
MA
578 return NULL;
579 }
580
6ff534b6 581 *devfnp = PCI_DEVFN(slot, 0);
e075e788 582 return pci_find_bus(pci_find_root_bus(dom), bus);
5607c388
MA
583}
584
bd4b65ee
MT
585static void pci_init_cmask(PCIDevice *dev)
586{
587 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
588 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
589 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
590 dev->cmask[PCI_REVISION_ID] = 0xff;
591 dev->cmask[PCI_CLASS_PROG] = 0xff;
592 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
593 dev->cmask[PCI_HEADER_TYPE] = 0xff;
594 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
595}
596
b7ee1603
MT
597static void pci_init_wmask(PCIDevice *dev)
598{
a9f49946
IY
599 int config_size = pci_config_size(dev);
600
b7ee1603
MT
601 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
602 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 603 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
604 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
605 PCI_COMMAND_INTX_DISABLE);
b1aeb926
IY
606 if (dev->cap_present & QEMU_PCI_CAP_SERR) {
607 pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR);
608 }
3e21ffc9
IY
609
610 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
611 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
612}
613
89d437df
IY
614static void pci_init_w1cmask(PCIDevice *dev)
615{
616 /*
f6bdfcc9 617 * Note: It's okay to set w1cmask even for readonly bits as
89d437df
IY
618 * long as their value is hardwired to 0.
619 */
620 pci_set_word(dev->w1cmask + PCI_STATUS,
621 PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT |
622 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT |
623 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY);
624}
625
fb231628
IY
626static void pci_init_wmask_bridge(PCIDevice *d)
627{
628 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
629 PCI_SEC_LETENCY_TIMER */
630 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
631
632 /* base and limit */
633 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
634 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
635 pci_set_word(d->wmask + PCI_MEMORY_BASE,
636 PCI_MEMORY_RANGE_MASK & 0xffff);
637 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
638 PCI_MEMORY_RANGE_MASK & 0xffff);
639 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
640 PCI_PREF_RANGE_MASK & 0xffff);
641 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
642 PCI_PREF_RANGE_MASK & 0xffff);
643
644 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
645 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
646
f6bdfcc9
MT
647/* TODO: add this define to pci_regs.h in linux and then in qemu. */
648#define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */
649#define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */
650#define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */
651#define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */
652#define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */
653 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL,
654 PCI_BRIDGE_CTL_PARITY |
655 PCI_BRIDGE_CTL_SERR |
656 PCI_BRIDGE_CTL_ISA |
657 PCI_BRIDGE_CTL_VGA |
658 PCI_BRIDGE_CTL_VGA_16BIT |
659 PCI_BRIDGE_CTL_MASTER_ABORT |
660 PCI_BRIDGE_CTL_BUS_RESET |
661 PCI_BRIDGE_CTL_FAST_BACK |
662 PCI_BRIDGE_CTL_DISCARD |
663 PCI_BRIDGE_CTL_SEC_DISCARD |
f6bdfcc9
MT
664 PCI_BRIDGE_CTL_DISCARD_SERR);
665 /* Below does not do anything as we never set this bit, put here for
666 * completeness. */
667 pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL,
668 PCI_BRIDGE_CTL_DISCARD_STATUS);
fb231628
IY
669}
670
6eab3de1
IY
671static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev)
672{
673 uint8_t slot = PCI_SLOT(dev->devfn);
674 uint8_t func;
675
676 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
677 dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
678 }
679
680 /*
b0cd712c 681 * multifunction bit is interpreted in two ways as follows.
6eab3de1
IY
682 * - all functions must set the bit to 1.
683 * Example: Intel X53
684 * - function 0 must set the bit, but the rest function (> 0)
685 * is allowed to leave the bit to 0.
686 * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10,
687 *
688 * So OS (at least Linux) checks the bit of only function 0,
689 * and doesn't see the bit of function > 0.
690 *
691 * The below check allows both interpretation.
692 */
693 if (PCI_FUNC(dev->devfn)) {
694 PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)];
695 if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) {
696 /* function 0 should set multifunction bit */
697 error_report("PCI: single function device can't be populated "
698 "in function %x.%x", slot, PCI_FUNC(dev->devfn));
699 return -1;
700 }
701 return 0;
702 }
703
704 if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
705 return 0;
706 }
707 /* function 0 indicates single function, so function > 0 must be NULL */
708 for (func = 1; func < PCI_FUNC_MAX; ++func) {
709 if (bus->devices[PCI_DEVFN(slot, func)]) {
710 error_report("PCI: %x.0 indicates single function, "
711 "but %x.%x is already populated.",
712 slot, slot, func);
713 return -1;
714 }
715 }
716 return 0;
717}
718
a9f49946
IY
719static void pci_config_alloc(PCIDevice *pci_dev)
720{
721 int config_size = pci_config_size(pci_dev);
722
723 pci_dev->config = qemu_mallocz(config_size);
724 pci_dev->cmask = qemu_mallocz(config_size);
725 pci_dev->wmask = qemu_mallocz(config_size);
92ba5f51 726 pci_dev->w1cmask = qemu_mallocz(config_size);
a9f49946
IY
727 pci_dev->used = qemu_mallocz(config_size);
728}
729
730static void pci_config_free(PCIDevice *pci_dev)
731{
732 qemu_free(pci_dev->config);
733 qemu_free(pci_dev->cmask);
734 qemu_free(pci_dev->wmask);
92ba5f51 735 qemu_free(pci_dev->w1cmask);
a9f49946
IY
736 qemu_free(pci_dev->used);
737}
738
69b91039 739/* -1 for devfn means auto assign */
6b1b92d3
PB
740static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
741 const char *name, int devfn,
113f89df 742 const PCIDeviceInfo *info)
69b91039 743{
113f89df
IY
744 PCIConfigReadFunc *config_read = info->config_read;
745 PCIConfigWriteFunc *config_write = info->config_write;
746
69b91039 747 if (devfn < 0) {
b47b0706 748 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
6fa84913 749 devfn += PCI_FUNC_MAX) {
30468f78 750 if (!bus->devices[devfn])
69b91039
FB
751 goto found;
752 }
3709c1b7 753 error_report("PCI: no slot/function available for %s, all in use", name);
09e3acc6 754 return NULL;
69b91039 755 found: ;
07b7d053 756 } else if (bus->devices[devfn]) {
3709c1b7
DB
757 error_report("PCI: slot %d function %d not available for %s, in use by %s",
758 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
09e3acc6 759 return NULL;
69b91039 760 }
30468f78 761 pci_dev->bus = bus;
69b91039
FB
762 pci_dev->devfn = devfn;
763 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 764 pci_dev->irq_state = 0;
a9f49946 765 pci_config_alloc(pci_dev);
fb231628 766
113f89df
IY
767 pci_config_set_vendor_id(pci_dev->config, info->vendor_id);
768 pci_config_set_device_id(pci_dev->config, info->device_id);
769 pci_config_set_revision(pci_dev->config, info->revision);
770 pci_config_set_class(pci_dev->config, info->class_id);
771
772 if (!info->is_bridge) {
773 if (info->subsystem_vendor_id || info->subsystem_id) {
774 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
775 info->subsystem_vendor_id);
776 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
777 info->subsystem_id);
778 } else {
779 pci_set_default_subsystem_id(pci_dev);
780 }
781 } else {
782 /* subsystem_vendor_id/subsystem_id are only for header type 0 */
783 assert(!info->subsystem_vendor_id);
784 assert(!info->subsystem_id);
fb231628 785 }
bd4b65ee 786 pci_init_cmask(pci_dev);
b7ee1603 787 pci_init_wmask(pci_dev);
89d437df 788 pci_init_w1cmask(pci_dev);
113f89df 789 if (info->is_bridge) {
fb231628
IY
790 pci_init_wmask_bridge(pci_dev);
791 }
6eab3de1
IY
792 if (pci_init_multifunction(bus, pci_dev)) {
793 pci_config_free(pci_dev);
794 return NULL;
795 }
0ac32c83
FB
796
797 if (!config_read)
798 config_read = pci_default_read_config;
799 if (!config_write)
800 config_write = pci_default_write_config;
69b91039
FB
801 pci_dev->config_read = config_read;
802 pci_dev->config_write = config_write;
30468f78 803 bus->devices[devfn] = pci_dev;
e369cad7 804 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
f16c4abf 805 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
806 return pci_dev;
807}
808
925fe64a
AW
809static void do_pci_unregister_device(PCIDevice *pci_dev)
810{
811 qemu_free_irqs(pci_dev->irq);
812 pci_dev->bus->devices[pci_dev->devfn] = NULL;
813 pci_config_free(pci_dev);
814}
815
113f89df 816/* TODO: obsolete. eliminate this once all pci devices are qdevifed. */
6b1b92d3
PB
817PCIDevice *pci_register_device(PCIBus *bus, const char *name,
818 int instance_size, int devfn,
819 PCIConfigReadFunc *config_read,
820 PCIConfigWriteFunc *config_write)
821{
822 PCIDevice *pci_dev;
113f89df
IY
823 PCIDeviceInfo info = {
824 .config_read = config_read,
825 .config_write = config_write,
826 };
6b1b92d3
PB
827
828 pci_dev = qemu_mallocz(instance_size);
113f89df 829 pci_dev = do_pci_register_device(pci_dev, bus, name, devfn, &info);
09e3acc6
GH
830 if (pci_dev == NULL) {
831 hw_error("PCI: can't register device\n");
832 }
6b1b92d3
PB
833 return pci_dev;
834}
2e01c8cf
BS
835
836static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus,
837 target_phys_addr_t addr)
5851e08c 838{
2e01c8cf 839 return addr + bus->mem_base;
5851e08c
AL
840}
841
842static void pci_unregister_io_regions(PCIDevice *pci_dev)
843{
844 PCIIORegion *r;
845 int i;
846
847 for(i = 0; i < PCI_NUM_REGIONS; i++) {
848 r = &pci_dev->io_regions[i];
182f9c8a 849 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 850 continue;
03952339 851 memory_region_del_subregion(r->address_space, r->memory);
5851e08c
AL
852 }
853}
854
a36a344d 855static int pci_unregister_device(DeviceState *dev)
5851e08c 856{
a36a344d 857 PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
e3936fa5 858 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
5851e08c
AL
859 int ret = 0;
860
e3936fa5
GH
861 if (info->exit)
862 ret = info->exit(pci_dev);
5851e08c
AL
863 if (ret)
864 return ret;
865
866 pci_unregister_io_regions(pci_dev);
230741dc 867 pci_del_option_rom(pci_dev);
be7052c2 868 qemu_free(pci_dev->romfile);
925fe64a 869 do_pci_unregister_device(pci_dev);
5851e08c
AL
870 return 0;
871}
872
e824b2cc
AK
873void pci_register_bar(PCIDevice *pci_dev, int region_num,
874 uint8_t type, MemoryRegion *memory)
69b91039
FB
875{
876 PCIIORegion *r;
d7ce493a 877 uint32_t addr;
5a9ff381 878 uint64_t wmask;
cfc0be25 879 pcibus_t size = memory_region_size(memory);
a4c20c6a 880
2bbb9c2f
IY
881 assert(region_num >= 0);
882 assert(region_num < PCI_NUM_REGIONS);
a4c20c6a
AL
883 if (size & (size-1)) {
884 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 885 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
886 exit(1);
887 }
888
69b91039 889 r = &pci_dev->io_regions[region_num];
182f9c8a 890 r->addr = PCI_BAR_UNMAPPED;
69b91039 891 r->size = size;
a0c7a97e 892 r->filtered_size = size;
69b91039 893 r->type = type;
79ff8cb0 894 r->memory = NULL;
b7ee1603
MT
895
896 wmask = ~(size - 1);
b3b11697 897 addr = pci_bar(pci_dev, region_num);
d7ce493a 898 if (region_num == PCI_ROM_SLOT) {
ebabb67a 899 /* ROM enable bit is writable */
5330de09 900 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 901 }
b0ff8eb2 902 pci_set_long(pci_dev->config + addr, type);
14421258
IY
903 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
904 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
905 pci_set_quad(pci_dev->wmask + addr, wmask);
906 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
907 } else {
908 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
909 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
910 }
79ff8cb0 911 pci_dev->io_regions[region_num].memory = memory;
5968eca3 912 pci_dev->io_regions[region_num].address_space
cfc0be25 913 = type & PCI_BASE_ADDRESS_SPACE_IO
5968eca3
AK
914 ? pci_dev->bus->address_space_io
915 : pci_dev->bus->address_space_mem;
79ff8cb0
AK
916}
917
16a96f28
AK
918pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num)
919{
920 return pci_dev->io_regions[region_num].addr;
921}
922
a0c7a97e
IY
923static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size,
924 uint8_t type)
925{
926 pcibus_t base = *addr;
927 pcibus_t limit = *addr + *size - 1;
928 PCIDevice *br;
929
930 for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) {
931 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
932
933 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
934 if (!(cmd & PCI_COMMAND_IO)) {
935 goto no_map;
936 }
937 } else {
938 if (!(cmd & PCI_COMMAND_MEMORY)) {
939 goto no_map;
940 }
941 }
942
943 base = MAX(base, pci_bridge_get_base(br, type));
944 limit = MIN(limit, pci_bridge_get_limit(br, type));
945 }
946
947 if (base > limit) {
88a95564 948 goto no_map;
a0c7a97e 949 }
88a95564
MT
950 *addr = base;
951 *size = limit - base + 1;
952 return;
953no_map:
954 *addr = PCI_BAR_UNMAPPED;
955 *size = 0;
a0c7a97e
IY
956}
957
876a350d
MT
958static pcibus_t pci_bar_address(PCIDevice *d,
959 int reg, uint8_t type, pcibus_t size)
960{
961 pcibus_t new_addr, last_addr;
962 int bar = pci_bar(d, reg);
963 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
964
965 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
966 if (!(cmd & PCI_COMMAND_IO)) {
967 return PCI_BAR_UNMAPPED;
968 }
969 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
970 last_addr = new_addr + size - 1;
971 /* NOTE: we have only 64K ioports on PC */
972 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
973 return PCI_BAR_UNMAPPED;
974 }
975 return new_addr;
976 }
977
978 if (!(cmd & PCI_COMMAND_MEMORY)) {
979 return PCI_BAR_UNMAPPED;
980 }
981 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
982 new_addr = pci_get_quad(d->config + bar);
983 } else {
984 new_addr = pci_get_long(d->config + bar);
985 }
986 /* the ROM slot has a specific enable bit */
987 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
988 return PCI_BAR_UNMAPPED;
989 }
990 new_addr &= ~(size - 1);
991 last_addr = new_addr + size - 1;
992 /* NOTE: we do not support wrapping */
993 /* XXX: as we cannot support really dynamic
994 mappings, we handle specific values as invalid
995 mappings. */
996 if (last_addr <= new_addr || new_addr == 0 ||
997 last_addr == PCI_BAR_UNMAPPED) {
998 return PCI_BAR_UNMAPPED;
999 }
1000
1001 /* Now pcibus_t is 64bit.
1002 * Check if 32 bit BAR wraps around explicitly.
1003 * Without this, PC ide doesn't work well.
1004 * TODO: remove this work around.
1005 */
1006 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
1007 return PCI_BAR_UNMAPPED;
1008 }
1009
1010 /*
1011 * OS is allowed to set BAR beyond its addressable
1012 * bits. For example, 32 bit OS can set 64bit bar
1013 * to >4G. Check it. TODO: we might need to support
1014 * it in the future for e.g. PAE.
1015 */
1016 if (last_addr >= TARGET_PHYS_ADDR_MAX) {
1017 return PCI_BAR_UNMAPPED;
1018 }
1019
1020 return new_addr;
1021}
1022
0ac32c83
FB
1023static void pci_update_mappings(PCIDevice *d)
1024{
1025 PCIIORegion *r;
876a350d 1026 int i;
c71b5b4a 1027 pcibus_t new_addr, filtered_size;
3b46e624 1028
8a8696a3 1029 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 1030 r = &d->io_regions[i];
a9688570
IY
1031
1032 /* this region isn't registered */
ec503442 1033 if (!r->size)
a9688570
IY
1034 continue;
1035
876a350d 1036 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570 1037
a0c7a97e
IY
1038 /* bridge filtering */
1039 filtered_size = r->size;
1040 if (new_addr != PCI_BAR_UNMAPPED) {
1041 pci_bridge_filter(d, &new_addr, &filtered_size, r->type);
1042 }
1043
a9688570 1044 /* This bar isn't changed */
a0c7a97e 1045 if (new_addr == r->addr && filtered_size == r->filtered_size)
a9688570
IY
1046 continue;
1047
1048 /* now do the real mapping */
1049 if (r->addr != PCI_BAR_UNMAPPED) {
03952339 1050 memory_region_del_subregion(r->address_space, r->memory);
0ac32c83 1051 }
a9688570 1052 r->addr = new_addr;
a0c7a97e 1053 r->filtered_size = filtered_size;
a9688570 1054 if (r->addr != PCI_BAR_UNMAPPED) {
a0c7a97e
IY
1055 /*
1056 * TODO: currently almost all the map funcions assumes
1057 * filtered_size == size and addr & ~(size - 1) == addr.
1058 * However with bridge filtering, they aren't always true.
1059 * Teach them such cases, such that filtered_size < size and
1060 * addr & (size - 1) != 0.
1061 */
cf616802 1062 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
50181f10
AK
1063 memory_region_add_subregion_overlap(r->address_space,
1064 r->addr,
1065 r->memory,
1066 1);
cf616802 1067 } else {
50181f10
AK
1068 memory_region_add_subregion_overlap(r->address_space,
1069 pci_to_cpu_addr(d->bus,
1070 r->addr),
1071 r->memory,
1072 1);
cf616802 1073 }
a9688570 1074 }
0ac32c83
FB
1075 }
1076}
1077
a7b15a5c
MT
1078static inline int pci_irq_disabled(PCIDevice *d)
1079{
1080 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
1081}
1082
1083/* Called after interrupt disabled field update in config space,
1084 * assert/deassert interrupts if necessary.
1085 * Gets original interrupt disable bit value (before update). */
1086static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1087{
1088 int i, disabled = pci_irq_disabled(d);
1089 if (disabled == was_irq_disabled)
1090 return;
1091 for (i = 0; i < PCI_NUM_PINS; ++i) {
1092 int state = pci_irq_state(d, i);
1093 pci_change_irq_level(d, i, disabled ? -state : state);
1094 }
1095}
1096
5fafdf24 1097uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 1098 uint32_t address, int len)
69b91039 1099{
5029fe12 1100 uint32_t val = 0;
42e4126b 1101
5029fe12
IY
1102 memcpy(&val, d->config + address, len);
1103 return le32_to_cpu(val);
0ac32c83
FB
1104}
1105
b7ee1603 1106void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
0ac32c83 1107{
a7b15a5c 1108 int i, was_irq_disabled = pci_irq_disabled(d);
0ac32c83 1109
42e4126b 1110 for (i = 0; i < l; val >>= 8, ++i) {
91011d4f 1111 uint8_t wmask = d->wmask[addr + i];
92ba5f51
IY
1112 uint8_t w1cmask = d->w1cmask[addr + i];
1113 assert(!(wmask & w1cmask));
91011d4f 1114 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
92ba5f51 1115 d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */
0ac32c83 1116 }
260c0cd3 1117 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1118 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1119 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1120 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1121 pci_update_mappings(d);
a7b15a5c
MT
1122
1123 if (range_covers_byte(addr, l, PCI_COMMAND))
1124 pci_update_irq_disabled(d, was_irq_disabled);
69b91039
FB
1125}
1126
502a5395
PB
1127/***********************************************************/
1128/* generic PCI irq support */
30468f78 1129
502a5395 1130/* 0 <= irq_num <= 3. level must be 0 or 1 */
d537cf6c 1131static void pci_set_irq(void *opaque, int irq_num, int level)
69b91039 1132{
a60380a5 1133 PCIDevice *pci_dev = opaque;
80b3ada7 1134 int change;
3b46e624 1135
d036bb21 1136 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1137 if (!change)
1138 return;
d2b59317 1139
d036bb21 1140 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1141 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1142 if (pci_irq_disabled(pci_dev))
1143 return;
d036bb21 1144 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1145}
1146
502a5395
PB
1147/***********************************************************/
1148/* monitor info on PCI */
0ac32c83 1149
6650ee6d
PB
1150typedef struct {
1151 uint16_t class;
1152 const char *desc;
5e0259e7
GN
1153 const char *fw_name;
1154 uint16_t fw_ign_bits;
6650ee6d
PB
1155} pci_class_desc;
1156
09bc878a 1157static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1158{
5e0259e7
GN
1159 { 0x0001, "VGA controller", "display"},
1160 { 0x0100, "SCSI controller", "scsi"},
1161 { 0x0101, "IDE controller", "ide"},
1162 { 0x0102, "Floppy controller", "fdc"},
1163 { 0x0103, "IPI controller", "ipi"},
1164 { 0x0104, "RAID controller", "raid"},
dcb5b19a
TS
1165 { 0x0106, "SATA controller"},
1166 { 0x0107, "SAS controller"},
1167 { 0x0180, "Storage controller"},
5e0259e7
GN
1168 { 0x0200, "Ethernet controller", "ethernet"},
1169 { 0x0201, "Token Ring controller", "token-ring"},
1170 { 0x0202, "FDDI controller", "fddi"},
1171 { 0x0203, "ATM controller", "atm"},
dcb5b19a 1172 { 0x0280, "Network controller"},
5e0259e7 1173 { 0x0300, "VGA controller", "display", 0x00ff},
dcb5b19a
TS
1174 { 0x0301, "XGA controller"},
1175 { 0x0302, "3D controller"},
1176 { 0x0380, "Display controller"},
5e0259e7
GN
1177 { 0x0400, "Video controller", "video"},
1178 { 0x0401, "Audio controller", "sound"},
dcb5b19a 1179 { 0x0402, "Phone"},
602ef4d9 1180 { 0x0403, "Audio controller", "sound"},
dcb5b19a 1181 { 0x0480, "Multimedia controller"},
5e0259e7
GN
1182 { 0x0500, "RAM controller", "memory"},
1183 { 0x0501, "Flash controller", "flash"},
dcb5b19a 1184 { 0x0580, "Memory controller"},
5e0259e7
GN
1185 { 0x0600, "Host bridge", "host"},
1186 { 0x0601, "ISA bridge", "isa"},
1187 { 0x0602, "EISA bridge", "eisa"},
1188 { 0x0603, "MC bridge", "mca"},
1189 { 0x0604, "PCI bridge", "pci"},
1190 { 0x0605, "PCMCIA bridge", "pcmcia"},
1191 { 0x0606, "NUBUS bridge", "nubus"},
1192 { 0x0607, "CARDBUS bridge", "cardbus"},
dcb5b19a
TS
1193 { 0x0608, "RACEWAY bridge"},
1194 { 0x0680, "Bridge"},
5e0259e7
GN
1195 { 0x0700, "Serial port", "serial"},
1196 { 0x0701, "Parallel port", "parallel"},
1197 { 0x0800, "Interrupt controller", "interrupt-controller"},
1198 { 0x0801, "DMA controller", "dma-controller"},
1199 { 0x0802, "Timer", "timer"},
1200 { 0x0803, "RTC", "rtc"},
1201 { 0x0900, "Keyboard", "keyboard"},
1202 { 0x0901, "Pen", "pen"},
1203 { 0x0902, "Mouse", "mouse"},
1204 { 0x0A00, "Dock station", "dock", 0x00ff},
1205 { 0x0B00, "i386 cpu", "cpu", 0x00ff},
1206 { 0x0c00, "Fireware contorller", "fireware"},
1207 { 0x0c01, "Access bus controller", "access-bus"},
1208 { 0x0c02, "SSA controller", "ssa"},
1209 { 0x0c03, "USB controller", "usb"},
1210 { 0x0c04, "Fibre channel controller", "fibre-channel"},
6650ee6d
PB
1211 { 0, NULL}
1212};
1213
163c8a59
LC
1214static void pci_for_each_device_under_bus(PCIBus *bus,
1215 void (*fn)(PCIBus *b, PCIDevice *d))
30468f78 1216{
163c8a59
LC
1217 PCIDevice *d;
1218 int devfn;
30468f78 1219
163c8a59
LC
1220 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1221 d = bus->devices[devfn];
1222 if (d) {
1223 fn(bus, d);
1224 }
1225 }
1226}
1227
1228void pci_for_each_device(PCIBus *bus, int bus_num,
1229 void (*fn)(PCIBus *b, PCIDevice *d))
1230{
1231 bus = pci_find_bus(bus, bus_num);
1232
1233 if (bus) {
1234 pci_for_each_device_under_bus(bus, fn);
1235 }
1236}
1237
1238static void pci_device_print(Monitor *mon, QDict *device)
1239{
1240 QDict *qdict;
1241 QListEntry *entry;
1242 uint64_t addr, size;
1243
1244 monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus"));
1245 monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n",
1246 qdict_get_int(device, "slot"),
1247 qdict_get_int(device, "function"));
376253ec 1248 monitor_printf(mon, " ");
163c8a59
LC
1249
1250 qdict = qdict_get_qdict(device, "class_info");
1251 if (qdict_haskey(qdict, "desc")) {
1252 monitor_printf(mon, "%s", qdict_get_str(qdict, "desc"));
6650ee6d 1253 } else {
163c8a59 1254 monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class"));
72cc6cfe 1255 }
30468f78 1256
163c8a59
LC
1257 qdict = qdict_get_qdict(device, "id");
1258 monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n",
1259 qdict_get_int(qdict, "device"),
1260 qdict_get_int(qdict, "vendor"));
1261
1262 if (qdict_haskey(device, "irq")) {
1263 monitor_printf(mon, " IRQ %" PRId64 ".\n",
1264 qdict_get_int(device, "irq"));
30468f78 1265 }
b4dccd8d 1266
163c8a59
LC
1267 if (qdict_haskey(device, "pci_bridge")) {
1268 QDict *info;
1269
1270 qdict = qdict_get_qdict(device, "pci_bridge");
1271
1272 info = qdict_get_qdict(qdict, "bus");
1273 monitor_printf(mon, " BUS %" PRId64 ".\n",
1274 qdict_get_int(info, "number"));
1275 monitor_printf(mon, " secondary bus %" PRId64 ".\n",
1276 qdict_get_int(info, "secondary"));
1277 monitor_printf(mon, " subordinate bus %" PRId64 ".\n",
1278 qdict_get_int(info, "subordinate"));
b4dccd8d 1279
163c8a59 1280 info = qdict_get_qdict(qdict, "io_range");
b4dccd8d 1281 monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n",
163c8a59
LC
1282 qdict_get_int(info, "base"),
1283 qdict_get_int(info, "limit"));
b4dccd8d 1284
163c8a59 1285 info = qdict_get_qdict(qdict, "memory_range");
b4dccd8d
IY
1286 monitor_printf(mon,
1287 " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n",
163c8a59
LC
1288 qdict_get_int(info, "base"),
1289 qdict_get_int(info, "limit"));
b4dccd8d 1290
163c8a59 1291 info = qdict_get_qdict(qdict, "prefetchable_range");
b4dccd8d 1292 monitor_printf(mon, " prefetchable memory range "
163c8a59
LC
1293 "[0x%08"PRIx64", 0x%08"PRIx64"]\n",
1294 qdict_get_int(info, "base"),
1295 qdict_get_int(info, "limit"));
80b3ada7 1296 }
14421258 1297
163c8a59
LC
1298 QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) {
1299 qdict = qobject_to_qdict(qlist_entry_obj(entry));
1300 monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar"));
1301
1302 addr = qdict_get_int(qdict, "address");
1303 size = qdict_get_int(qdict, "size");
1304
1305 if (!strcmp(qdict_get_str(qdict, "type"), "io")) {
1306 monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
1307 " [0x%04"FMT_PCIBUS"].\n",
1308 addr, addr + size - 1);
1309 } else {
1310 monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS
89e8b13c 1311 " [0x%08"FMT_PCIBUS"].\n",
163c8a59
LC
1312 qdict_get_bool(qdict, "mem_type_64") ? 64 : 32,
1313 qdict_get_bool(qdict, "prefetch") ?
1314 " prefetchable" : "", addr, addr + size - 1);
502a5395 1315 }
77d4bc34 1316 }
163c8a59
LC
1317
1318 monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id"));
1319
d5e4acf7
LC
1320 if (qdict_haskey(device, "pci_bridge")) {
1321 qdict = qdict_get_qdict(device, "pci_bridge");
1322 if (qdict_haskey(qdict, "devices")) {
1323 QListEntry *dev;
1324 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1325 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1326 }
1327 }
1328 }
163c8a59
LC
1329}
1330
1331void do_pci_info_print(Monitor *mon, const QObject *data)
1332{
1333 QListEntry *bus, *dev;
1334
1335 QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) {
1336 QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus));
1337 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1338 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1339 }
80b3ada7 1340 }
384d8876
FB
1341}
1342
163c8a59
LC
1343static QObject *pci_get_dev_class(const PCIDevice *dev)
1344{
1345 int class;
1346 const pci_class_desc *desc;
1347
1348 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1349 desc = pci_class_descriptions;
1350 while (desc->desc && class != desc->class)
1351 desc++;
1352
1353 if (desc->desc) {
1354 return qobject_from_jsonf("{ 'desc': %s, 'class': %d }",
1355 desc->desc, class);
1356 } else {
1357 return qobject_from_jsonf("{ 'class': %d }", class);
1358 }
1359}
1360
1361static QObject *pci_get_dev_id(const PCIDevice *dev)
1362{
1363 return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }",
1364 pci_get_word(dev->config + PCI_VENDOR_ID),
1365 pci_get_word(dev->config + PCI_DEVICE_ID));
1366}
1367
1368static QObject *pci_get_regions_list(const PCIDevice *dev)
1369{
1370 int i;
1371 QList *regions_list;
1372
1373 regions_list = qlist_new();
1374
1375 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1376 QObject *obj;
1377 const PCIIORegion *r = &dev->io_regions[i];
1378
1379 if (!r->size) {
1380 continue;
1381 }
1382
1383 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1384 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', "
1385 "'address': %" PRId64 ", "
1386 "'size': %" PRId64 " }",
1387 i, r->addr, r->size);
1388 } else {
1389 int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64;
1390
1391 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', "
1392 "'mem_type_64': %i, 'prefetch': %i, "
1393 "'address': %" PRId64 ", "
1394 "'size': %" PRId64 " }",
1395 i, mem_type_64,
1396 r->type & PCI_BASE_ADDRESS_MEM_PREFETCH,
1397 r->addr, r->size);
1398 }
1399
1400 qlist_append_obj(regions_list, obj);
1401 }
1402
1403 return QOBJECT(regions_list);
1404}
1405
d5e4acf7
LC
1406static QObject *pci_get_devices_list(PCIBus *bus, int bus_num);
1407
1408static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num)
163c8a59 1409{
b5937f29 1410 uint8_t type;
163c8a59
LC
1411 QObject *obj;
1412
1413 obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p,"
1414 " 'qdev_id': %s }",
1415 bus_num,
1416 PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
1417 pci_get_dev_class(dev), pci_get_dev_id(dev),
1418 pci_get_regions_list(dev),
1419 dev->qdev.id ? dev->qdev.id : "");
1420
1421 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1422 QDict *qdict = qobject_to_qdict(obj);
1423 qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE]));
1424 }
1425
b5937f29
IY
1426 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1427 if (type == PCI_HEADER_TYPE_BRIDGE) {
163c8a59
LC
1428 QDict *qdict;
1429 QObject *pci_bridge;
1430
1431 pci_bridge = qobject_from_jsonf("{ 'bus': "
1432 "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, "
1433 "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1434 "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1435 "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }",
c021f8e6 1436 dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS],
163c8a59
LC
1437 dev->config[PCI_SUBORDINATE_BUS],
1438 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO),
1439 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO),
1440 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1441 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1442 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1443 PCI_BASE_ADDRESS_MEM_PREFETCH),
1444 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1445 PCI_BASE_ADDRESS_MEM_PREFETCH));
1446
c021f8e6
BS
1447 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1448 PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]);
d5e4acf7 1449
c021f8e6
BS
1450 if (child_bus) {
1451 qdict = qobject_to_qdict(pci_bridge);
1452 qdict_put_obj(qdict, "devices",
1453 pci_get_devices_list(child_bus,
1454 dev->config[PCI_SECONDARY_BUS]));
1455 }
1456 }
163c8a59
LC
1457 qdict = qobject_to_qdict(obj);
1458 qdict_put_obj(qdict, "pci_bridge", pci_bridge);
1459 }
1460
1461 return obj;
1462}
1463
1464static QObject *pci_get_devices_list(PCIBus *bus, int bus_num)
384d8876 1465{
502a5395 1466 int devfn;
163c8a59
LC
1467 PCIDevice *dev;
1468 QList *dev_list;
3b46e624 1469
163c8a59
LC
1470 dev_list = qlist_new();
1471
1472 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1473 dev = bus->devices[devfn];
1474 if (dev) {
d5e4acf7 1475 qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num));
163c8a59 1476 }
1074df4f 1477 }
163c8a59
LC
1478
1479 return QOBJECT(dev_list);
1074df4f
IY
1480}
1481
163c8a59 1482static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num)
1074df4f 1483{
e822a52a 1484 bus = pci_find_bus(bus, bus_num);
502a5395 1485 if (bus) {
163c8a59
LC
1486 return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }",
1487 bus_num, pci_get_devices_list(bus, bus_num));
f2aa58c6 1488 }
163c8a59
LC
1489
1490 return NULL;
f2aa58c6
FB
1491}
1492
163c8a59 1493void do_pci_info(Monitor *mon, QObject **ret_data)
f2aa58c6 1494{
163c8a59 1495 QList *bus_list;
e822a52a 1496 struct PCIHostBus *host;
163c8a59
LC
1497
1498 bus_list = qlist_new();
1499
e822a52a 1500 QLIST_FOREACH(host, &host_buses, next) {
163c8a59
LC
1501 QObject *obj = pci_get_bus_dict(host->bus, 0);
1502 if (obj) {
1503 qlist_append_obj(bus_list, obj);
1504 }
e822a52a 1505 }
163c8a59
LC
1506
1507 *ret_data = QOBJECT(bus_list);
77d4bc34 1508}
a41b2ff2 1509
cb457d76
AL
1510static const char * const pci_nic_models[] = {
1511 "ne2k_pci",
1512 "i82551",
1513 "i82557b",
1514 "i82559er",
1515 "rtl8139",
1516 "e1000",
1517 "pcnet",
1518 "virtio",
1519 NULL
1520};
1521
9d07d757
PB
1522static const char * const pci_nic_names[] = {
1523 "ne2k_pci",
1524 "i82551",
1525 "i82557b",
1526 "i82559er",
1527 "rtl8139",
1528 "e1000",
1529 "pcnet",
53c25cea 1530 "virtio-net-pci",
cb457d76
AL
1531 NULL
1532};
1533
a41b2ff2 1534/* Initialize a PCI NIC. */
33e66b86 1535/* FIXME callers should check for failure, but don't */
5607c388
MA
1536PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1537 const char *default_devaddr)
a41b2ff2 1538{
5607c388 1539 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
07caea31
MA
1540 PCIBus *bus;
1541 int devfn;
5607c388 1542 PCIDevice *pci_dev;
9d07d757 1543 DeviceState *dev;
cb457d76
AL
1544 int i;
1545
07caea31
MA
1546 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1547 if (i < 0)
1548 return NULL;
1549
1550 bus = pci_get_bus_devfn(&devfn, devaddr);
1551 if (!bus) {
1ecda02b
MA
1552 error_report("Invalid PCI device address %s for device %s",
1553 devaddr, pci_nic_names[i]);
07caea31
MA
1554 return NULL;
1555 }
1556
499cf102 1557 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1558 dev = &pci_dev->qdev;
1cc33683 1559 qdev_set_nic_properties(dev, nd);
07caea31
MA
1560 if (qdev_init(dev) < 0)
1561 return NULL;
9ee05825 1562 return pci_dev;
a41b2ff2
PB
1563}
1564
07caea31
MA
1565PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1566 const char *default_devaddr)
1567{
1568 PCIDevice *res;
1569
1570 if (qemu_show_nic_models(nd->model, pci_nic_models))
1571 exit(0);
1572
1573 res = pci_nic_init(nd, default_model, default_devaddr);
1574 if (!res)
1575 exit(1);
1576 return res;
1577}
1578
a0c7a97e
IY
1579static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d)
1580{
1581 pci_update_mappings(d);
1582}
1583
783753fd 1584void pci_bridge_update_mappings(PCIBus *b)
a0c7a97e
IY
1585{
1586 PCIBus *child;
1587
1588 pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn);
1589
1590 QLIST_FOREACH(child, &b->child, sibling) {
1591 pci_bridge_update_mappings(child);
1592 }
1593}
1594
929176c3
MT
1595/* Whether a given bus number is in range of the secondary
1596 * bus of the given bridge device. */
1597static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num)
1598{
1599 return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) &
1600 PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ &&
1601 dev->config[PCI_SECONDARY_BUS] < bus_num &&
1602 bus_num <= dev->config[PCI_SUBORDINATE_BUS];
1603}
1604
e822a52a 1605PCIBus *pci_find_bus(PCIBus *bus, int bus_num)
3ae80618 1606{
470e6363 1607 PCIBus *sec;
3ae80618 1608
470e6363 1609 if (!bus) {
e822a52a 1610 return NULL;
470e6363 1611 }
3ae80618 1612
e822a52a
IY
1613 if (pci_bus_num(bus) == bus_num) {
1614 return bus;
1615 }
1616
929176c3
MT
1617 /* Consider all bus numbers in range for the host pci bridge. */
1618 if (bus->parent_dev &&
1619 !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) {
1620 return NULL;
1621 }
1622
e822a52a 1623 /* try child bus */
929176c3
MT
1624 for (; bus; bus = sec) {
1625 QLIST_FOREACH(sec, &bus->child, sibling) {
1626 assert(sec->parent_dev);
1627 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1628 return sec;
1629 }
1630 if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) {
1631 break;
c021f8e6 1632 }
e822a52a
IY
1633 }
1634 }
1635
1636 return NULL;
3ae80618
AL
1637}
1638
5256d8bf 1639PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn)
3ae80618 1640{
e822a52a 1641 bus = pci_find_bus(bus, bus_num);
3ae80618
AL
1642
1643 if (!bus)
1644 return NULL;
1645
5256d8bf 1646 return bus->devices[devfn];
3ae80618
AL
1647}
1648
81a322d4 1649static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
6b1b92d3
PB
1650{
1651 PCIDevice *pci_dev = (PCIDevice *)qdev;
02e2da45 1652 PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
6b1b92d3 1653 PCIBus *bus;
113f89df 1654 int rc;
ab85ceb1 1655 bool is_default_rom;
6b1b92d3 1656
a9f49946
IY
1657 /* initialize cap_present for pci_is_express() and pci_config_size() */
1658 if (info->is_express) {
1659 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1660 }
1661
02e2da45 1662 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
113f89df
IY
1663 pci_dev = do_pci_register_device(pci_dev, bus, base->name,
1664 pci_dev->devfn, info);
09e3acc6
GH
1665 if (pci_dev == NULL)
1666 return -1;
180c22e1
GH
1667 if (qdev->hotplugged && info->no_hotplug) {
1668 qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
1669 do_pci_unregister_device(pci_dev);
1670 return -1;
1671 }
c2afc922
IY
1672 if (info->init) {
1673 rc = info->init(pci_dev);
1674 if (rc != 0) {
1675 do_pci_unregister_device(pci_dev);
1676 return rc;
1677 }
925fe64a 1678 }
8c52c8f3
GH
1679
1680 /* rom loading */
ab85ceb1
SW
1681 is_default_rom = false;
1682 if (pci_dev->romfile == NULL && info->romfile != NULL) {
8c52c8f3 1683 pci_dev->romfile = qemu_strdup(info->romfile);
ab85ceb1
SW
1684 is_default_rom = true;
1685 }
1686 pci_add_option_rom(pci_dev, is_default_rom);
8c52c8f3 1687
5beb8ad5 1688 if (bus->hotplug) {
e927d487
MT
1689 /* Let buses differentiate between hotplug and when device is
1690 * enabled during qemu machine creation. */
1691 rc = bus->hotplug(bus->hotplug_qdev, pci_dev,
1692 qdev->hotplugged ? PCI_HOTPLUG_ENABLED:
1693 PCI_COLDPLUG_ENABLED);
a213ff63
IY
1694 if (rc != 0) {
1695 int r = pci_unregister_device(&pci_dev->qdev);
1696 assert(!r);
1697 return rc;
1698 }
1699 }
ee995ffb
GH
1700 return 0;
1701}
1702
1703static int pci_unplug_device(DeviceState *qdev)
1704{
1705 PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
180c22e1 1706 PCIDeviceInfo *info = container_of(qdev->info, PCIDeviceInfo, qdev);
ee995ffb 1707
180c22e1
GH
1708 if (info->no_hotplug) {
1709 qerror_report(QERR_DEVICE_NO_HOTPLUG, info->qdev.name);
1710 return -1;
1711 }
e927d487
MT
1712 return dev->bus->hotplug(dev->bus->hotplug_qdev, dev,
1713 PCI_HOTPLUG_DISABLED);
6b1b92d3
PB
1714}
1715
0aab0d3a 1716void pci_qdev_register(PCIDeviceInfo *info)
6b1b92d3 1717{
02e2da45 1718 info->qdev.init = pci_qdev_init;
ee995ffb 1719 info->qdev.unplug = pci_unplug_device;
a36a344d 1720 info->qdev.exit = pci_unregister_device;
10c4c98a 1721 info->qdev.bus_info = &pci_bus_info;
074f2fff 1722 qdev_register(&info->qdev);
6b1b92d3
PB
1723}
1724
0aab0d3a
GH
1725void pci_qdev_register_many(PCIDeviceInfo *info)
1726{
1727 while (info->qdev.name) {
1728 pci_qdev_register(info);
1729 info++;
1730 }
1731}
1732
49823868
IY
1733PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
1734 const char *name)
6b1b92d3
PB
1735{
1736 DeviceState *dev;
1737
02e2da45 1738 dev = qdev_create(&bus->qbus, name);
a6307b08 1739 qdev_prop_set_uint32(dev, "addr", devfn);
49823868 1740 qdev_prop_set_bit(dev, "multifunction", multifunction);
71077c1c
GH
1741 return DO_UPCAST(PCIDevice, qdev, dev);
1742}
6b1b92d3 1743
7cc050b1
BS
1744PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
1745 bool multifunction,
1746 const char *name)
1747{
1748 DeviceState *dev;
1749
1750 dev = qdev_try_create(&bus->qbus, name);
1751 if (!dev) {
1752 return NULL;
1753 }
1754 qdev_prop_set_uint32(dev, "addr", devfn);
1755 qdev_prop_set_bit(dev, "multifunction", multifunction);
1756 return DO_UPCAST(PCIDevice, qdev, dev);
1757}
1758
49823868
IY
1759PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
1760 bool multifunction,
1761 const char *name)
71077c1c 1762{
49823868 1763 PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name);
e23a1b33 1764 qdev_init_nofail(&dev->qdev);
71077c1c 1765 return dev;
6b1b92d3 1766}
6f4cbd39 1767
49823868
IY
1768PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
1769{
1770 return pci_create_multifunction(bus, devfn, false, name);
1771}
1772
1773PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1774{
1775 return pci_create_simple_multifunction(bus, devfn, false, name);
1776}
1777
7cc050b1
BS
1778PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name)
1779{
1780 return pci_try_create_multifunction(bus, devfn, false, name);
1781}
1782
6f4cbd39
MT
1783static int pci_find_space(PCIDevice *pdev, uint8_t size)
1784{
a9f49946 1785 int config_size = pci_config_size(pdev);
6f4cbd39
MT
1786 int offset = PCI_CONFIG_HEADER_SIZE;
1787 int i;
a9f49946 1788 for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
6f4cbd39
MT
1789 if (pdev->used[i])
1790 offset = i + 1;
1791 else if (i - offset + 1 == size)
1792 return offset;
1793 return 0;
1794}
1795
1796static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1797 uint8_t *prev_p)
1798{
1799 uint8_t next, prev;
1800
1801 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1802 return 0;
1803
1804 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1805 prev = next + PCI_CAP_LIST_NEXT)
1806 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1807 break;
1808
1809 if (prev_p)
1810 *prev_p = prev;
1811 return next;
1812}
1813
ab85ceb1
SW
1814/* Patch the PCI vendor and device ids in a PCI rom image if necessary.
1815 This is needed for an option rom which is used for more than one device. */
1816static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size)
1817{
1818 uint16_t vendor_id;
1819 uint16_t device_id;
1820 uint16_t rom_vendor_id;
1821 uint16_t rom_device_id;
1822 uint16_t rom_magic;
1823 uint16_t pcir_offset;
1824 uint8_t checksum;
1825
1826 /* Words in rom data are little endian (like in PCI configuration),
1827 so they can be read / written with pci_get_word / pci_set_word. */
1828
1829 /* Only a valid rom will be patched. */
1830 rom_magic = pci_get_word(ptr);
1831 if (rom_magic != 0xaa55) {
1832 PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic);
1833 return;
1834 }
1835 pcir_offset = pci_get_word(ptr + 0x18);
1836 if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) {
1837 PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset);
1838 return;
1839 }
1840
1841 vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
1842 device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
1843 rom_vendor_id = pci_get_word(ptr + pcir_offset + 4);
1844 rom_device_id = pci_get_word(ptr + pcir_offset + 6);
1845
1846 PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile,
1847 vendor_id, device_id, rom_vendor_id, rom_device_id);
1848
1849 checksum = ptr[6];
1850
1851 if (vendor_id != rom_vendor_id) {
1852 /* Patch vendor id and checksum (at offset 6 for etherboot roms). */
1853 checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8);
1854 checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8);
1855 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1856 ptr[6] = checksum;
1857 pci_set_word(ptr + pcir_offset + 4, vendor_id);
1858 }
1859
1860 if (device_id != rom_device_id) {
1861 /* Patch device id and checksum (at offset 6 for etherboot roms). */
1862 checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8);
1863 checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8);
1864 PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum);
1865 ptr[6] = checksum;
1866 pci_set_word(ptr + pcir_offset + 6, device_id);
1867 }
1868}
1869
c2039bd0 1870/* Add an option rom for the device */
ab85ceb1 1871static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom)
c2039bd0
AL
1872{
1873 int size;
1874 char *path;
1875 void *ptr;
1724f049 1876 char name[32];
c2039bd0 1877
8c52c8f3
GH
1878 if (!pdev->romfile)
1879 return 0;
1880 if (strlen(pdev->romfile) == 0)
1881 return 0;
1882
88169ddf
GH
1883 if (!pdev->rom_bar) {
1884 /*
1885 * Load rom via fw_cfg instead of creating a rom bar,
1886 * for 0.11 compatibility.
1887 */
1888 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1889 if (class == 0x0300) {
1890 rom_add_vga(pdev->romfile);
1891 } else {
2e55e842 1892 rom_add_option(pdev->romfile, -1);
88169ddf
GH
1893 }
1894 return 0;
1895 }
1896
8c52c8f3 1897 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 1898 if (path == NULL) {
8c52c8f3 1899 path = qemu_strdup(pdev->romfile);
c2039bd0
AL
1900 }
1901
1902 size = get_image_size(path);
8c52c8f3 1903 if (size < 0) {
1ecda02b
MA
1904 error_report("%s: failed to find romfile \"%s\"",
1905 __FUNCTION__, pdev->romfile);
386bbf45 1906 qemu_free(path);
8c52c8f3
GH
1907 return -1;
1908 }
c2039bd0
AL
1909 if (size & (size - 1)) {
1910 size = 1 << qemu_fls(size);
1911 }
1912
1724f049
AW
1913 if (pdev->qdev.info->vmsd)
1914 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name);
1915 else
1916 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name);
14caaf7f
AK
1917 pdev->has_rom = true;
1918 memory_region_init_ram(&pdev->rom, &pdev->qdev, name, size);
1919 ptr = memory_region_get_ram_ptr(&pdev->rom);
c2039bd0
AL
1920 load_image(path, ptr);
1921 qemu_free(path);
1922
ab85ceb1
SW
1923 if (is_default_rom) {
1924 /* Only the default rom images will be patched (if needed). */
1925 pci_patch_ids(pdev, ptr, size);
1926 }
1927
8c12f191
JB
1928 qemu_put_ram_ptr(ptr);
1929
e824b2cc 1930 pci_register_bar(pdev, PCI_ROM_SLOT, 0, &pdev->rom);
c2039bd0
AL
1931
1932 return 0;
1933}
1934
230741dc
AW
1935static void pci_del_option_rom(PCIDevice *pdev)
1936{
14caaf7f 1937 if (!pdev->has_rom)
230741dc
AW
1938 return;
1939
14caaf7f
AK
1940 memory_region_destroy(&pdev->rom);
1941 pdev->has_rom = false;
230741dc
AW
1942}
1943
ca77089d
IY
1944/*
1945 * if !offset
1946 * Reserve space and add capability to the linked list in pci config space
1947 *
1948 * if offset = 0,
1949 * Find and reserve space and add capability to the linked list
1950 * in pci config space */
1951int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
1952 uint8_t offset, uint8_t size)
6f4cbd39 1953{
ca77089d
IY
1954 uint8_t *config;
1955 if (!offset) {
1956 offset = pci_find_space(pdev, size);
1957 if (!offset) {
1958 return -ENOSPC;
1959 }
1960 }
1961
1962 config = pdev->config + offset;
6f4cbd39
MT
1963 config[PCI_CAP_LIST_ID] = cap_id;
1964 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
1965 pdev->config[PCI_CAPABILITY_LIST] = offset;
1966 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1967 memset(pdev->used + offset, 0xFF, size);
1968 /* Make capability read-only by default */
1969 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
1970 /* Check capability by default */
1971 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
1972 return offset;
1973}
1974
1975/* Unlink capability from the pci config space. */
1976void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1977{
1978 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
1979 if (!offset)
1980 return;
1981 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
ebabb67a 1982 /* Make capability writable again */
6f4cbd39 1983 memset(pdev->wmask + offset, 0xff, size);
1a4f5971 1984 memset(pdev->w1cmask + offset, 0, size);
bd4b65ee
MT
1985 /* Clear cmask as device-specific registers can't be checked */
1986 memset(pdev->cmask + offset, 0, size);
6f4cbd39
MT
1987 memset(pdev->used + offset, 0, size);
1988
1989 if (!pdev->config[PCI_CAPABILITY_LIST])
1990 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
1991}
1992
1993/* Reserve space for capability at a known offset (to call after load). */
1994void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
1995{
1996 memset(pdev->used + offset, 0xff, size);
1997}
1998
1999uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
2000{
2001 return pci_find_capability_list(pdev, cap_id, NULL);
2002}
10c4c98a
GH
2003
2004static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
2005{
2006 PCIDevice *d = (PCIDevice *)dev;
2007 const pci_class_desc *desc;
2008 char ctxt[64];
2009 PCIIORegion *r;
2010 int i, class;
2011
b0ff8eb2 2012 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
2013 desc = pci_class_descriptions;
2014 while (desc->desc && class != desc->class)
2015 desc++;
2016 if (desc->desc) {
2017 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
2018 } else {
2019 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
2020 }
2021
2022 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
2023 "pci id %04x:%04x (sub %04x:%04x)\n",
7f5feab4 2024 indent, "", ctxt, pci_bus_num(d->bus),
e822a52a 2025 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
2026 pci_get_word(d->config + PCI_VENDOR_ID),
2027 pci_get_word(d->config + PCI_DEVICE_ID),
2028 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
2029 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
2030 for (i = 0; i < PCI_NUM_REGIONS; i++) {
2031 r = &d->io_regions[i];
2032 if (!r->size)
2033 continue;
89e8b13c
IY
2034 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
2035 " [0x%"FMT_PCIBUS"]\n",
2036 indent, "",
0392a017 2037 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
2038 r->addr, r->addr + r->size - 1);
2039 }
2040}
03587182 2041
5e0259e7
GN
2042static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len)
2043{
2044 PCIDevice *d = (PCIDevice *)dev;
2045 const char *name = NULL;
2046 const pci_class_desc *desc = pci_class_descriptions;
2047 int class = pci_get_word(d->config + PCI_CLASS_DEVICE);
2048
2049 while (desc->desc &&
2050 (class & ~desc->fw_ign_bits) !=
2051 (desc->class & ~desc->fw_ign_bits)) {
2052 desc++;
2053 }
2054
2055 if (desc->desc) {
2056 name = desc->fw_name;
2057 }
2058
2059 if (name) {
2060 pstrcpy(buf, len, name);
2061 } else {
2062 snprintf(buf, len, "pci%04x,%04x",
2063 pci_get_word(d->config + PCI_VENDOR_ID),
2064 pci_get_word(d->config + PCI_DEVICE_ID));
2065 }
2066
2067 return buf;
2068}
2069
2070static char *pcibus_get_fw_dev_path(DeviceState *dev)
2071{
2072 PCIDevice *d = (PCIDevice *)dev;
2073 char path[50], name[33];
2074 int off;
2075
2076 off = snprintf(path, sizeof(path), "%s@%x",
2077 pci_dev_fw_name(dev, name, sizeof name),
2078 PCI_SLOT(d->devfn));
2079 if (PCI_FUNC(d->devfn))
2080 snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn));
2081 return strdup(path);
2082}
2083
4f43c1ff
AW
2084static char *pcibus_get_dev_path(DeviceState *dev)
2085{
a6a7005d
MT
2086 PCIDevice *d = container_of(dev, PCIDevice, qdev);
2087 PCIDevice *t;
2088 int slot_depth;
2089 /* Path format: Domain:00:Slot.Function:Slot.Function....:Slot.Function.
2090 * 00 is added here to make this format compatible with
2091 * domain:Bus:Slot.Func for systems without nested PCI bridges.
2092 * Slot.Function list specifies the slot and function numbers for all
2093 * devices on the path from root to the specific device. */
2991181a
MT
2094 char domain[] = "DDDD:00";
2095 char slot[] = ":SS.F";
2096 int domain_len = sizeof domain - 1 /* For '\0' */;
2097 int slot_len = sizeof slot - 1 /* For '\0' */;
a6a7005d
MT
2098 int path_len;
2099 char *path, *p;
2991181a 2100 int s;
a6a7005d
MT
2101
2102 /* Calculate # of slots on path between device and root. */;
2103 slot_depth = 0;
2104 for (t = d; t; t = t->bus->parent_dev) {
2105 ++slot_depth;
2106 }
2107
2108 path_len = domain_len + slot_len * slot_depth;
2109
2110 /* Allocate memory, fill in the terminating null byte. */
e10990c3 2111 path = qemu_malloc(path_len + 1 /* For '\0' */);
a6a7005d
MT
2112 path[path_len] = '\0';
2113
2114 /* First field is the domain. */
2991181a
MT
2115 s = snprintf(domain, sizeof domain, "%04x:00", pci_find_domain(d->bus));
2116 assert(s == domain_len);
2117 memcpy(path, domain, domain_len);
a6a7005d
MT
2118
2119 /* Fill in slot numbers. We walk up from device to root, so need to print
2120 * them in the reverse order, last to first. */
2121 p = path + path_len;
2122 for (t = d; t; t = t->bus->parent_dev) {
2123 p -= slot_len;
2991181a 2124 s = snprintf(slot, sizeof slot, ":%02x.%x",
4c900518 2125 PCI_SLOT(t->devfn), PCI_FUNC(t->devfn));
2991181a
MT
2126 assert(s == slot_len);
2127 memcpy(p, slot, slot_len);
a6a7005d
MT
2128 }
2129
2130 return path;
4f43c1ff
AW
2131}
2132
f3006dd1
IY
2133static int pci_qdev_find_recursive(PCIBus *bus,
2134 const char *id, PCIDevice **pdev)
2135{
2136 DeviceState *qdev = qdev_find_recursive(&bus->qbus, id);
2137 if (!qdev) {
2138 return -ENODEV;
2139 }
2140
2141 /* roughly check if given qdev is pci device */
2142 if (qdev->info->init == &pci_qdev_init &&
2143 qdev->parent_bus->info == &pci_bus_info) {
2144 *pdev = DO_UPCAST(PCIDevice, qdev, qdev);
2145 return 0;
2146 }
2147 return -EINVAL;
2148}
2149
2150int pci_qdev_find_device(const char *id, PCIDevice **pdev)
2151{
2152 struct PCIHostBus *host;
2153 int rc = -ENODEV;
2154
2155 QLIST_FOREACH(host, &host_buses, next) {
2156 int tmp = pci_qdev_find_recursive(host->bus, id, pdev);
2157 if (!tmp) {
2158 rc = 0;
2159 break;
2160 }
2161 if (tmp != -ENODEV) {
2162 rc = tmp;
2163 }
2164 }
2165
2166 return rc;
2167}
This page took 0.923918 seconds and 4 git commands to generate.