]> Git Repo - linux.git/commitdiff
clocksource/drivers/timer-riscv: Clear timer interrupt on timer initialization
authorLey Foon Tan <[email protected]>
Wed, 6 Mar 2024 17:23:30 +0000 (01:23 +0800)
committerDaniel Lezcano <[email protected]>
Wed, 13 Mar 2024 11:08:59 +0000 (12:08 +0100)
In the RISC-V specification, the stimecmp register doesn't have a default
value. To prevent the timer interrupt from being triggered during timer
initialization, clear the timer interrupt by writing stimecmp with a
maximum value.

Fixes: 9f7a8ff6391f ("RISC-V: Prefer sstc extension if available")
Cc: <[email protected]>
Signed-off-by: Ley Foon Tan <[email protected]>
Reviewed-by: Samuel Holland <[email protected]>
Tested-by: Samuel Holland <[email protected]>
Reviewed-by: Atish Patra <[email protected]>
Signed-off-by: Daniel Lezcano <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
drivers/clocksource/timer-riscv.c

index e66dcbd6656658dd32f913189fceebda87e8ccbf..79bb9a98baa7b47816d56752bf2b99738d90f3ea 100644 (file)
@@ -108,6 +108,9 @@ static int riscv_timer_starting_cpu(unsigned int cpu)
 {
        struct clock_event_device *ce = per_cpu_ptr(&riscv_clock_event, cpu);
 
+       /* Clear timer interrupt */
+       riscv_clock_event_stop();
+
        ce->cpumask = cpumask_of(cpu);
        ce->irq = riscv_clock_event_irq;
        if (riscv_timer_cannot_wake_cpu)
This page took 0.057191 seconds and 4 git commands to generate.