1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Copyright (c) 2006, Intel Corporation.
12 #include <linux/acpi.h>
13 #include <linux/types.h>
14 #include <linux/msi.h>
15 #include <linux/irqreturn.h>
16 #include <linux/rwsem.h>
17 #include <linux/rculist.h>
19 struct acpi_dmar_header;
22 # define DMAR_UNITS_SUPPORTED MAX_IO_APICS
24 # define DMAR_UNITS_SUPPORTED 64
28 #define DMAR_INTR_REMAP 0x1
29 #define DMAR_X2APIC_OPT_OUT 0x2
30 #define DMAR_PLATFORM_OPT_IN 0x4
34 struct dmar_dev_scope {
35 struct device __rcu *dev;
40 #ifdef CONFIG_DMAR_TABLE
41 extern struct acpi_table_header *dmar_tbl;
42 struct dmar_drhd_unit {
43 struct list_head list; /* list of drhd units */
44 struct acpi_dmar_header *hdr; /* ACPI header */
45 u64 reg_base_addr; /* register base address*/
46 struct dmar_dev_scope *devices;/* target device array */
47 int devices_cnt; /* target device count */
48 u16 segment; /* PCI domain */
49 u8 ignored:1; /* ignore drhd */
51 struct intel_iommu *iommu;
54 struct dmar_pci_path {
60 struct dmar_pci_notify_info {
66 struct dmar_pci_path path[];
67 } __attribute__((packed));
69 extern struct rw_semaphore dmar_global_lock;
70 extern struct list_head dmar_drhd_units;
72 #define for_each_drhd_unit(drhd) \
73 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list, \
76 #define for_each_active_drhd_unit(drhd) \
77 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list, \
79 if (drhd->ignored) {} else
81 #define for_each_active_iommu(i, drhd) \
82 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list, \
84 if (i=drhd->iommu, drhd->ignored) {} else
86 #define for_each_iommu(i, drhd) \
87 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list, \
89 if (i=drhd->iommu, 0) {} else
91 static inline bool dmar_rcu_check(void)
93 return rwsem_is_locked(&dmar_global_lock) ||
94 system_state == SYSTEM_BOOTING;
97 #define dmar_rcu_dereference(p) rcu_dereference_check((p), dmar_rcu_check())
99 #define for_each_dev_scope(devs, cnt, i, tmp) \
100 for ((i) = 0; ((tmp) = (i) < (cnt) ? \
101 dmar_rcu_dereference((devs)[(i)].dev) : NULL, (i) < (cnt)); \
104 #define for_each_active_dev_scope(devs, cnt, i, tmp) \
105 for_each_dev_scope((devs), (cnt), (i), (tmp)) \
106 if (!(tmp)) { continue; } else
108 extern int dmar_table_init(void);
109 extern int dmar_dev_scope_init(void);
110 extern void dmar_register_bus_notifier(void);
111 extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
112 struct dmar_dev_scope **devices, u16 segment);
113 extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt);
114 extern void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt);
115 extern int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
116 void *start, void*end, u16 segment,
117 struct dmar_dev_scope *devices,
119 extern int dmar_remove_dev_scope(struct dmar_pci_notify_info *info,
120 u16 segment, struct dmar_dev_scope *devices,
122 /* Intel IOMMU detection */
123 extern int detect_intel_iommu(void);
124 extern int enable_drhd_fault_handling(void);
125 extern int dmar_device_add(acpi_handle handle);
126 extern int dmar_device_remove(acpi_handle handle);
128 static inline int dmar_res_noop(struct acpi_dmar_header *hdr, void *arg)
133 #ifdef CONFIG_INTEL_IOMMU
134 extern int iommu_detected, no_iommu;
135 extern int intel_iommu_init(void);
136 extern void intel_iommu_shutdown(void);
137 extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg);
138 extern int dmar_parse_one_atsr(struct acpi_dmar_header *header, void *arg);
139 extern int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg);
140 extern int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg);
141 extern int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
142 extern int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info);
143 #else /* !CONFIG_INTEL_IOMMU: */
144 static inline int intel_iommu_init(void) { return -ENODEV; }
145 static inline void intel_iommu_shutdown(void) { }
147 #define dmar_parse_one_rmrr dmar_res_noop
148 #define dmar_parse_one_atsr dmar_res_noop
149 #define dmar_check_one_atsr dmar_res_noop
150 #define dmar_release_one_atsr dmar_res_noop
152 static inline int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
157 static inline int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
161 #endif /* CONFIG_INTEL_IOMMU */
163 #ifdef CONFIG_IRQ_REMAP
164 extern int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
165 #else /* CONFIG_IRQ_REMAP */
166 static inline int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
168 #endif /* CONFIG_IRQ_REMAP */
170 extern bool dmar_platform_optin(void);
172 #else /* CONFIG_DMAR_TABLE */
174 static inline int dmar_device_add(void *handle)
179 static inline int dmar_device_remove(void *handle)
184 static inline bool dmar_platform_optin(void)
189 #endif /* CONFIG_DMAR_TABLE */
193 /* Shared between remapped and posted mode*/
195 __u64 present : 1, /* 0 */
197 __res0 : 6, /* 2 - 6 */
198 avail : 4, /* 8 - 11 */
199 __res1 : 3, /* 12 - 14 */
201 vector : 8, /* 16 - 23 */
202 __res2 : 40; /* 24 - 63 */
207 __u64 r_present : 1, /* 0 */
209 dst_mode : 1, /* 2 */
210 redir_hint : 1, /* 3 */
211 trigger_mode : 1, /* 4 */
212 dlvry_mode : 3, /* 5 - 7 */
213 r_avail : 4, /* 8 - 11 */
214 r_res0 : 4, /* 12 - 15 */
215 r_vector : 8, /* 16 - 23 */
216 r_res1 : 8, /* 24 - 31 */
217 dest_id : 32; /* 32 - 63 */
222 __u64 p_present : 1, /* 0 */
224 p_res0 : 6, /* 2 - 7 */
225 p_avail : 4, /* 8 - 11 */
226 p_res1 : 2, /* 12 - 13 */
227 p_urgent : 1, /* 14 */
229 p_vector : 8, /* 16 - 23 */
230 p_res2 : 14, /* 24 - 37 */
231 pda_l : 26; /* 38 - 63 */
237 /* Shared between remapped and posted mode*/
239 __u64 sid : 16, /* 64 - 79 */
240 sq : 2, /* 80 - 81 */
241 svt : 2, /* 82 - 83 */
242 __res3 : 44; /* 84 - 127 */
247 __u64 p_sid : 16, /* 64 - 79 */
248 p_sq : 2, /* 80 - 81 */
249 p_svt : 2, /* 82 - 83 */
250 p_res3 : 12, /* 84 - 95 */
251 pda_h : 32; /* 96 - 127 */
257 static inline void dmar_copy_shared_irte(struct irte *dst, struct irte *src)
259 dst->present = src->present;
261 dst->avail = src->avail;
263 dst->vector = src->vector;
269 #define PDA_LOW_BIT 26
270 #define PDA_HIGH_BIT 32
272 /* Can't use the common MSI interrupt functions
273 * since DMAR is not a pci device
276 extern void dmar_msi_unmask(struct irq_data *data);
277 extern void dmar_msi_mask(struct irq_data *data);
278 extern void dmar_msi_read(int irq, struct msi_msg *msg);
279 extern void dmar_msi_write(int irq, struct msi_msg *msg);
280 extern int dmar_set_interrupt(struct intel_iommu *iommu);
281 extern irqreturn_t dmar_fault(int irq, void *dev_id);
282 extern int dmar_alloc_hwirq(int id, int node, void *arg);
283 extern void dmar_free_hwirq(int irq);
285 #endif /* __DMAR_H__ */