2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include <linux/pci.h>
27 #include "amdgpu_ih.h"
29 #include "oss/osssys_5_0_0_offset.h"
30 #include "oss/osssys_5_0_0_sh_mask.h"
32 #include "soc15_common.h"
33 #include "navi10_ih.h"
35 #define MAX_REARM_RETRY 10
37 #define mmIH_CHICKEN_Sienna_Cichlid 0x018d
38 #define mmIH_CHICKEN_Sienna_Cichlid_BASE_IDX 0
40 static void navi10_ih_set_interrupt_funcs(struct amdgpu_device *adev);
43 * navi10_ih_init_register_offset - Initialize register offset for ih rings
45 * @adev: amdgpu_device pointer
47 * Initialize register offset ih rings (NAVI10).
49 static void navi10_ih_init_register_offset(struct amdgpu_device *adev)
51 struct amdgpu_ih_regs *ih_regs;
53 if (adev->irq.ih.ring_size) {
54 ih_regs = &adev->irq.ih.ih_regs;
55 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE);
56 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI);
57 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL);
58 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR);
59 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR);
60 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR);
61 ih_regs->ih_rb_wptr_addr_lo = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_LO);
62 ih_regs->ih_rb_wptr_addr_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_ADDR_HI);
63 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL;
66 if (adev->irq.ih1.ring_size) {
67 ih_regs = &adev->irq.ih1.ih_regs;
68 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING1);
69 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING1);
70 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING1);
71 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING1);
72 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING1);
73 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING1);
74 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING1;
77 if (adev->irq.ih2.ring_size) {
78 ih_regs = &adev->irq.ih2.ih_regs;
79 ih_regs->ih_rb_base = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_RING2);
80 ih_regs->ih_rb_base_hi = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_BASE_HI_RING2);
81 ih_regs->ih_rb_cntl = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_CNTL_RING2);
82 ih_regs->ih_rb_wptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_WPTR_RING2);
83 ih_regs->ih_rb_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_RB_RPTR_RING2);
84 ih_regs->ih_doorbell_rptr = SOC15_REG_OFFSET(OSSSYS, 0, mmIH_DOORBELL_RPTR_RING2);
85 ih_regs->psp_reg_id = PSP_REG_IH_RB_CNTL_RING2;
90 * force_update_wptr_for_self_int - Force update the wptr for self interrupt
92 * @adev: amdgpu_device pointer
93 * @threshold: threshold to trigger the wptr reporting
94 * @timeout: timeout to trigger the wptr reporting
95 * @enabled: Enable/disable timeout flush mechanism
97 * threshold input range: 0 ~ 15, default 0,
98 * real_threshold = 2^threshold
99 * timeout input range: 0 ~ 20, default 8,
100 * real_timeout = (2^timeout) * 1024 / (socclk_freq)
102 * Force update wptr for self interrupt ( >= SIENNA_CICHLID).
105 force_update_wptr_for_self_int(struct amdgpu_device *adev,
106 u32 threshold, u32 timeout, bool enabled)
108 u32 ih_cntl, ih_rb_cntl;
110 if (adev->asic_type < CHIP_SIENNA_CICHLID)
113 ih_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_CNTL2);
114 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1);
116 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL2,
117 SELF_IV_FORCE_WPTR_UPDATE_TIMEOUT, timeout);
118 ih_cntl = REG_SET_FIELD(ih_cntl, IH_CNTL2,
119 SELF_IV_FORCE_WPTR_UPDATE_ENABLE, enabled);
120 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING1,
121 RB_USED_INT_THRESHOLD, threshold);
123 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING1, ih_rb_cntl);
124 ih_rb_cntl = RREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2);
125 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL_RING2,
126 RB_USED_INT_THRESHOLD, threshold);
127 WREG32_SOC15(OSSSYS, 0, mmIH_RB_CNTL_RING2, ih_rb_cntl);
128 WREG32_SOC15(OSSSYS, 0, mmIH_CNTL2, ih_cntl);
132 * navi10_ih_toggle_ring_interrupts - toggle the interrupt ring buffer
134 * @adev: amdgpu_device pointer
135 * @ih: amdgpu_ih_ring pointet
136 * @enable: true - enable the interrupts, false - disable the interrupts
138 * Toggle the interrupt ring buffer (NAVI10)
140 static int navi10_ih_toggle_ring_interrupts(struct amdgpu_device *adev,
141 struct amdgpu_ih_ring *ih,
144 struct amdgpu_ih_regs *ih_regs;
147 ih_regs = &ih->ih_regs;
149 tmp = RREG32(ih_regs->ih_rb_cntl);
150 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_ENABLE, (enable ? 1 : 0));
151 /* enable_intr field is only valid in ring0 */
152 if (ih == &adev->irq.ih)
153 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, ENABLE_INTR, (enable ? 1 : 0));
155 if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) {
156 if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) {
157 DRM_ERROR("PSP program IH_RB_CNTL failed!\n");
161 WREG32(ih_regs->ih_rb_cntl, tmp);
167 /* set rptr, wptr to 0 */
168 WREG32(ih_regs->ih_rb_rptr, 0);
169 WREG32(ih_regs->ih_rb_wptr, 0);
178 * navi10_ih_toggle_interrupts - Toggle all the available interrupt ring buffers
180 * @adev: amdgpu_device pointer
181 * @enable: enable or disable interrupt ring buffers
183 * Toggle all the available interrupt ring buffers (NAVI10).
185 static int navi10_ih_toggle_interrupts(struct amdgpu_device *adev, bool enable)
187 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2};
191 for (i = 0; i < ARRAY_SIZE(ih); i++) {
192 if (ih[i]->ring_size) {
193 r = navi10_ih_toggle_ring_interrupts(adev, ih[i], enable);
202 static uint32_t navi10_ih_rb_cntl(struct amdgpu_ih_ring *ih, uint32_t ih_rb_cntl)
204 int rb_bufsz = order_base_2(ih->ring_size / 4);
206 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
207 MC_SPACE, ih->use_bus_addr ? 1 : 4);
208 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
209 WPTR_OVERFLOW_CLEAR, 1);
210 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
211 WPTR_OVERFLOW_ENABLE, 1);
212 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
213 /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register
214 * value is written to memory
216 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL,
217 WPTR_WRITEBACK_ENABLE, 1);
218 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_SNOOP, 1);
219 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_RO, 0);
220 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0);
225 static uint32_t navi10_ih_doorbell_rptr(struct amdgpu_ih_ring *ih)
227 u32 ih_doorbell_rtpr = 0;
229 if (ih->use_doorbell) {
230 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
231 IH_DOORBELL_RPTR, OFFSET,
233 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
237 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr,
241 return ih_doorbell_rtpr;
245 * navi10_ih_enable_ring - enable an ih ring buffer
247 * @adev: amdgpu_device pointer
248 * @ih: amdgpu_ih_ring pointer
250 * Enable an ih ring buffer (NAVI10)
252 static int navi10_ih_enable_ring(struct amdgpu_device *adev,
253 struct amdgpu_ih_ring *ih)
255 struct amdgpu_ih_regs *ih_regs;
258 ih_regs = &ih->ih_regs;
260 /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
261 WREG32(ih_regs->ih_rb_base, ih->gpu_addr >> 8);
262 WREG32(ih_regs->ih_rb_base_hi, (ih->gpu_addr >> 40) & 0xff);
264 tmp = RREG32(ih_regs->ih_rb_cntl);
265 tmp = navi10_ih_rb_cntl(ih, tmp);
266 if (ih == &adev->irq.ih)
267 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RPTR_REARM, !!adev->irq.msi_enabled);
268 if (ih == &adev->irq.ih1) {
269 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_ENABLE, 0);
270 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, RB_FULL_DRAIN_ENABLE, 1);
273 if (amdgpu_sriov_vf(adev) && amdgpu_sriov_reg_indirect_ih(adev)) {
274 if (psp_reg_program(&adev->psp, ih_regs->psp_reg_id, tmp)) {
275 DRM_ERROR("PSP program IH_RB_CNTL failed!\n");
279 WREG32(ih_regs->ih_rb_cntl, tmp);
282 if (ih == &adev->irq.ih) {
283 /* set the ih ring 0 writeback address whether it's enabled or not */
284 WREG32(ih_regs->ih_rb_wptr_addr_lo, lower_32_bits(ih->wptr_addr));
285 WREG32(ih_regs->ih_rb_wptr_addr_hi, upper_32_bits(ih->wptr_addr) & 0xFFFF);
288 /* set rptr, wptr to 0 */
289 WREG32(ih_regs->ih_rb_wptr, 0);
290 WREG32(ih_regs->ih_rb_rptr, 0);
292 WREG32(ih_regs->ih_doorbell_rptr, navi10_ih_doorbell_rptr(ih));
298 * navi10_ih_irq_init - init and enable the interrupt ring
300 * @adev: amdgpu_device pointer
302 * Allocate a ring buffer for the interrupt controller,
303 * enable the RLC, disable interrupts, enable the IH
304 * ring buffer and enable it (NAVI).
305 * Called at device load and reume.
306 * Returns 0 for success, errors for failure.
308 static int navi10_ih_irq_init(struct amdgpu_device *adev)
310 struct amdgpu_ih_ring *ih[] = {&adev->irq.ih, &adev->irq.ih1, &adev->irq.ih2};
317 ret = navi10_ih_toggle_interrupts(adev, false);
321 adev->nbio.funcs->ih_control(adev);
323 if (unlikely(adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT)) {
324 if (ih[0]->use_bus_addr) {
325 switch (adev->asic_type) {
326 case CHIP_SIENNA_CICHLID:
327 case CHIP_NAVY_FLOUNDER:
329 case CHIP_DIMGREY_CAVEFISH:
330 case CHIP_BEIGE_GOBY:
331 ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_Sienna_Cichlid);
332 ih_chicken = REG_SET_FIELD(ih_chicken,
333 IH_CHICKEN, MC_SPACE_GPA_ENABLE, 1);
334 WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN_Sienna_Cichlid, ih_chicken);
337 ih_chicken = RREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN);
338 ih_chicken = REG_SET_FIELD(ih_chicken,
339 IH_CHICKEN, MC_SPACE_GPA_ENABLE, 1);
340 WREG32_SOC15(OSSSYS, 0, mmIH_CHICKEN, ih_chicken);
346 for (i = 0; i < ARRAY_SIZE(ih); i++) {
347 if (ih[i]->ring_size) {
348 ret = navi10_ih_enable_ring(adev, ih[i]);
354 /* update doorbell range for ih ring 0*/
355 adev->nbio.funcs->ih_doorbell_range(adev, ih[0]->use_doorbell,
356 ih[0]->doorbell_index);
358 tmp = RREG32_SOC15(OSSSYS, 0, mmIH_STORM_CLIENT_LIST_CNTL);
359 tmp = REG_SET_FIELD(tmp, IH_STORM_CLIENT_LIST_CNTL,
360 CLIENT18_IS_STORM_CLIENT, 1);
361 WREG32_SOC15(OSSSYS, 0, mmIH_STORM_CLIENT_LIST_CNTL, tmp);
363 tmp = RREG32_SOC15(OSSSYS, 0, mmIH_INT_FLOOD_CNTL);
364 tmp = REG_SET_FIELD(tmp, IH_INT_FLOOD_CNTL, FLOOD_CNTL_ENABLE, 1);
365 WREG32_SOC15(OSSSYS, 0, mmIH_INT_FLOOD_CNTL, tmp);
367 pci_set_master(adev->pdev);
369 /* enable interrupts */
370 ret = navi10_ih_toggle_interrupts(adev, true);
373 /* enable wptr force update for self int */
374 force_update_wptr_for_self_int(adev, 0, 8, true);
376 if (adev->irq.ih_soft.ring_size)
377 adev->irq.ih_soft.enabled = true;
383 * navi10_ih_irq_disable - disable interrupts
385 * @adev: amdgpu_device pointer
387 * Disable interrupts on the hw (NAVI10).
389 static void navi10_ih_irq_disable(struct amdgpu_device *adev)
391 force_update_wptr_for_self_int(adev, 0, 8, false);
392 navi10_ih_toggle_interrupts(adev, false);
394 /* Wait and acknowledge irq */
399 * navi10_ih_get_wptr - get the IH ring buffer wptr
401 * @adev: amdgpu_device pointer
402 * @ih: IH ring buffer to fetch wptr
404 * Get the IH ring buffer wptr from either the register
405 * or the writeback memory buffer (NAVI10). Also check for
406 * ring buffer overflow and deal with it.
407 * Returns the value of the wptr.
409 static u32 navi10_ih_get_wptr(struct amdgpu_device *adev,
410 struct amdgpu_ih_ring *ih)
413 struct amdgpu_ih_regs *ih_regs;
415 wptr = le32_to_cpu(*ih->wptr_cpu);
416 ih_regs = &ih->ih_regs;
418 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
421 wptr = RREG32_NO_KIQ(ih_regs->ih_rb_wptr);
422 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
424 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
426 /* When a ring buffer overflow happen start parsing interrupt
427 * from the last not overwritten vector (wptr + 32). Hopefully
428 * this should allow us to catch up.
430 tmp = (wptr + 32) & ih->ptr_mask;
431 dev_warn(adev->dev, "IH ring buffer overflow "
432 "(0x%08X, 0x%08X, 0x%08X)\n",
433 wptr, ih->rptr, tmp);
436 tmp = RREG32_NO_KIQ(ih_regs->ih_rb_cntl);
437 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
438 WREG32_NO_KIQ(ih_regs->ih_rb_cntl, tmp);
440 return (wptr & ih->ptr_mask);
444 * navi10_ih_irq_rearm - rearm IRQ if lost
446 * @adev: amdgpu_device pointer
447 * @ih: IH ring to match
450 static void navi10_ih_irq_rearm(struct amdgpu_device *adev,
451 struct amdgpu_ih_ring *ih)
455 struct amdgpu_ih_regs *ih_regs;
457 ih_regs = &ih->ih_regs;
459 /* Rearm IRQ / re-write doorbell if doorbell write is lost */
460 for (i = 0; i < MAX_REARM_RETRY; i++) {
461 v = RREG32_NO_KIQ(ih_regs->ih_rb_rptr);
462 if ((v < ih->ring_size) && (v != ih->rptr))
463 WDOORBELL32(ih->doorbell_index, ih->rptr);
470 * navi10_ih_set_rptr - set the IH ring buffer rptr
472 * @adev: amdgpu_device pointer
474 * @ih: IH ring buffer to set rptr
475 * Set the IH ring buffer rptr.
477 static void navi10_ih_set_rptr(struct amdgpu_device *adev,
478 struct amdgpu_ih_ring *ih)
480 struct amdgpu_ih_regs *ih_regs;
482 if (ih->use_doorbell) {
483 /* XXX check if swapping is necessary on BE */
484 *ih->rptr_cpu = ih->rptr;
485 WDOORBELL32(ih->doorbell_index, ih->rptr);
487 if (amdgpu_sriov_vf(adev))
488 navi10_ih_irq_rearm(adev, ih);
490 ih_regs = &ih->ih_regs;
491 WREG32(ih_regs->ih_rb_rptr, ih->rptr);
496 * navi10_ih_self_irq - dispatch work for ring 1 and 2
498 * @adev: amdgpu_device pointer
499 * @source: irq source
500 * @entry: IV with WPTR update
502 * Update the WPTR from the IV and schedule work to handle the entries.
504 static int navi10_ih_self_irq(struct amdgpu_device *adev,
505 struct amdgpu_irq_src *source,
506 struct amdgpu_iv_entry *entry)
508 uint32_t wptr = cpu_to_le32(entry->src_data[0]);
510 switch (entry->ring_id) {
512 *adev->irq.ih1.wptr_cpu = wptr;
513 schedule_work(&adev->irq.ih1_work);
516 *adev->irq.ih2.wptr_cpu = wptr;
517 schedule_work(&adev->irq.ih2_work);
524 static const struct amdgpu_irq_src_funcs navi10_ih_self_irq_funcs = {
525 .process = navi10_ih_self_irq,
528 static void navi10_ih_set_self_irq_funcs(struct amdgpu_device *adev)
530 adev->irq.self_irq.num_types = 0;
531 adev->irq.self_irq.funcs = &navi10_ih_self_irq_funcs;
534 static int navi10_ih_early_init(void *handle)
536 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
538 navi10_ih_set_interrupt_funcs(adev);
539 navi10_ih_set_self_irq_funcs(adev);
543 static int navi10_ih_sw_init(void *handle)
546 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
549 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_IH, 0,
550 &adev->irq.self_irq);
555 /* use gpu virtual address for ih ring
556 * until ih_checken is programmed to allow
557 * use bus address for ih ring by psp bl */
558 if ((adev->flags & AMD_IS_APU) ||
559 (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP))
560 use_bus_addr = false;
563 r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 256 * 1024, use_bus_addr);
567 adev->irq.ih.use_doorbell = true;
568 adev->irq.ih.doorbell_index = adev->doorbell_index.ih << 1;
570 adev->irq.ih1.ring_size = 0;
571 adev->irq.ih2.ring_size = 0;
573 /* initialize ih control registers offset */
574 navi10_ih_init_register_offset(adev);
576 r = amdgpu_ih_ring_init(adev, &adev->irq.ih_soft, PAGE_SIZE, true);
580 r = amdgpu_irq_init(adev);
585 static int navi10_ih_sw_fini(void *handle)
587 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
589 amdgpu_irq_fini_sw(adev);
594 static int navi10_ih_hw_init(void *handle)
597 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
599 r = navi10_ih_irq_init(adev);
606 static int navi10_ih_hw_fini(void *handle)
608 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
610 navi10_ih_irq_disable(adev);
615 static int navi10_ih_suspend(void *handle)
617 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
619 return navi10_ih_hw_fini(adev);
622 static int navi10_ih_resume(void *handle)
624 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
626 return navi10_ih_hw_init(adev);
629 static bool navi10_ih_is_idle(void *handle)
635 static int navi10_ih_wait_for_idle(void *handle)
641 static int navi10_ih_soft_reset(void *handle)
647 static void navi10_ih_update_clockgating_state(struct amdgpu_device *adev,
650 uint32_t data, def, field_val;
652 if (adev->cg_flags & AMD_CG_SUPPORT_IH_CG) {
653 def = data = RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL);
654 field_val = enable ? 0 : 1;
655 data = REG_SET_FIELD(data, IH_CLK_CTRL,
656 DBUS_MUX_CLK_SOFT_OVERRIDE, field_val);
657 data = REG_SET_FIELD(data, IH_CLK_CTRL,
658 OSSSYS_SHARE_CLK_SOFT_OVERRIDE, field_val);
659 data = REG_SET_FIELD(data, IH_CLK_CTRL,
660 LIMIT_SMN_CLK_SOFT_OVERRIDE, field_val);
661 data = REG_SET_FIELD(data, IH_CLK_CTRL,
662 DYN_CLK_SOFT_OVERRIDE, field_val);
663 data = REG_SET_FIELD(data, IH_CLK_CTRL,
664 REG_CLK_SOFT_OVERRIDE, field_val);
666 WREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL, data);
672 static int navi10_ih_set_clockgating_state(void *handle,
673 enum amd_clockgating_state state)
675 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
677 navi10_ih_update_clockgating_state(adev,
678 state == AMD_CG_STATE_GATE);
682 static int navi10_ih_set_powergating_state(void *handle,
683 enum amd_powergating_state state)
688 static void navi10_ih_get_clockgating_state(void *handle, u32 *flags)
690 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
692 if (!RREG32_SOC15(OSSSYS, 0, mmIH_CLK_CTRL))
693 *flags |= AMD_CG_SUPPORT_IH_CG;
698 static const struct amd_ip_funcs navi10_ih_ip_funcs = {
700 .early_init = navi10_ih_early_init,
702 .sw_init = navi10_ih_sw_init,
703 .sw_fini = navi10_ih_sw_fini,
704 .hw_init = navi10_ih_hw_init,
705 .hw_fini = navi10_ih_hw_fini,
706 .suspend = navi10_ih_suspend,
707 .resume = navi10_ih_resume,
708 .is_idle = navi10_ih_is_idle,
709 .wait_for_idle = navi10_ih_wait_for_idle,
710 .soft_reset = navi10_ih_soft_reset,
711 .set_clockgating_state = navi10_ih_set_clockgating_state,
712 .set_powergating_state = navi10_ih_set_powergating_state,
713 .get_clockgating_state = navi10_ih_get_clockgating_state,
716 static const struct amdgpu_ih_funcs navi10_ih_funcs = {
717 .get_wptr = navi10_ih_get_wptr,
718 .decode_iv = amdgpu_ih_decode_iv_helper,
719 .set_rptr = navi10_ih_set_rptr
722 static void navi10_ih_set_interrupt_funcs(struct amdgpu_device *adev)
724 if (adev->irq.ih_funcs == NULL)
725 adev->irq.ih_funcs = &navi10_ih_funcs;
728 const struct amdgpu_ip_block_version navi10_ih_ip_block =
730 .type = AMD_IP_BLOCK_TYPE_IH,
734 .funcs = &navi10_ih_ip_funcs,