2 * Copyright (C) 2015 Red Hat, Inc.
9 * Permission is hereby granted, free of charge, to any person obtaining a
10 * copy of this software and associated documentation files (the "Software"),
11 * to deal in the Software without restriction, including without limitation
12 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
13 * and/or sell copies of the Software, and to permit persons to whom the
14 * Software is furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice (including the next
17 * paragraph) shall be included in all copies or substantial portions of the
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
21 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
23 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
24 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
25 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
26 * OTHER DEALINGS IN THE SOFTWARE.
29 #include <linux/dma-mapping.h>
30 #include <linux/virtio.h>
31 #include <linux/virtio_config.h>
32 #include <linux/virtio_ring.h>
34 #include <drm/drm_edid.h>
36 #include "virtgpu_drv.h"
37 #include "virtgpu_trace.h"
39 #define MAX_INLINE_CMD_SIZE 96
40 #define MAX_INLINE_RESP_SIZE 24
41 #define VBUFFER_SIZE (sizeof(struct virtio_gpu_vbuffer) \
42 + MAX_INLINE_CMD_SIZE \
43 + MAX_INLINE_RESP_SIZE)
45 static void convert_to_hw_box(struct virtio_gpu_box *dst,
46 const struct drm_virtgpu_3d_box *src)
48 dst->x = cpu_to_le32(src->x);
49 dst->y = cpu_to_le32(src->y);
50 dst->z = cpu_to_le32(src->z);
51 dst->w = cpu_to_le32(src->w);
52 dst->h = cpu_to_le32(src->h);
53 dst->d = cpu_to_le32(src->d);
56 void virtio_gpu_ctrl_ack(struct virtqueue *vq)
58 struct drm_device *dev = vq->vdev->priv;
59 struct virtio_gpu_device *vgdev = dev->dev_private;
61 schedule_work(&vgdev->ctrlq.dequeue_work);
64 void virtio_gpu_cursor_ack(struct virtqueue *vq)
66 struct drm_device *dev = vq->vdev->priv;
67 struct virtio_gpu_device *vgdev = dev->dev_private;
69 schedule_work(&vgdev->cursorq.dequeue_work);
72 int virtio_gpu_alloc_vbufs(struct virtio_gpu_device *vgdev)
74 vgdev->vbufs = kmem_cache_create("virtio-gpu-vbufs",
76 __alignof__(struct virtio_gpu_vbuffer),
83 void virtio_gpu_free_vbufs(struct virtio_gpu_device *vgdev)
85 kmem_cache_destroy(vgdev->vbufs);
89 static struct virtio_gpu_vbuffer*
90 virtio_gpu_get_vbuf(struct virtio_gpu_device *vgdev,
91 int size, int resp_size, void *resp_buf,
92 virtio_gpu_resp_cb resp_cb)
94 struct virtio_gpu_vbuffer *vbuf;
96 vbuf = kmem_cache_zalloc(vgdev->vbufs, GFP_KERNEL | __GFP_NOFAIL);
98 BUG_ON(size > MAX_INLINE_CMD_SIZE ||
99 size < sizeof(struct virtio_gpu_ctrl_hdr));
100 vbuf->buf = (void *)vbuf + sizeof(*vbuf);
103 vbuf->resp_cb = resp_cb;
104 vbuf->resp_size = resp_size;
105 if (resp_size <= MAX_INLINE_RESP_SIZE)
106 vbuf->resp_buf = (void *)vbuf->buf + size;
108 vbuf->resp_buf = resp_buf;
109 BUG_ON(!vbuf->resp_buf);
113 static struct virtio_gpu_ctrl_hdr *
114 virtio_gpu_vbuf_ctrl_hdr(struct virtio_gpu_vbuffer *vbuf)
116 /* this assumes a vbuf contains a command that starts with a
117 * virtio_gpu_ctrl_hdr, which is true for both ctrl and cursor
120 return (struct virtio_gpu_ctrl_hdr *)vbuf->buf;
123 static struct virtio_gpu_update_cursor*
124 virtio_gpu_alloc_cursor(struct virtio_gpu_device *vgdev,
125 struct virtio_gpu_vbuffer **vbuffer_p)
127 struct virtio_gpu_vbuffer *vbuf;
129 vbuf = virtio_gpu_get_vbuf
130 (vgdev, sizeof(struct virtio_gpu_update_cursor),
134 return ERR_CAST(vbuf);
137 return (struct virtio_gpu_update_cursor *)vbuf->buf;
140 static void *virtio_gpu_alloc_cmd_resp(struct virtio_gpu_device *vgdev,
141 virtio_gpu_resp_cb cb,
142 struct virtio_gpu_vbuffer **vbuffer_p,
143 int cmd_size, int resp_size,
146 struct virtio_gpu_vbuffer *vbuf;
148 vbuf = virtio_gpu_get_vbuf(vgdev, cmd_size,
149 resp_size, resp_buf, cb);
151 return (struct virtio_gpu_command *)vbuf->buf;
154 static void *virtio_gpu_alloc_cmd(struct virtio_gpu_device *vgdev,
155 struct virtio_gpu_vbuffer **vbuffer_p,
158 return virtio_gpu_alloc_cmd_resp(vgdev, NULL, vbuffer_p, size,
159 sizeof(struct virtio_gpu_ctrl_hdr),
163 static void *virtio_gpu_alloc_cmd_cb(struct virtio_gpu_device *vgdev,
164 struct virtio_gpu_vbuffer **vbuffer_p,
166 virtio_gpu_resp_cb cb)
168 return virtio_gpu_alloc_cmd_resp(vgdev, cb, vbuffer_p, size,
169 sizeof(struct virtio_gpu_ctrl_hdr),
173 static void free_vbuf(struct virtio_gpu_device *vgdev,
174 struct virtio_gpu_vbuffer *vbuf)
176 if (vbuf->resp_size > MAX_INLINE_RESP_SIZE)
177 kfree(vbuf->resp_buf);
178 kvfree(vbuf->data_buf);
179 kmem_cache_free(vgdev->vbufs, vbuf);
182 static void reclaim_vbufs(struct virtqueue *vq, struct list_head *reclaim_list)
184 struct virtio_gpu_vbuffer *vbuf;
188 while ((vbuf = virtqueue_get_buf(vq, &len))) {
189 list_add_tail(&vbuf->list, reclaim_list);
193 DRM_DEBUG("Huh? zero vbufs reclaimed");
196 void virtio_gpu_dequeue_ctrl_func(struct work_struct *work)
198 struct virtio_gpu_device *vgdev =
199 container_of(work, struct virtio_gpu_device,
201 struct list_head reclaim_list;
202 struct virtio_gpu_vbuffer *entry, *tmp;
203 struct virtio_gpu_ctrl_hdr *resp;
206 INIT_LIST_HEAD(&reclaim_list);
207 spin_lock(&vgdev->ctrlq.qlock);
209 virtqueue_disable_cb(vgdev->ctrlq.vq);
210 reclaim_vbufs(vgdev->ctrlq.vq, &reclaim_list);
212 } while (!virtqueue_enable_cb(vgdev->ctrlq.vq));
213 spin_unlock(&vgdev->ctrlq.qlock);
215 list_for_each_entry(entry, &reclaim_list, list) {
216 resp = (struct virtio_gpu_ctrl_hdr *)entry->resp_buf;
218 trace_virtio_gpu_cmd_response(vgdev->ctrlq.vq, resp, entry->seqno);
220 if (resp->type != cpu_to_le32(VIRTIO_GPU_RESP_OK_NODATA)) {
221 if (le32_to_cpu(resp->type) >= VIRTIO_GPU_RESP_ERR_UNSPEC) {
222 struct virtio_gpu_ctrl_hdr *cmd;
223 cmd = virtio_gpu_vbuf_ctrl_hdr(entry);
224 DRM_ERROR_RATELIMITED("response 0x%x (command 0x%x)\n",
225 le32_to_cpu(resp->type),
226 le32_to_cpu(cmd->type));
228 DRM_DEBUG("response 0x%x\n", le32_to_cpu(resp->type));
230 if (resp->flags & cpu_to_le32(VIRTIO_GPU_FLAG_FENCE)) {
231 fence_id = le64_to_cpu(resp->fence_id);
232 virtio_gpu_fence_event_process(vgdev, fence_id);
235 entry->resp_cb(vgdev, entry);
237 wake_up(&vgdev->ctrlq.ack_queue);
239 list_for_each_entry_safe(entry, tmp, &reclaim_list, list) {
241 virtio_gpu_array_put_free_delayed(vgdev, entry->objs);
242 list_del(&entry->list);
243 free_vbuf(vgdev, entry);
247 void virtio_gpu_dequeue_cursor_func(struct work_struct *work)
249 struct virtio_gpu_device *vgdev =
250 container_of(work, struct virtio_gpu_device,
251 cursorq.dequeue_work);
252 struct list_head reclaim_list;
253 struct virtio_gpu_vbuffer *entry, *tmp;
255 INIT_LIST_HEAD(&reclaim_list);
256 spin_lock(&vgdev->cursorq.qlock);
258 virtqueue_disable_cb(vgdev->cursorq.vq);
259 reclaim_vbufs(vgdev->cursorq.vq, &reclaim_list);
260 } while (!virtqueue_enable_cb(vgdev->cursorq.vq));
261 spin_unlock(&vgdev->cursorq.qlock);
263 list_for_each_entry_safe(entry, tmp, &reclaim_list, list) {
264 struct virtio_gpu_ctrl_hdr *resp =
265 (struct virtio_gpu_ctrl_hdr *)entry->resp_buf;
267 trace_virtio_gpu_cmd_response(vgdev->cursorq.vq, resp, entry->seqno);
268 list_del(&entry->list);
269 free_vbuf(vgdev, entry);
271 wake_up(&vgdev->cursorq.ack_queue);
274 /* Create sg_table from a vmalloc'd buffer. */
275 static struct sg_table *vmalloc_to_sgt(char *data, uint32_t size, int *sg_ents)
278 struct sg_table *sgt;
279 struct scatterlist *sg;
282 if (WARN_ON(!PAGE_ALIGNED(data)))
285 sgt = kmalloc(sizeof(*sgt), GFP_KERNEL);
289 *sg_ents = DIV_ROUND_UP(size, PAGE_SIZE);
290 ret = sg_alloc_table(sgt, *sg_ents, GFP_KERNEL);
296 for_each_sgtable_sg(sgt, sg, i) {
297 pg = vmalloc_to_page(data);
304 s = min_t(int, PAGE_SIZE, size);
305 sg_set_page(sg, pg, s, 0);
314 static int virtio_gpu_queue_ctrl_sgs(struct virtio_gpu_device *vgdev,
315 struct virtio_gpu_vbuffer *vbuf,
316 struct virtio_gpu_fence *fence,
318 struct scatterlist **sgs,
322 struct virtqueue *vq = vgdev->ctrlq.vq;
325 if (!drm_dev_enter(vgdev->ddev, &idx)) {
326 if (fence && vbuf->objs)
327 virtio_gpu_array_unlock_resv(vbuf->objs);
328 free_vbuf(vgdev, vbuf);
332 if (vgdev->has_indirect)
336 spin_lock(&vgdev->ctrlq.qlock);
338 if (vq->num_free < elemcnt) {
339 spin_unlock(&vgdev->ctrlq.qlock);
340 virtio_gpu_notify(vgdev);
341 wait_event(vgdev->ctrlq.ack_queue, vq->num_free >= elemcnt);
345 /* now that the position of the vbuf in the virtqueue is known, we can
346 * finally set the fence id
349 virtio_gpu_fence_emit(vgdev, virtio_gpu_vbuf_ctrl_hdr(vbuf),
352 virtio_gpu_array_add_fence(vbuf->objs, &fence->f);
353 virtio_gpu_array_unlock_resv(vbuf->objs);
357 ret = virtqueue_add_sgs(vq, sgs, outcnt, incnt, vbuf, GFP_ATOMIC);
360 vbuf->seqno = ++vgdev->ctrlq.seqno;
361 trace_virtio_gpu_cmd_queue(vq, virtio_gpu_vbuf_ctrl_hdr(vbuf), vbuf->seqno);
363 atomic_inc(&vgdev->pending_commands);
365 spin_unlock(&vgdev->ctrlq.qlock);
371 static int virtio_gpu_queue_fenced_ctrl_buffer(struct virtio_gpu_device *vgdev,
372 struct virtio_gpu_vbuffer *vbuf,
373 struct virtio_gpu_fence *fence)
375 struct scatterlist *sgs[3], vcmd, vout, vresp;
376 struct sg_table *sgt = NULL;
377 int elemcnt = 0, outcnt = 0, incnt = 0, ret;
380 sg_init_one(&vcmd, vbuf->buf, vbuf->size);
386 if (vbuf->data_size) {
387 if (is_vmalloc_addr(vbuf->data_buf)) {
389 sgt = vmalloc_to_sgt(vbuf->data_buf, vbuf->data_size,
392 if (fence && vbuf->objs)
393 virtio_gpu_array_unlock_resv(vbuf->objs);
398 sgs[outcnt] = sgt->sgl;
400 sg_init_one(&vout, vbuf->data_buf, vbuf->data_size);
408 if (vbuf->resp_size) {
409 sg_init_one(&vresp, vbuf->resp_buf, vbuf->resp_size);
411 sgs[outcnt + incnt] = &vresp;
415 ret = virtio_gpu_queue_ctrl_sgs(vgdev, vbuf, fence, elemcnt, sgs, outcnt,
425 void virtio_gpu_notify(struct virtio_gpu_device *vgdev)
429 if (!atomic_read(&vgdev->pending_commands))
432 spin_lock(&vgdev->ctrlq.qlock);
433 atomic_set(&vgdev->pending_commands, 0);
434 notify = virtqueue_kick_prepare(vgdev->ctrlq.vq);
435 spin_unlock(&vgdev->ctrlq.qlock);
438 virtqueue_notify(vgdev->ctrlq.vq);
441 static int virtio_gpu_queue_ctrl_buffer(struct virtio_gpu_device *vgdev,
442 struct virtio_gpu_vbuffer *vbuf)
444 return virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, NULL);
447 static void virtio_gpu_queue_cursor(struct virtio_gpu_device *vgdev,
448 struct virtio_gpu_vbuffer *vbuf)
450 struct virtqueue *vq = vgdev->cursorq.vq;
451 struct scatterlist *sgs[1], ccmd;
452 int idx, ret, outcnt;
455 if (!drm_dev_enter(vgdev->ddev, &idx)) {
456 free_vbuf(vgdev, vbuf);
460 sg_init_one(&ccmd, vbuf->buf, vbuf->size);
464 spin_lock(&vgdev->cursorq.qlock);
466 ret = virtqueue_add_sgs(vq, sgs, outcnt, 0, vbuf, GFP_ATOMIC);
467 if (ret == -ENOSPC) {
468 spin_unlock(&vgdev->cursorq.qlock);
469 wait_event(vgdev->cursorq.ack_queue, vq->num_free >= outcnt);
470 spin_lock(&vgdev->cursorq.qlock);
473 vbuf->seqno = ++vgdev->cursorq.seqno;
474 trace_virtio_gpu_cmd_queue(vq,
475 virtio_gpu_vbuf_ctrl_hdr(vbuf),
478 notify = virtqueue_kick_prepare(vq);
481 spin_unlock(&vgdev->cursorq.qlock);
484 virtqueue_notify(vq);
489 /* just create gem objects for userspace and long lived objects,
490 * just use dma_alloced pages for the queue objects?
493 /* create a basic resource */
494 void virtio_gpu_cmd_create_resource(struct virtio_gpu_device *vgdev,
495 struct virtio_gpu_object *bo,
496 struct virtio_gpu_object_params *params,
497 struct virtio_gpu_object_array *objs,
498 struct virtio_gpu_fence *fence)
500 struct virtio_gpu_resource_create_2d *cmd_p;
501 struct virtio_gpu_vbuffer *vbuf;
503 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
504 memset(cmd_p, 0, sizeof(*cmd_p));
507 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_CREATE_2D);
508 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
509 cmd_p->format = cpu_to_le32(params->format);
510 cmd_p->width = cpu_to_le32(params->width);
511 cmd_p->height = cpu_to_le32(params->height);
513 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
517 static void virtio_gpu_cmd_unref_cb(struct virtio_gpu_device *vgdev,
518 struct virtio_gpu_vbuffer *vbuf)
520 struct virtio_gpu_object *bo;
522 bo = vbuf->resp_cb_data;
523 vbuf->resp_cb_data = NULL;
525 virtio_gpu_cleanup_object(bo);
528 void virtio_gpu_cmd_unref_resource(struct virtio_gpu_device *vgdev,
529 struct virtio_gpu_object *bo)
531 struct virtio_gpu_resource_unref *cmd_p;
532 struct virtio_gpu_vbuffer *vbuf;
535 cmd_p = virtio_gpu_alloc_cmd_cb(vgdev, &vbuf, sizeof(*cmd_p),
536 virtio_gpu_cmd_unref_cb);
537 memset(cmd_p, 0, sizeof(*cmd_p));
539 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_UNREF);
540 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
542 vbuf->resp_cb_data = bo;
543 ret = virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
545 virtio_gpu_cleanup_object(bo);
548 void virtio_gpu_cmd_set_scanout(struct virtio_gpu_device *vgdev,
549 uint32_t scanout_id, uint32_t resource_id,
550 uint32_t width, uint32_t height,
551 uint32_t x, uint32_t y)
553 struct virtio_gpu_set_scanout *cmd_p;
554 struct virtio_gpu_vbuffer *vbuf;
556 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
557 memset(cmd_p, 0, sizeof(*cmd_p));
559 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_SET_SCANOUT);
560 cmd_p->resource_id = cpu_to_le32(resource_id);
561 cmd_p->scanout_id = cpu_to_le32(scanout_id);
562 cmd_p->r.width = cpu_to_le32(width);
563 cmd_p->r.height = cpu_to_le32(height);
564 cmd_p->r.x = cpu_to_le32(x);
565 cmd_p->r.y = cpu_to_le32(y);
567 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
570 void virtio_gpu_cmd_resource_flush(struct virtio_gpu_device *vgdev,
571 uint32_t resource_id,
572 uint32_t x, uint32_t y,
573 uint32_t width, uint32_t height,
574 struct virtio_gpu_object_array *objs,
575 struct virtio_gpu_fence *fence)
577 struct virtio_gpu_resource_flush *cmd_p;
578 struct virtio_gpu_vbuffer *vbuf;
580 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
581 memset(cmd_p, 0, sizeof(*cmd_p));
584 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_FLUSH);
585 cmd_p->resource_id = cpu_to_le32(resource_id);
586 cmd_p->r.width = cpu_to_le32(width);
587 cmd_p->r.height = cpu_to_le32(height);
588 cmd_p->r.x = cpu_to_le32(x);
589 cmd_p->r.y = cpu_to_le32(y);
591 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
594 void virtio_gpu_cmd_transfer_to_host_2d(struct virtio_gpu_device *vgdev,
596 uint32_t width, uint32_t height,
597 uint32_t x, uint32_t y,
598 struct virtio_gpu_object_array *objs,
599 struct virtio_gpu_fence *fence)
601 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
602 struct virtio_gpu_transfer_to_host_2d *cmd_p;
603 struct virtio_gpu_vbuffer *vbuf;
604 bool use_dma_api = !virtio_has_dma_quirk(vgdev->vdev);
606 if (virtio_gpu_is_shmem(bo) && use_dma_api)
607 dma_sync_sgtable_for_device(vgdev->vdev->dev.parent,
608 bo->base.sgt, DMA_TO_DEVICE);
610 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
611 memset(cmd_p, 0, sizeof(*cmd_p));
614 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_TO_HOST_2D);
615 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
616 cmd_p->offset = cpu_to_le64(offset);
617 cmd_p->r.width = cpu_to_le32(width);
618 cmd_p->r.height = cpu_to_le32(height);
619 cmd_p->r.x = cpu_to_le32(x);
620 cmd_p->r.y = cpu_to_le32(y);
622 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
626 virtio_gpu_cmd_resource_attach_backing(struct virtio_gpu_device *vgdev,
627 uint32_t resource_id,
628 struct virtio_gpu_mem_entry *ents,
630 struct virtio_gpu_fence *fence)
632 struct virtio_gpu_resource_attach_backing *cmd_p;
633 struct virtio_gpu_vbuffer *vbuf;
635 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
636 memset(cmd_p, 0, sizeof(*cmd_p));
638 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_ATTACH_BACKING);
639 cmd_p->resource_id = cpu_to_le32(resource_id);
640 cmd_p->nr_entries = cpu_to_le32(nents);
642 vbuf->data_buf = ents;
643 vbuf->data_size = sizeof(*ents) * nents;
645 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
648 static void virtio_gpu_cmd_get_display_info_cb(struct virtio_gpu_device *vgdev,
649 struct virtio_gpu_vbuffer *vbuf)
651 struct virtio_gpu_resp_display_info *resp =
652 (struct virtio_gpu_resp_display_info *)vbuf->resp_buf;
655 spin_lock(&vgdev->display_info_lock);
656 for (i = 0; i < vgdev->num_scanouts; i++) {
657 vgdev->outputs[i].info = resp->pmodes[i];
658 if (resp->pmodes[i].enabled) {
659 DRM_DEBUG("output %d: %dx%d+%d+%d", i,
660 le32_to_cpu(resp->pmodes[i].r.width),
661 le32_to_cpu(resp->pmodes[i].r.height),
662 le32_to_cpu(resp->pmodes[i].r.x),
663 le32_to_cpu(resp->pmodes[i].r.y));
665 DRM_DEBUG("output %d: disabled", i);
669 vgdev->display_info_pending = false;
670 spin_unlock(&vgdev->display_info_lock);
671 wake_up(&vgdev->resp_wq);
673 if (!drm_helper_hpd_irq_event(vgdev->ddev))
674 drm_kms_helper_hotplug_event(vgdev->ddev);
677 static void virtio_gpu_cmd_get_capset_info_cb(struct virtio_gpu_device *vgdev,
678 struct virtio_gpu_vbuffer *vbuf)
680 struct virtio_gpu_get_capset_info *cmd =
681 (struct virtio_gpu_get_capset_info *)vbuf->buf;
682 struct virtio_gpu_resp_capset_info *resp =
683 (struct virtio_gpu_resp_capset_info *)vbuf->resp_buf;
684 int i = le32_to_cpu(cmd->capset_index);
686 spin_lock(&vgdev->display_info_lock);
687 if (vgdev->capsets) {
688 vgdev->capsets[i].id = le32_to_cpu(resp->capset_id);
689 vgdev->capsets[i].max_version = le32_to_cpu(resp->capset_max_version);
690 vgdev->capsets[i].max_size = le32_to_cpu(resp->capset_max_size);
692 DRM_ERROR("invalid capset memory.");
694 spin_unlock(&vgdev->display_info_lock);
695 wake_up(&vgdev->resp_wq);
698 static void virtio_gpu_cmd_capset_cb(struct virtio_gpu_device *vgdev,
699 struct virtio_gpu_vbuffer *vbuf)
701 struct virtio_gpu_get_capset *cmd =
702 (struct virtio_gpu_get_capset *)vbuf->buf;
703 struct virtio_gpu_resp_capset *resp =
704 (struct virtio_gpu_resp_capset *)vbuf->resp_buf;
705 struct virtio_gpu_drv_cap_cache *cache_ent;
707 spin_lock(&vgdev->display_info_lock);
708 list_for_each_entry(cache_ent, &vgdev->cap_cache, head) {
709 if (cache_ent->version == le32_to_cpu(cmd->capset_version) &&
710 cache_ent->id == le32_to_cpu(cmd->capset_id)) {
711 memcpy(cache_ent->caps_cache, resp->capset_data,
713 /* Copy must occur before is_valid is signalled. */
715 atomic_set(&cache_ent->is_valid, 1);
719 spin_unlock(&vgdev->display_info_lock);
720 wake_up_all(&vgdev->resp_wq);
723 static int virtio_get_edid_block(void *data, u8 *buf,
724 unsigned int block, size_t len)
726 struct virtio_gpu_resp_edid *resp = data;
727 size_t start = block * EDID_LENGTH;
729 if (start + len > le32_to_cpu(resp->size))
731 memcpy(buf, resp->edid + start, len);
735 static void virtio_gpu_cmd_get_edid_cb(struct virtio_gpu_device *vgdev,
736 struct virtio_gpu_vbuffer *vbuf)
738 struct virtio_gpu_cmd_get_edid *cmd =
739 (struct virtio_gpu_cmd_get_edid *)vbuf->buf;
740 struct virtio_gpu_resp_edid *resp =
741 (struct virtio_gpu_resp_edid *)vbuf->resp_buf;
742 uint32_t scanout = le32_to_cpu(cmd->scanout);
743 struct virtio_gpu_output *output;
744 const struct drm_edid *new_edid, *old_edid;
746 if (scanout >= vgdev->num_scanouts)
748 output = vgdev->outputs + scanout;
750 new_edid = drm_edid_read_custom(&output->conn, virtio_get_edid_block, resp);
751 drm_edid_connector_update(&output->conn, new_edid);
753 spin_lock(&vgdev->display_info_lock);
754 old_edid = output->drm_edid;
755 output->drm_edid = new_edid;
756 spin_unlock(&vgdev->display_info_lock);
758 drm_edid_free(old_edid);
759 wake_up(&vgdev->resp_wq);
762 int virtio_gpu_cmd_get_display_info(struct virtio_gpu_device *vgdev)
764 struct virtio_gpu_ctrl_hdr *cmd_p;
765 struct virtio_gpu_vbuffer *vbuf;
768 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_display_info),
773 cmd_p = virtio_gpu_alloc_cmd_resp
774 (vgdev, &virtio_gpu_cmd_get_display_info_cb, &vbuf,
775 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_display_info),
777 memset(cmd_p, 0, sizeof(*cmd_p));
779 vgdev->display_info_pending = true;
780 cmd_p->type = cpu_to_le32(VIRTIO_GPU_CMD_GET_DISPLAY_INFO);
781 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
785 int virtio_gpu_cmd_get_capset_info(struct virtio_gpu_device *vgdev, int idx)
787 struct virtio_gpu_get_capset_info *cmd_p;
788 struct virtio_gpu_vbuffer *vbuf;
791 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_capset_info),
796 cmd_p = virtio_gpu_alloc_cmd_resp
797 (vgdev, &virtio_gpu_cmd_get_capset_info_cb, &vbuf,
798 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_capset_info),
800 memset(cmd_p, 0, sizeof(*cmd_p));
802 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_CAPSET_INFO);
803 cmd_p->capset_index = cpu_to_le32(idx);
804 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
808 int virtio_gpu_cmd_get_capset(struct virtio_gpu_device *vgdev,
809 int idx, int version,
810 struct virtio_gpu_drv_cap_cache **cache_p)
812 struct virtio_gpu_get_capset *cmd_p;
813 struct virtio_gpu_vbuffer *vbuf;
815 struct virtio_gpu_drv_cap_cache *cache_ent;
816 struct virtio_gpu_drv_cap_cache *search_ent;
821 if (idx >= vgdev->num_capsets)
824 if (version > vgdev->capsets[idx].max_version)
827 cache_ent = kzalloc(sizeof(*cache_ent), GFP_KERNEL);
831 max_size = vgdev->capsets[idx].max_size;
832 cache_ent->caps_cache = kmalloc(max_size, GFP_KERNEL);
833 if (!cache_ent->caps_cache) {
838 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_capset) + max_size,
841 kfree(cache_ent->caps_cache);
846 cache_ent->version = version;
847 cache_ent->id = vgdev->capsets[idx].id;
848 atomic_set(&cache_ent->is_valid, 0);
849 cache_ent->size = max_size;
850 spin_lock(&vgdev->display_info_lock);
851 /* Search while under lock in case it was added by another task. */
852 list_for_each_entry(search_ent, &vgdev->cap_cache, head) {
853 if (search_ent->id == vgdev->capsets[idx].id &&
854 search_ent->version == version) {
855 *cache_p = search_ent;
860 list_add_tail(&cache_ent->head, &vgdev->cap_cache);
861 spin_unlock(&vgdev->display_info_lock);
864 /* Entry was found, so free everything that was just created. */
866 kfree(cache_ent->caps_cache);
871 cmd_p = virtio_gpu_alloc_cmd_resp
872 (vgdev, &virtio_gpu_cmd_capset_cb, &vbuf, sizeof(*cmd_p),
873 sizeof(struct virtio_gpu_resp_capset) + max_size,
875 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_CAPSET);
876 cmd_p->capset_id = cpu_to_le32(vgdev->capsets[idx].id);
877 cmd_p->capset_version = cpu_to_le32(version);
878 *cache_p = cache_ent;
879 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
884 int virtio_gpu_cmd_get_edids(struct virtio_gpu_device *vgdev)
886 struct virtio_gpu_cmd_get_edid *cmd_p;
887 struct virtio_gpu_vbuffer *vbuf;
891 if (WARN_ON(!vgdev->has_edid))
894 for (scanout = 0; scanout < vgdev->num_scanouts; scanout++) {
895 resp_buf = kzalloc(sizeof(struct virtio_gpu_resp_edid),
900 cmd_p = virtio_gpu_alloc_cmd_resp
901 (vgdev, &virtio_gpu_cmd_get_edid_cb, &vbuf,
902 sizeof(*cmd_p), sizeof(struct virtio_gpu_resp_edid),
904 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_GET_EDID);
905 cmd_p->scanout = cpu_to_le32(scanout);
906 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
912 void virtio_gpu_cmd_context_create(struct virtio_gpu_device *vgdev, uint32_t id,
913 uint32_t context_init, uint32_t nlen,
916 struct virtio_gpu_ctx_create *cmd_p;
917 struct virtio_gpu_vbuffer *vbuf;
919 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
920 memset(cmd_p, 0, sizeof(*cmd_p));
922 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_CREATE);
923 cmd_p->hdr.ctx_id = cpu_to_le32(id);
924 cmd_p->nlen = cpu_to_le32(nlen);
925 cmd_p->context_init = cpu_to_le32(context_init);
926 strscpy(cmd_p->debug_name, name, sizeof(cmd_p->debug_name));
927 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
930 void virtio_gpu_cmd_context_destroy(struct virtio_gpu_device *vgdev,
933 struct virtio_gpu_ctx_destroy *cmd_p;
934 struct virtio_gpu_vbuffer *vbuf;
936 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
937 memset(cmd_p, 0, sizeof(*cmd_p));
939 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_DESTROY);
940 cmd_p->hdr.ctx_id = cpu_to_le32(id);
941 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
944 void virtio_gpu_cmd_context_attach_resource(struct virtio_gpu_device *vgdev,
946 struct virtio_gpu_object_array *objs)
948 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
949 struct virtio_gpu_ctx_resource *cmd_p;
950 struct virtio_gpu_vbuffer *vbuf;
952 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
953 memset(cmd_p, 0, sizeof(*cmd_p));
956 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_ATTACH_RESOURCE);
957 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id);
958 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
959 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
962 void virtio_gpu_cmd_context_detach_resource(struct virtio_gpu_device *vgdev,
964 struct virtio_gpu_object_array *objs)
966 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
967 struct virtio_gpu_ctx_resource *cmd_p;
968 struct virtio_gpu_vbuffer *vbuf;
970 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
971 memset(cmd_p, 0, sizeof(*cmd_p));
974 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_CTX_DETACH_RESOURCE);
975 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id);
976 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
977 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
981 virtio_gpu_cmd_resource_create_3d(struct virtio_gpu_device *vgdev,
982 struct virtio_gpu_object *bo,
983 struct virtio_gpu_object_params *params,
984 struct virtio_gpu_object_array *objs,
985 struct virtio_gpu_fence *fence)
987 struct virtio_gpu_resource_create_3d *cmd_p;
988 struct virtio_gpu_vbuffer *vbuf;
990 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
991 memset(cmd_p, 0, sizeof(*cmd_p));
994 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_CREATE_3D);
995 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
996 cmd_p->format = cpu_to_le32(params->format);
997 cmd_p->width = cpu_to_le32(params->width);
998 cmd_p->height = cpu_to_le32(params->height);
1000 cmd_p->target = cpu_to_le32(params->target);
1001 cmd_p->bind = cpu_to_le32(params->bind);
1002 cmd_p->depth = cpu_to_le32(params->depth);
1003 cmd_p->array_size = cpu_to_le32(params->array_size);
1004 cmd_p->last_level = cpu_to_le32(params->last_level);
1005 cmd_p->nr_samples = cpu_to_le32(params->nr_samples);
1006 cmd_p->flags = cpu_to_le32(params->flags);
1008 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
1013 void virtio_gpu_cmd_transfer_to_host_3d(struct virtio_gpu_device *vgdev,
1015 uint64_t offset, uint32_t level,
1017 uint32_t layer_stride,
1018 struct drm_virtgpu_3d_box *box,
1019 struct virtio_gpu_object_array *objs,
1020 struct virtio_gpu_fence *fence)
1022 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
1023 struct virtio_gpu_transfer_host_3d *cmd_p;
1024 struct virtio_gpu_vbuffer *vbuf;
1025 bool use_dma_api = !virtio_has_dma_quirk(vgdev->vdev);
1027 if (virtio_gpu_is_shmem(bo) && use_dma_api)
1028 dma_sync_sgtable_for_device(vgdev->vdev->dev.parent,
1029 bo->base.sgt, DMA_TO_DEVICE);
1031 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1032 memset(cmd_p, 0, sizeof(*cmd_p));
1036 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_TO_HOST_3D);
1037 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id);
1038 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1039 convert_to_hw_box(&cmd_p->box, box);
1040 cmd_p->offset = cpu_to_le64(offset);
1041 cmd_p->level = cpu_to_le32(level);
1042 cmd_p->stride = cpu_to_le32(stride);
1043 cmd_p->layer_stride = cpu_to_le32(layer_stride);
1045 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
1048 void virtio_gpu_cmd_transfer_from_host_3d(struct virtio_gpu_device *vgdev,
1050 uint64_t offset, uint32_t level,
1052 uint32_t layer_stride,
1053 struct drm_virtgpu_3d_box *box,
1054 struct virtio_gpu_object_array *objs,
1055 struct virtio_gpu_fence *fence)
1057 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
1058 struct virtio_gpu_transfer_host_3d *cmd_p;
1059 struct virtio_gpu_vbuffer *vbuf;
1061 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1062 memset(cmd_p, 0, sizeof(*cmd_p));
1066 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_TRANSFER_FROM_HOST_3D);
1067 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id);
1068 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1069 convert_to_hw_box(&cmd_p->box, box);
1070 cmd_p->offset = cpu_to_le64(offset);
1071 cmd_p->level = cpu_to_le32(level);
1072 cmd_p->stride = cpu_to_le32(stride);
1073 cmd_p->layer_stride = cpu_to_le32(layer_stride);
1075 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
1078 void virtio_gpu_cmd_submit(struct virtio_gpu_device *vgdev,
1079 void *data, uint32_t data_size,
1081 struct virtio_gpu_object_array *objs,
1082 struct virtio_gpu_fence *fence)
1084 struct virtio_gpu_cmd_submit *cmd_p;
1085 struct virtio_gpu_vbuffer *vbuf;
1087 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1088 memset(cmd_p, 0, sizeof(*cmd_p));
1090 vbuf->data_buf = data;
1091 vbuf->data_size = data_size;
1094 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_SUBMIT_3D);
1095 cmd_p->hdr.ctx_id = cpu_to_le32(ctx_id);
1096 cmd_p->size = cpu_to_le32(data_size);
1098 virtio_gpu_queue_fenced_ctrl_buffer(vgdev, vbuf, fence);
1101 void virtio_gpu_object_attach(struct virtio_gpu_device *vgdev,
1102 struct virtio_gpu_object *obj,
1103 struct virtio_gpu_mem_entry *ents,
1106 virtio_gpu_cmd_resource_attach_backing(vgdev, obj->hw_res_handle,
1110 void virtio_gpu_cursor_ping(struct virtio_gpu_device *vgdev,
1111 struct virtio_gpu_output *output)
1113 struct virtio_gpu_vbuffer *vbuf;
1114 struct virtio_gpu_update_cursor *cur_p;
1116 output->cursor.pos.scanout_id = cpu_to_le32(output->index);
1117 cur_p = virtio_gpu_alloc_cursor(vgdev, &vbuf);
1118 memcpy(cur_p, &output->cursor, sizeof(output->cursor));
1119 virtio_gpu_queue_cursor(vgdev, vbuf);
1122 static void virtio_gpu_cmd_resource_uuid_cb(struct virtio_gpu_device *vgdev,
1123 struct virtio_gpu_vbuffer *vbuf)
1125 struct virtio_gpu_object *obj =
1126 gem_to_virtio_gpu_obj(vbuf->objs->objs[0]);
1127 struct virtio_gpu_resp_resource_uuid *resp =
1128 (struct virtio_gpu_resp_resource_uuid *)vbuf->resp_buf;
1129 uint32_t resp_type = le32_to_cpu(resp->hdr.type);
1131 spin_lock(&vgdev->resource_export_lock);
1132 WARN_ON(obj->uuid_state != STATE_INITIALIZING);
1134 if (resp_type == VIRTIO_GPU_RESP_OK_RESOURCE_UUID &&
1135 obj->uuid_state == STATE_INITIALIZING) {
1136 import_uuid(&obj->uuid, resp->uuid);
1137 obj->uuid_state = STATE_OK;
1139 obj->uuid_state = STATE_ERR;
1141 spin_unlock(&vgdev->resource_export_lock);
1143 wake_up_all(&vgdev->resp_wq);
1147 virtio_gpu_cmd_resource_assign_uuid(struct virtio_gpu_device *vgdev,
1148 struct virtio_gpu_object_array *objs)
1150 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
1151 struct virtio_gpu_resource_assign_uuid *cmd_p;
1152 struct virtio_gpu_vbuffer *vbuf;
1153 struct virtio_gpu_resp_resource_uuid *resp_buf;
1155 resp_buf = kzalloc(sizeof(*resp_buf), GFP_KERNEL);
1157 spin_lock(&vgdev->resource_export_lock);
1158 bo->uuid_state = STATE_ERR;
1159 spin_unlock(&vgdev->resource_export_lock);
1160 virtio_gpu_array_put_free(objs);
1164 cmd_p = virtio_gpu_alloc_cmd_resp
1165 (vgdev, virtio_gpu_cmd_resource_uuid_cb, &vbuf, sizeof(*cmd_p),
1166 sizeof(struct virtio_gpu_resp_resource_uuid), resp_buf);
1167 memset(cmd_p, 0, sizeof(*cmd_p));
1169 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_ASSIGN_UUID);
1170 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1173 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
1177 static void virtio_gpu_cmd_resource_map_cb(struct virtio_gpu_device *vgdev,
1178 struct virtio_gpu_vbuffer *vbuf)
1180 struct virtio_gpu_object *bo =
1181 gem_to_virtio_gpu_obj(vbuf->objs->objs[0]);
1182 struct virtio_gpu_resp_map_info *resp =
1183 (struct virtio_gpu_resp_map_info *)vbuf->resp_buf;
1184 struct virtio_gpu_object_vram *vram = to_virtio_gpu_vram(bo);
1185 uint32_t resp_type = le32_to_cpu(resp->hdr.type);
1187 spin_lock(&vgdev->host_visible_lock);
1189 if (resp_type == VIRTIO_GPU_RESP_OK_MAP_INFO) {
1190 vram->map_info = resp->map_info;
1191 vram->map_state = STATE_OK;
1193 vram->map_state = STATE_ERR;
1196 spin_unlock(&vgdev->host_visible_lock);
1197 wake_up_all(&vgdev->resp_wq);
1200 int virtio_gpu_cmd_map(struct virtio_gpu_device *vgdev,
1201 struct virtio_gpu_object_array *objs, uint64_t offset)
1203 struct virtio_gpu_resource_map_blob *cmd_p;
1204 struct virtio_gpu_object *bo = gem_to_virtio_gpu_obj(objs->objs[0]);
1205 struct virtio_gpu_vbuffer *vbuf;
1206 struct virtio_gpu_resp_map_info *resp_buf;
1208 resp_buf = kzalloc(sizeof(*resp_buf), GFP_KERNEL);
1212 cmd_p = virtio_gpu_alloc_cmd_resp
1213 (vgdev, virtio_gpu_cmd_resource_map_cb, &vbuf, sizeof(*cmd_p),
1214 sizeof(struct virtio_gpu_resp_map_info), resp_buf);
1215 memset(cmd_p, 0, sizeof(*cmd_p));
1217 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_MAP_BLOB);
1218 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1219 cmd_p->offset = cpu_to_le64(offset);
1222 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
1226 void virtio_gpu_cmd_unmap(struct virtio_gpu_device *vgdev,
1227 struct virtio_gpu_object *bo)
1229 struct virtio_gpu_resource_unmap_blob *cmd_p;
1230 struct virtio_gpu_vbuffer *vbuf;
1232 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1233 memset(cmd_p, 0, sizeof(*cmd_p));
1235 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_UNMAP_BLOB);
1236 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1238 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
1242 virtio_gpu_cmd_resource_create_blob(struct virtio_gpu_device *vgdev,
1243 struct virtio_gpu_object *bo,
1244 struct virtio_gpu_object_params *params,
1245 struct virtio_gpu_mem_entry *ents,
1248 struct virtio_gpu_resource_create_blob *cmd_p;
1249 struct virtio_gpu_vbuffer *vbuf;
1251 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1252 memset(cmd_p, 0, sizeof(*cmd_p));
1254 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_RESOURCE_CREATE_BLOB);
1255 cmd_p->hdr.ctx_id = cpu_to_le32(params->ctx_id);
1256 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1257 cmd_p->blob_mem = cpu_to_le32(params->blob_mem);
1258 cmd_p->blob_flags = cpu_to_le32(params->blob_flags);
1259 cmd_p->blob_id = cpu_to_le64(params->blob_id);
1260 cmd_p->size = cpu_to_le64(params->size);
1261 cmd_p->nr_entries = cpu_to_le32(nents);
1263 vbuf->data_buf = ents;
1264 vbuf->data_size = sizeof(*ents) * nents;
1266 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);
1270 void virtio_gpu_cmd_set_scanout_blob(struct virtio_gpu_device *vgdev,
1271 uint32_t scanout_id,
1272 struct virtio_gpu_object *bo,
1273 struct drm_framebuffer *fb,
1274 uint32_t width, uint32_t height,
1275 uint32_t x, uint32_t y)
1278 struct virtio_gpu_set_scanout_blob *cmd_p;
1279 struct virtio_gpu_vbuffer *vbuf;
1280 uint32_t format = virtio_gpu_translate_format(fb->format->format);
1282 cmd_p = virtio_gpu_alloc_cmd(vgdev, &vbuf, sizeof(*cmd_p));
1283 memset(cmd_p, 0, sizeof(*cmd_p));
1285 cmd_p->hdr.type = cpu_to_le32(VIRTIO_GPU_CMD_SET_SCANOUT_BLOB);
1286 cmd_p->resource_id = cpu_to_le32(bo->hw_res_handle);
1287 cmd_p->scanout_id = cpu_to_le32(scanout_id);
1289 cmd_p->format = cpu_to_le32(format);
1290 cmd_p->width = cpu_to_le32(fb->width);
1291 cmd_p->height = cpu_to_le32(fb->height);
1293 for (i = 0; i < 4; i++) {
1294 cmd_p->strides[i] = cpu_to_le32(fb->pitches[i]);
1295 cmd_p->offsets[i] = cpu_to_le32(fb->offsets[i]);
1298 cmd_p->r.width = cpu_to_le32(width);
1299 cmd_p->r.height = cpu_to_le32(height);
1300 cmd_p->r.x = cpu_to_le32(x);
1301 cmd_p->r.y = cpu_to_le32(y);
1303 virtio_gpu_queue_ctrl_buffer(vgdev, vbuf);