2 * Copyright (c) 2014 MediaTek Inc.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
16 #include <linux/of_address.h>
19 #include <linux/slab.h>
20 #include <linux/delay.h>
21 #include <linux/clkdev.h>
26 static int mtk_cg_bit_is_cleared(struct clk_hw *hw)
28 struct mtk_clk_gate *cg = to_mtk_clk_gate(hw);
31 regmap_read(cg->regmap, cg->sta_ofs, &val);
38 static int mtk_cg_bit_is_set(struct clk_hw *hw)
40 struct mtk_clk_gate *cg = to_mtk_clk_gate(hw);
43 regmap_read(cg->regmap, cg->sta_ofs, &val);
50 static void mtk_cg_set_bit(struct clk_hw *hw)
52 struct mtk_clk_gate *cg = to_mtk_clk_gate(hw);
54 regmap_write(cg->regmap, cg->set_ofs, BIT(cg->bit));
57 static void mtk_cg_clr_bit(struct clk_hw *hw)
59 struct mtk_clk_gate *cg = to_mtk_clk_gate(hw);
61 regmap_write(cg->regmap, cg->clr_ofs, BIT(cg->bit));
64 static int mtk_cg_enable(struct clk_hw *hw)
71 static void mtk_cg_disable(struct clk_hw *hw)
76 static int mtk_cg_enable_inv(struct clk_hw *hw)
83 static void mtk_cg_disable_inv(struct clk_hw *hw)
88 const struct clk_ops mtk_clk_gate_ops_setclr = {
89 .is_enabled = mtk_cg_bit_is_cleared,
90 .enable = mtk_cg_enable,
91 .disable = mtk_cg_disable,
94 const struct clk_ops mtk_clk_gate_ops_setclr_inv = {
95 .is_enabled = mtk_cg_bit_is_set,
96 .enable = mtk_cg_enable_inv,
97 .disable = mtk_cg_disable_inv,
100 struct clk *mtk_clk_register_gate(
102 const char *parent_name,
103 struct regmap *regmap,
108 const struct clk_ops *ops)
110 struct mtk_clk_gate *cg;
112 struct clk_init_data init = {};
114 cg = kzalloc(sizeof(*cg), GFP_KERNEL);
116 return ERR_PTR(-ENOMEM);
119 init.flags = CLK_SET_RATE_PARENT;
120 init.parent_names = parent_name ? &parent_name : NULL;
121 init.num_parents = parent_name ? 1 : 0;
125 cg->set_ofs = set_ofs;
126 cg->clr_ofs = clr_ofs;
127 cg->sta_ofs = sta_ofs;
132 clk = clk_register(NULL, &cg->hw);