]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_display.c
drm/i915: Update DRIVER_DATE to 20180221
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_display.c
1 /*
2  * Copyright 2007-8 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: Dave Airlie
24  *          Alex Deucher
25  */
26 #include <drm/drmP.h>
27 #include <drm/amdgpu_drm.h>
28 #include "amdgpu.h"
29 #include "amdgpu_i2c.h"
30 #include "atom.h"
31 #include "amdgpu_connectors.h"
32 #include <asm/div64.h>
33
34 #include <linux/pm_runtime.h>
35 #include <drm/drm_crtc_helper.h>
36 #include <drm/drm_edid.h>
37 #include <drm/drm_fb_helper.h>
38
39 static void amdgpu_flip_callback(struct dma_fence *f, struct dma_fence_cb *cb)
40 {
41         struct amdgpu_flip_work *work =
42                 container_of(cb, struct amdgpu_flip_work, cb);
43
44         dma_fence_put(f);
45         schedule_work(&work->flip_work.work);
46 }
47
48 static bool amdgpu_flip_handle_fence(struct amdgpu_flip_work *work,
49                                      struct dma_fence **f)
50 {
51         struct dma_fence *fence= *f;
52
53         if (fence == NULL)
54                 return false;
55
56         *f = NULL;
57
58         if (!dma_fence_add_callback(fence, &work->cb, amdgpu_flip_callback))
59                 return true;
60
61         dma_fence_put(fence);
62         return false;
63 }
64
65 static void amdgpu_flip_work_func(struct work_struct *__work)
66 {
67         struct delayed_work *delayed_work =
68                 container_of(__work, struct delayed_work, work);
69         struct amdgpu_flip_work *work =
70                 container_of(delayed_work, struct amdgpu_flip_work, flip_work);
71         struct amdgpu_device *adev = work->adev;
72         struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[work->crtc_id];
73
74         struct drm_crtc *crtc = &amdgpu_crtc->base;
75         unsigned long flags;
76         unsigned i;
77         int vpos, hpos;
78
79         if (amdgpu_flip_handle_fence(work, &work->excl))
80                 return;
81
82         for (i = 0; i < work->shared_count; ++i)
83                 if (amdgpu_flip_handle_fence(work, &work->shared[i]))
84                         return;
85
86         /* Wait until we're out of the vertical blank period before the one
87          * targeted by the flip
88          */
89         if (amdgpu_crtc->enabled &&
90             (amdgpu_get_crtc_scanoutpos(adev->ddev, work->crtc_id, 0,
91                                         &vpos, &hpos, NULL, NULL,
92                                         &crtc->hwmode)
93              & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
94             (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
95             (int)(work->target_vblank -
96                   amdgpu_get_vblank_counter_kms(adev->ddev, amdgpu_crtc->crtc_id)) > 0) {
97                 schedule_delayed_work(&work->flip_work, usecs_to_jiffies(1000));
98                 return;
99         }
100
101         /* We borrow the event spin lock for protecting flip_status */
102         spin_lock_irqsave(&crtc->dev->event_lock, flags);
103
104         /* Do the flip (mmio) */
105         adev->mode_info.funcs->page_flip(adev, work->crtc_id, work->base, work->async);
106
107         /* Set the flip status */
108         amdgpu_crtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
109         spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
110
111
112         DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_SUBMITTED, work: %p,\n",
113                                          amdgpu_crtc->crtc_id, amdgpu_crtc, work);
114
115 }
116
117 /*
118  * Handle unpin events outside the interrupt handler proper.
119  */
120 static void amdgpu_unpin_work_func(struct work_struct *__work)
121 {
122         struct amdgpu_flip_work *work =
123                 container_of(__work, struct amdgpu_flip_work, unpin_work);
124         int r;
125
126         /* unpin of the old buffer */
127         r = amdgpu_bo_reserve(work->old_abo, true);
128         if (likely(r == 0)) {
129                 r = amdgpu_bo_unpin(work->old_abo);
130                 if (unlikely(r != 0)) {
131                         DRM_ERROR("failed to unpin buffer after flip\n");
132                 }
133                 amdgpu_bo_unreserve(work->old_abo);
134         } else
135                 DRM_ERROR("failed to reserve buffer after flip\n");
136
137         amdgpu_bo_unref(&work->old_abo);
138         kfree(work->shared);
139         kfree(work);
140 }
141
142 int amdgpu_crtc_page_flip_target(struct drm_crtc *crtc,
143                                  struct drm_framebuffer *fb,
144                                  struct drm_pending_vblank_event *event,
145                                  uint32_t page_flip_flags, uint32_t target,
146                                  struct drm_modeset_acquire_ctx *ctx)
147 {
148         struct drm_device *dev = crtc->dev;
149         struct amdgpu_device *adev = dev->dev_private;
150         struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
151         struct amdgpu_framebuffer *old_amdgpu_fb;
152         struct amdgpu_framebuffer *new_amdgpu_fb;
153         struct drm_gem_object *obj;
154         struct amdgpu_flip_work *work;
155         struct amdgpu_bo *new_abo;
156         unsigned long flags;
157         u64 tiling_flags;
158         u64 base;
159         int i, r;
160
161         work = kzalloc(sizeof *work, GFP_KERNEL);
162         if (work == NULL)
163                 return -ENOMEM;
164
165         INIT_DELAYED_WORK(&work->flip_work, amdgpu_flip_work_func);
166         INIT_WORK(&work->unpin_work, amdgpu_unpin_work_func);
167
168         work->event = event;
169         work->adev = adev;
170         work->crtc_id = amdgpu_crtc->crtc_id;
171         work->async = (page_flip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
172
173         /* schedule unpin of the old buffer */
174         old_amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
175         obj = old_amdgpu_fb->obj;
176
177         /* take a reference to the old object */
178         work->old_abo = gem_to_amdgpu_bo(obj);
179         amdgpu_bo_ref(work->old_abo);
180
181         new_amdgpu_fb = to_amdgpu_framebuffer(fb);
182         obj = new_amdgpu_fb->obj;
183         new_abo = gem_to_amdgpu_bo(obj);
184
185         /* pin the new buffer */
186         r = amdgpu_bo_reserve(new_abo, false);
187         if (unlikely(r != 0)) {
188                 DRM_ERROR("failed to reserve new abo buffer before flip\n");
189                 goto cleanup;
190         }
191
192         r = amdgpu_bo_pin(new_abo, AMDGPU_GEM_DOMAIN_VRAM, &base);
193         if (unlikely(r != 0)) {
194                 DRM_ERROR("failed to pin new abo buffer before flip\n");
195                 goto unreserve;
196         }
197
198         r = reservation_object_get_fences_rcu(new_abo->tbo.resv, &work->excl,
199                                               &work->shared_count,
200                                               &work->shared);
201         if (unlikely(r != 0)) {
202                 DRM_ERROR("failed to get fences for buffer\n");
203                 goto unpin;
204         }
205
206         amdgpu_bo_get_tiling_flags(new_abo, &tiling_flags);
207         amdgpu_bo_unreserve(new_abo);
208
209         work->base = base;
210         work->target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
211                 amdgpu_get_vblank_counter_kms(dev, work->crtc_id);
212
213         /* we borrow the event spin lock for protecting flip_wrok */
214         spin_lock_irqsave(&crtc->dev->event_lock, flags);
215         if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_NONE) {
216                 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
217                 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
218                 r = -EBUSY;
219                 goto pflip_cleanup;
220         }
221
222         amdgpu_crtc->pflip_status = AMDGPU_FLIP_PENDING;
223         amdgpu_crtc->pflip_works = work;
224
225
226         DRM_DEBUG_DRIVER("crtc:%d[%p], pflip_stat:AMDGPU_FLIP_PENDING, work: %p,\n",
227                                          amdgpu_crtc->crtc_id, amdgpu_crtc, work);
228         /* update crtc fb */
229         crtc->primary->fb = fb;
230         spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
231         amdgpu_flip_work_func(&work->flip_work.work);
232         return 0;
233
234 pflip_cleanup:
235         if (unlikely(amdgpu_bo_reserve(new_abo, false) != 0)) {
236                 DRM_ERROR("failed to reserve new abo in error path\n");
237                 goto cleanup;
238         }
239 unpin:
240         if (unlikely(amdgpu_bo_unpin(new_abo) != 0)) {
241                 DRM_ERROR("failed to unpin new abo in error path\n");
242         }
243 unreserve:
244         amdgpu_bo_unreserve(new_abo);
245
246 cleanup:
247         amdgpu_bo_unref(&work->old_abo);
248         dma_fence_put(work->excl);
249         for (i = 0; i < work->shared_count; ++i)
250                 dma_fence_put(work->shared[i]);
251         kfree(work->shared);
252         kfree(work);
253
254         return r;
255 }
256
257 int amdgpu_crtc_set_config(struct drm_mode_set *set,
258                            struct drm_modeset_acquire_ctx *ctx)
259 {
260         struct drm_device *dev;
261         struct amdgpu_device *adev;
262         struct drm_crtc *crtc;
263         bool active = false;
264         int ret;
265
266         if (!set || !set->crtc)
267                 return -EINVAL;
268
269         dev = set->crtc->dev;
270
271         ret = pm_runtime_get_sync(dev->dev);
272         if (ret < 0)
273                 return ret;
274
275         ret = drm_crtc_helper_set_config(set, ctx);
276
277         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
278                 if (crtc->enabled)
279                         active = true;
280
281         pm_runtime_mark_last_busy(dev->dev);
282
283         adev = dev->dev_private;
284         /* if we have active crtcs and we don't have a power ref,
285            take the current one */
286         if (active && !adev->have_disp_power_ref) {
287                 adev->have_disp_power_ref = true;
288                 return ret;
289         }
290         /* if we have no active crtcs, then drop the power ref
291            we got before */
292         if (!active && adev->have_disp_power_ref) {
293                 pm_runtime_put_autosuspend(dev->dev);
294                 adev->have_disp_power_ref = false;
295         }
296
297         /* drop the power reference we got coming in here */
298         pm_runtime_put_autosuspend(dev->dev);
299         return ret;
300 }
301
302 static const char *encoder_names[41] = {
303         "NONE",
304         "INTERNAL_LVDS",
305         "INTERNAL_TMDS1",
306         "INTERNAL_TMDS2",
307         "INTERNAL_DAC1",
308         "INTERNAL_DAC2",
309         "INTERNAL_SDVOA",
310         "INTERNAL_SDVOB",
311         "SI170B",
312         "CH7303",
313         "CH7301",
314         "INTERNAL_DVO1",
315         "EXTERNAL_SDVOA",
316         "EXTERNAL_SDVOB",
317         "TITFP513",
318         "INTERNAL_LVTM1",
319         "VT1623",
320         "HDMI_SI1930",
321         "HDMI_INTERNAL",
322         "INTERNAL_KLDSCP_TMDS1",
323         "INTERNAL_KLDSCP_DVO1",
324         "INTERNAL_KLDSCP_DAC1",
325         "INTERNAL_KLDSCP_DAC2",
326         "SI178",
327         "MVPU_FPGA",
328         "INTERNAL_DDI",
329         "VT1625",
330         "HDMI_SI1932",
331         "DP_AN9801",
332         "DP_DP501",
333         "INTERNAL_UNIPHY",
334         "INTERNAL_KLDSCP_LVTMA",
335         "INTERNAL_UNIPHY1",
336         "INTERNAL_UNIPHY2",
337         "NUTMEG",
338         "TRAVIS",
339         "INTERNAL_VCE",
340         "INTERNAL_UNIPHY3",
341         "HDMI_ANX9805",
342         "INTERNAL_AMCLK",
343         "VIRTUAL",
344 };
345
346 static const char *hpd_names[6] = {
347         "HPD1",
348         "HPD2",
349         "HPD3",
350         "HPD4",
351         "HPD5",
352         "HPD6",
353 };
354
355 void amdgpu_print_display_setup(struct drm_device *dev)
356 {
357         struct drm_connector *connector;
358         struct amdgpu_connector *amdgpu_connector;
359         struct drm_encoder *encoder;
360         struct amdgpu_encoder *amdgpu_encoder;
361         uint32_t devices;
362         int i = 0;
363
364         DRM_INFO("AMDGPU Display Connectors\n");
365         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
366                 amdgpu_connector = to_amdgpu_connector(connector);
367                 DRM_INFO("Connector %d:\n", i);
368                 DRM_INFO("  %s\n", connector->name);
369                 if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE)
370                         DRM_INFO("  %s\n", hpd_names[amdgpu_connector->hpd.hpd]);
371                 if (amdgpu_connector->ddc_bus) {
372                         DRM_INFO("  DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
373                                  amdgpu_connector->ddc_bus->rec.mask_clk_reg,
374                                  amdgpu_connector->ddc_bus->rec.mask_data_reg,
375                                  amdgpu_connector->ddc_bus->rec.a_clk_reg,
376                                  amdgpu_connector->ddc_bus->rec.a_data_reg,
377                                  amdgpu_connector->ddc_bus->rec.en_clk_reg,
378                                  amdgpu_connector->ddc_bus->rec.en_data_reg,
379                                  amdgpu_connector->ddc_bus->rec.y_clk_reg,
380                                  amdgpu_connector->ddc_bus->rec.y_data_reg);
381                         if (amdgpu_connector->router.ddc_valid)
382                                 DRM_INFO("  DDC Router 0x%x/0x%x\n",
383                                          amdgpu_connector->router.ddc_mux_control_pin,
384                                          amdgpu_connector->router.ddc_mux_state);
385                         if (amdgpu_connector->router.cd_valid)
386                                 DRM_INFO("  Clock/Data Router 0x%x/0x%x\n",
387                                          amdgpu_connector->router.cd_mux_control_pin,
388                                          amdgpu_connector->router.cd_mux_state);
389                 } else {
390                         if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
391                             connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
392                             connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
393                             connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
394                             connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
395                             connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
396                                 DRM_INFO("  DDC: no ddc bus - possible BIOS bug - please report to [email protected]\n");
397                 }
398                 DRM_INFO("  Encoders:\n");
399                 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
400                         amdgpu_encoder = to_amdgpu_encoder(encoder);
401                         devices = amdgpu_encoder->devices & amdgpu_connector->devices;
402                         if (devices) {
403                                 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
404                                         DRM_INFO("    CRT1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
405                                 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
406                                         DRM_INFO("    CRT2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
407                                 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
408                                         DRM_INFO("    LCD1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
409                                 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
410                                         DRM_INFO("    DFP1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
411                                 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
412                                         DRM_INFO("    DFP2: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
413                                 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
414                                         DRM_INFO("    DFP3: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
415                                 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
416                                         DRM_INFO("    DFP4: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
417                                 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
418                                         DRM_INFO("    DFP5: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
419                                 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
420                                         DRM_INFO("    DFP6: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
421                                 if (devices & ATOM_DEVICE_TV1_SUPPORT)
422                                         DRM_INFO("    TV1: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
423                                 if (devices & ATOM_DEVICE_CV_SUPPORT)
424                                         DRM_INFO("    CV: %s\n", encoder_names[amdgpu_encoder->encoder_id]);
425                         }
426                 }
427                 i++;
428         }
429 }
430
431 /**
432  * amdgpu_ddc_probe
433  *
434  */
435 bool amdgpu_ddc_probe(struct amdgpu_connector *amdgpu_connector,
436                        bool use_aux)
437 {
438         u8 out = 0x0;
439         u8 buf[8];
440         int ret;
441         struct i2c_msg msgs[] = {
442                 {
443                         .addr = DDC_ADDR,
444                         .flags = 0,
445                         .len = 1,
446                         .buf = &out,
447                 },
448                 {
449                         .addr = DDC_ADDR,
450                         .flags = I2C_M_RD,
451                         .len = 8,
452                         .buf = buf,
453                 }
454         };
455
456         /* on hw with routers, select right port */
457         if (amdgpu_connector->router.ddc_valid)
458                 amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
459
460         if (use_aux) {
461                 ret = i2c_transfer(&amdgpu_connector->ddc_bus->aux.ddc, msgs, 2);
462         } else {
463                 ret = i2c_transfer(&amdgpu_connector->ddc_bus->adapter, msgs, 2);
464         }
465
466         if (ret != 2)
467                 /* Couldn't find an accessible DDC on this connector */
468                 return false;
469         /* Probe also for valid EDID header
470          * EDID header starts with:
471          * 0x00,0xFF,0xFF,0xFF,0xFF,0xFF,0xFF,0x00.
472          * Only the first 6 bytes must be valid as
473          * drm_edid_block_valid() can fix the last 2 bytes */
474         if (drm_edid_header_is_valid(buf) < 6) {
475                 /* Couldn't find an accessible EDID on this
476                  * connector */
477                 return false;
478         }
479         return true;
480 }
481
482 static void amdgpu_user_framebuffer_destroy(struct drm_framebuffer *fb)
483 {
484         struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
485
486         drm_gem_object_put_unlocked(amdgpu_fb->obj);
487         drm_framebuffer_cleanup(fb);
488         kfree(amdgpu_fb);
489 }
490
491 static int amdgpu_user_framebuffer_create_handle(struct drm_framebuffer *fb,
492                                                   struct drm_file *file_priv,
493                                                   unsigned int *handle)
494 {
495         struct amdgpu_framebuffer *amdgpu_fb = to_amdgpu_framebuffer(fb);
496
497         return drm_gem_handle_create(file_priv, amdgpu_fb->obj, handle);
498 }
499
500 static const struct drm_framebuffer_funcs amdgpu_fb_funcs = {
501         .destroy = amdgpu_user_framebuffer_destroy,
502         .create_handle = amdgpu_user_framebuffer_create_handle,
503 };
504
505 int
506 amdgpu_framebuffer_init(struct drm_device *dev,
507                         struct amdgpu_framebuffer *rfb,
508                         const struct drm_mode_fb_cmd2 *mode_cmd,
509                         struct drm_gem_object *obj)
510 {
511         int ret;
512         rfb->obj = obj;
513         drm_helper_mode_fill_fb_struct(dev, &rfb->base, mode_cmd);
514         ret = drm_framebuffer_init(dev, &rfb->base, &amdgpu_fb_funcs);
515         if (ret) {
516                 rfb->obj = NULL;
517                 return ret;
518         }
519         return 0;
520 }
521
522 struct drm_framebuffer *
523 amdgpu_user_framebuffer_create(struct drm_device *dev,
524                                struct drm_file *file_priv,
525                                const struct drm_mode_fb_cmd2 *mode_cmd)
526 {
527         struct drm_gem_object *obj;
528         struct amdgpu_framebuffer *amdgpu_fb;
529         int ret;
530
531         obj = drm_gem_object_lookup(file_priv, mode_cmd->handles[0]);
532         if (obj ==  NULL) {
533                 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
534                         "can't create framebuffer\n", mode_cmd->handles[0]);
535                 return ERR_PTR(-ENOENT);
536         }
537
538         /* Handle is imported dma-buf, so cannot be migrated to VRAM for scanout */
539         if (obj->import_attach) {
540                 DRM_DEBUG_KMS("Cannot create framebuffer from imported dma_buf\n");
541                 return ERR_PTR(-EINVAL);
542         }
543
544         amdgpu_fb = kzalloc(sizeof(*amdgpu_fb), GFP_KERNEL);
545         if (amdgpu_fb == NULL) {
546                 drm_gem_object_put_unlocked(obj);
547                 return ERR_PTR(-ENOMEM);
548         }
549
550         ret = amdgpu_framebuffer_init(dev, amdgpu_fb, mode_cmd, obj);
551         if (ret) {
552                 kfree(amdgpu_fb);
553                 drm_gem_object_put_unlocked(obj);
554                 return ERR_PTR(ret);
555         }
556
557         return &amdgpu_fb->base;
558 }
559
560 const struct drm_mode_config_funcs amdgpu_mode_funcs = {
561         .fb_create = amdgpu_user_framebuffer_create,
562         .output_poll_changed = drm_fb_helper_output_poll_changed,
563 };
564
565 static const struct drm_prop_enum_list amdgpu_underscan_enum_list[] =
566 {       { UNDERSCAN_OFF, "off" },
567         { UNDERSCAN_ON, "on" },
568         { UNDERSCAN_AUTO, "auto" },
569 };
570
571 static const struct drm_prop_enum_list amdgpu_audio_enum_list[] =
572 {       { AMDGPU_AUDIO_DISABLE, "off" },
573         { AMDGPU_AUDIO_ENABLE, "on" },
574         { AMDGPU_AUDIO_AUTO, "auto" },
575 };
576
577 /* XXX support different dither options? spatial, temporal, both, etc. */
578 static const struct drm_prop_enum_list amdgpu_dither_enum_list[] =
579 {       { AMDGPU_FMT_DITHER_DISABLE, "off" },
580         { AMDGPU_FMT_DITHER_ENABLE, "on" },
581 };
582
583 int amdgpu_modeset_create_props(struct amdgpu_device *adev)
584 {
585         int sz;
586
587         adev->mode_info.coherent_mode_property =
588                 drm_property_create_range(adev->ddev, 0 , "coherent", 0, 1);
589         if (!adev->mode_info.coherent_mode_property)
590                 return -ENOMEM;
591
592         adev->mode_info.load_detect_property =
593                 drm_property_create_range(adev->ddev, 0, "load detection", 0, 1);
594         if (!adev->mode_info.load_detect_property)
595                 return -ENOMEM;
596
597         drm_mode_create_scaling_mode_property(adev->ddev);
598
599         sz = ARRAY_SIZE(amdgpu_underscan_enum_list);
600         adev->mode_info.underscan_property =
601                 drm_property_create_enum(adev->ddev, 0,
602                                     "underscan",
603                                     amdgpu_underscan_enum_list, sz);
604
605         adev->mode_info.underscan_hborder_property =
606                 drm_property_create_range(adev->ddev, 0,
607                                         "underscan hborder", 0, 128);
608         if (!adev->mode_info.underscan_hborder_property)
609                 return -ENOMEM;
610
611         adev->mode_info.underscan_vborder_property =
612                 drm_property_create_range(adev->ddev, 0,
613                                         "underscan vborder", 0, 128);
614         if (!adev->mode_info.underscan_vborder_property)
615                 return -ENOMEM;
616
617         sz = ARRAY_SIZE(amdgpu_audio_enum_list);
618         adev->mode_info.audio_property =
619                 drm_property_create_enum(adev->ddev, 0,
620                                          "audio",
621                                          amdgpu_audio_enum_list, sz);
622
623         sz = ARRAY_SIZE(amdgpu_dither_enum_list);
624         adev->mode_info.dither_property =
625                 drm_property_create_enum(adev->ddev, 0,
626                                          "dither",
627                                          amdgpu_dither_enum_list, sz);
628
629         return 0;
630 }
631
632 void amdgpu_update_display_priority(struct amdgpu_device *adev)
633 {
634         /* adjustment options for the display watermarks */
635         if ((amdgpu_disp_priority == 0) || (amdgpu_disp_priority > 2))
636                 adev->mode_info.disp_priority = 0;
637         else
638                 adev->mode_info.disp_priority = amdgpu_disp_priority;
639
640 }
641
642 static bool is_hdtv_mode(const struct drm_display_mode *mode)
643 {
644         /* try and guess if this is a tv or a monitor */
645         if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
646             (mode->vdisplay == 576) || /* 576p */
647             (mode->vdisplay == 720) || /* 720p */
648             (mode->vdisplay == 1080)) /* 1080p */
649                 return true;
650         else
651                 return false;
652 }
653
654 bool amdgpu_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
655                                     const struct drm_display_mode *mode,
656                                     struct drm_display_mode *adjusted_mode)
657 {
658         struct drm_device *dev = crtc->dev;
659         struct drm_encoder *encoder;
660         struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
661         struct amdgpu_encoder *amdgpu_encoder;
662         struct drm_connector *connector;
663         struct amdgpu_connector *amdgpu_connector;
664         u32 src_v = 1, dst_v = 1;
665         u32 src_h = 1, dst_h = 1;
666
667         amdgpu_crtc->h_border = 0;
668         amdgpu_crtc->v_border = 0;
669
670         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
671                 if (encoder->crtc != crtc)
672                         continue;
673                 amdgpu_encoder = to_amdgpu_encoder(encoder);
674                 connector = amdgpu_get_connector_for_encoder(encoder);
675                 amdgpu_connector = to_amdgpu_connector(connector);
676
677                 /* set scaling */
678                 if (amdgpu_encoder->rmx_type == RMX_OFF)
679                         amdgpu_crtc->rmx_type = RMX_OFF;
680                 else if (mode->hdisplay < amdgpu_encoder->native_mode.hdisplay ||
681                          mode->vdisplay < amdgpu_encoder->native_mode.vdisplay)
682                         amdgpu_crtc->rmx_type = amdgpu_encoder->rmx_type;
683                 else
684                         amdgpu_crtc->rmx_type = RMX_OFF;
685                 /* copy native mode */
686                 memcpy(&amdgpu_crtc->native_mode,
687                        &amdgpu_encoder->native_mode,
688                        sizeof(struct drm_display_mode));
689                 src_v = crtc->mode.vdisplay;
690                 dst_v = amdgpu_crtc->native_mode.vdisplay;
691                 src_h = crtc->mode.hdisplay;
692                 dst_h = amdgpu_crtc->native_mode.hdisplay;
693
694                 /* fix up for overscan on hdmi */
695                 if ((!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
696                     ((amdgpu_encoder->underscan_type == UNDERSCAN_ON) ||
697                      ((amdgpu_encoder->underscan_type == UNDERSCAN_AUTO) &&
698                       drm_detect_hdmi_monitor(amdgpu_connector_edid(connector)) &&
699                       is_hdtv_mode(mode)))) {
700                         if (amdgpu_encoder->underscan_hborder != 0)
701                                 amdgpu_crtc->h_border = amdgpu_encoder->underscan_hborder;
702                         else
703                                 amdgpu_crtc->h_border = (mode->hdisplay >> 5) + 16;
704                         if (amdgpu_encoder->underscan_vborder != 0)
705                                 amdgpu_crtc->v_border = amdgpu_encoder->underscan_vborder;
706                         else
707                                 amdgpu_crtc->v_border = (mode->vdisplay >> 5) + 16;
708                         amdgpu_crtc->rmx_type = RMX_FULL;
709                         src_v = crtc->mode.vdisplay;
710                         dst_v = crtc->mode.vdisplay - (amdgpu_crtc->v_border * 2);
711                         src_h = crtc->mode.hdisplay;
712                         dst_h = crtc->mode.hdisplay - (amdgpu_crtc->h_border * 2);
713                 }
714         }
715         if (amdgpu_crtc->rmx_type != RMX_OFF) {
716                 fixed20_12 a, b;
717                 a.full = dfixed_const(src_v);
718                 b.full = dfixed_const(dst_v);
719                 amdgpu_crtc->vsc.full = dfixed_div(a, b);
720                 a.full = dfixed_const(src_h);
721                 b.full = dfixed_const(dst_h);
722                 amdgpu_crtc->hsc.full = dfixed_div(a, b);
723         } else {
724                 amdgpu_crtc->vsc.full = dfixed_const(1);
725                 amdgpu_crtc->hsc.full = dfixed_const(1);
726         }
727         return true;
728 }
729
730 /*
731  * Retrieve current video scanout position of crtc on a given gpu, and
732  * an optional accurate timestamp of when query happened.
733  *
734  * \param dev Device to query.
735  * \param pipe Crtc to query.
736  * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
737  *              For driver internal use only also supports these flags:
738  *
739  *              USE_REAL_VBLANKSTART to use the real start of vblank instead
740  *              of a fudged earlier start of vblank.
741  *
742  *              GET_DISTANCE_TO_VBLANKSTART to return distance to the
743  *              fudged earlier start of vblank in *vpos and the distance
744  *              to true start of vblank in *hpos.
745  *
746  * \param *vpos Location where vertical scanout position should be stored.
747  * \param *hpos Location where horizontal scanout position should go.
748  * \param *stime Target location for timestamp taken immediately before
749  *               scanout position query. Can be NULL to skip timestamp.
750  * \param *etime Target location for timestamp taken immediately after
751  *               scanout position query. Can be NULL to skip timestamp.
752  *
753  * Returns vpos as a positive number while in active scanout area.
754  * Returns vpos as a negative number inside vblank, counting the number
755  * of scanlines to go until end of vblank, e.g., -1 means "one scanline
756  * until start of active scanout / end of vblank."
757  *
758  * \return Flags, or'ed together as follows:
759  *
760  * DRM_SCANOUTPOS_VALID = Query successful.
761  * DRM_SCANOUTPOS_INVBL = Inside vblank.
762  * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
763  * this flag means that returned position may be offset by a constant but
764  * unknown small number of scanlines wrt. real scanout position.
765  *
766  */
767 int amdgpu_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
768                                unsigned int flags, int *vpos, int *hpos,
769                                ktime_t *stime, ktime_t *etime,
770                                const struct drm_display_mode *mode)
771 {
772         u32 vbl = 0, position = 0;
773         int vbl_start, vbl_end, vtotal, ret = 0;
774         bool in_vbl = true;
775
776         struct amdgpu_device *adev = dev->dev_private;
777
778         /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
779
780         /* Get optional system timestamp before query. */
781         if (stime)
782                 *stime = ktime_get();
783
784         if (amdgpu_display_page_flip_get_scanoutpos(adev, pipe, &vbl, &position) == 0)
785                 ret |= DRM_SCANOUTPOS_VALID;
786
787         /* Get optional system timestamp after query. */
788         if (etime)
789                 *etime = ktime_get();
790
791         /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
792
793         /* Decode into vertical and horizontal scanout position. */
794         *vpos = position & 0x1fff;
795         *hpos = (position >> 16) & 0x1fff;
796
797         /* Valid vblank area boundaries from gpu retrieved? */
798         if (vbl > 0) {
799                 /* Yes: Decode. */
800                 ret |= DRM_SCANOUTPOS_ACCURATE;
801                 vbl_start = vbl & 0x1fff;
802                 vbl_end = (vbl >> 16) & 0x1fff;
803         }
804         else {
805                 /* No: Fake something reasonable which gives at least ok results. */
806                 vbl_start = mode->crtc_vdisplay;
807                 vbl_end = 0;
808         }
809
810         /* Called from driver internal vblank counter query code? */
811         if (flags & GET_DISTANCE_TO_VBLANKSTART) {
812             /* Caller wants distance from real vbl_start in *hpos */
813             *hpos = *vpos - vbl_start;
814         }
815
816         /* Fudge vblank to start a few scanlines earlier to handle the
817          * problem that vblank irqs fire a few scanlines before start
818          * of vblank. Some driver internal callers need the true vblank
819          * start to be used and signal this via the USE_REAL_VBLANKSTART flag.
820          *
821          * The cause of the "early" vblank irq is that the irq is triggered
822          * by the line buffer logic when the line buffer read position enters
823          * the vblank, whereas our crtc scanout position naturally lags the
824          * line buffer read position.
825          */
826         if (!(flags & USE_REAL_VBLANKSTART))
827                 vbl_start -= adev->mode_info.crtcs[pipe]->lb_vblank_lead_lines;
828
829         /* Test scanout position against vblank region. */
830         if ((*vpos < vbl_start) && (*vpos >= vbl_end))
831                 in_vbl = false;
832
833         /* In vblank? */
834         if (in_vbl)
835             ret |= DRM_SCANOUTPOS_IN_VBLANK;
836
837         /* Called from driver internal vblank counter query code? */
838         if (flags & GET_DISTANCE_TO_VBLANKSTART) {
839                 /* Caller wants distance from fudged earlier vbl_start */
840                 *vpos -= vbl_start;
841                 return ret;
842         }
843
844         /* Check if inside vblank area and apply corrective offsets:
845          * vpos will then be >=0 in video scanout area, but negative
846          * within vblank area, counting down the number of lines until
847          * start of scanout.
848          */
849
850         /* Inside "upper part" of vblank area? Apply corrective offset if so: */
851         if (in_vbl && (*vpos >= vbl_start)) {
852                 vtotal = mode->crtc_vtotal;
853                 *vpos = *vpos - vtotal;
854         }
855
856         /* Correct for shifted end of vbl at vbl_end. */
857         *vpos = *vpos - vbl_end;
858
859         return ret;
860 }
861
862 int amdgpu_crtc_idx_to_irq_type(struct amdgpu_device *adev, int crtc)
863 {
864         if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
865                 return AMDGPU_CRTC_IRQ_NONE;
866
867         switch (crtc) {
868         case 0:
869                 return AMDGPU_CRTC_IRQ_VBLANK1;
870         case 1:
871                 return AMDGPU_CRTC_IRQ_VBLANK2;
872         case 2:
873                 return AMDGPU_CRTC_IRQ_VBLANK3;
874         case 3:
875                 return AMDGPU_CRTC_IRQ_VBLANK4;
876         case 4:
877                 return AMDGPU_CRTC_IRQ_VBLANK5;
878         case 5:
879                 return AMDGPU_CRTC_IRQ_VBLANK6;
880         default:
881                 return AMDGPU_CRTC_IRQ_NONE;
882         }
883 }
This page took 0.087268 seconds and 4 git commands to generate.